clock-exynos4.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS4 - Clock support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #include "clock-exynos4.h"
  27. #ifdef CONFIG_PM_SLEEP
  28. static struct sleep_save exynos4_clock_save[] = {
  29. SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
  30. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
  31. SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
  32. SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
  33. SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
  34. SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
  35. SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
  36. SAVE_ITEM(EXYNOS4_CLKSRC_TV),
  37. SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
  38. SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
  39. SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
  40. SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
  41. SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
  42. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
  43. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
  44. SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
  45. SAVE_ITEM(EXYNOS4_CLKDIV_TV),
  46. SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
  47. SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
  48. SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
  49. SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
  55. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
  56. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
  57. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
  58. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
  59. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
  60. SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
  61. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
  62. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
  63. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
  64. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
  65. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
  66. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
  67. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
  68. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
  69. SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
  70. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
  71. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
  72. SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
  73. SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
  74. SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
  75. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
  76. SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
  77. SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
  78. SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
  79. SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
  80. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
  81. SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
  82. SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
  83. SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
  84. SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
  85. SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
  86. SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
  87. SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
  88. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
  89. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
  90. };
  91. #endif
  92. static struct clk exynos4_clk_sclk_hdmi27m = {
  93. .name = "sclk_hdmi27m",
  94. .rate = 27000000,
  95. };
  96. static struct clk exynos4_clk_sclk_hdmiphy = {
  97. .name = "sclk_hdmiphy",
  98. };
  99. static struct clk exynos4_clk_sclk_usbphy0 = {
  100. .name = "sclk_usbphy0",
  101. .rate = 27000000,
  102. };
  103. static struct clk exynos4_clk_sclk_usbphy1 = {
  104. .name = "sclk_usbphy1",
  105. };
  106. static struct clk dummy_apb_pclk = {
  107. .name = "apb_pclk",
  108. .id = -1,
  109. };
  110. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  111. {
  112. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
  113. }
  114. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  115. {
  116. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
  117. }
  118. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  119. {
  120. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
  121. }
  122. int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  123. {
  124. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
  125. }
  126. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  127. {
  128. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
  129. }
  130. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  131. {
  132. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
  133. }
  134. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  135. {
  136. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
  137. }
  138. static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
  141. }
  142. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
  145. }
  146. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
  149. }
  150. int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
  153. }
  154. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
  157. }
  158. int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
  161. }
  162. int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  163. {
  164. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
  165. }
  166. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  167. {
  168. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
  169. }
  170. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  171. {
  172. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
  173. }
  174. int exynos4_clk_ip_dmc_ctrl(struct clk *clk, int enable)
  175. {
  176. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_DMC, clk, enable);
  177. }
  178. static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  179. {
  180. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  181. }
  182. static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
  183. {
  184. return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
  185. }
  186. /* Core list of CMU_CPU side */
  187. static struct clksrc_clk exynos4_clk_mout_apll = {
  188. .clk = {
  189. .name = "mout_apll",
  190. },
  191. .sources = &clk_src_apll,
  192. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
  193. };
  194. static struct clksrc_clk exynos4_clk_sclk_apll = {
  195. .clk = {
  196. .name = "sclk_apll",
  197. .parent = &exynos4_clk_mout_apll.clk,
  198. },
  199. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
  200. };
  201. static struct clksrc_clk exynos4_clk_mout_epll = {
  202. .clk = {
  203. .name = "mout_epll",
  204. },
  205. .sources = &clk_src_epll,
  206. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
  207. };
  208. struct clksrc_clk exynos4_clk_mout_mpll = {
  209. .clk = {
  210. .name = "mout_mpll",
  211. },
  212. .sources = &clk_src_mpll,
  213. /* reg_src will be added in each SoCs' clock */
  214. };
  215. static struct clk *exynos4_clkset_moutcore_list[] = {
  216. [0] = &exynos4_clk_mout_apll.clk,
  217. [1] = &exynos4_clk_mout_mpll.clk,
  218. };
  219. static struct clksrc_sources exynos4_clkset_moutcore = {
  220. .sources = exynos4_clkset_moutcore_list,
  221. .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
  222. };
  223. static struct clksrc_clk exynos4_clk_moutcore = {
  224. .clk = {
  225. .name = "moutcore",
  226. },
  227. .sources = &exynos4_clkset_moutcore,
  228. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
  229. };
  230. static struct clksrc_clk exynos4_clk_coreclk = {
  231. .clk = {
  232. .name = "core_clk",
  233. .parent = &exynos4_clk_moutcore.clk,
  234. },
  235. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
  236. };
  237. static struct clksrc_clk exynos4_clk_armclk = {
  238. .clk = {
  239. .name = "armclk",
  240. .parent = &exynos4_clk_coreclk.clk,
  241. },
  242. };
  243. static struct clksrc_clk exynos4_clk_aclk_corem0 = {
  244. .clk = {
  245. .name = "aclk_corem0",
  246. .parent = &exynos4_clk_coreclk.clk,
  247. },
  248. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  249. };
  250. static struct clksrc_clk exynos4_clk_aclk_cores = {
  251. .clk = {
  252. .name = "aclk_cores",
  253. .parent = &exynos4_clk_coreclk.clk,
  254. },
  255. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  256. };
  257. static struct clksrc_clk exynos4_clk_aclk_corem1 = {
  258. .clk = {
  259. .name = "aclk_corem1",
  260. .parent = &exynos4_clk_coreclk.clk,
  261. },
  262. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
  263. };
  264. static struct clksrc_clk exynos4_clk_periphclk = {
  265. .clk = {
  266. .name = "periphclk",
  267. .parent = &exynos4_clk_coreclk.clk,
  268. },
  269. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
  270. };
  271. /* Core list of CMU_CORE side */
  272. static struct clk *exynos4_clkset_corebus_list[] = {
  273. [0] = &exynos4_clk_mout_mpll.clk,
  274. [1] = &exynos4_clk_sclk_apll.clk,
  275. };
  276. struct clksrc_sources exynos4_clkset_mout_corebus = {
  277. .sources = exynos4_clkset_corebus_list,
  278. .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
  279. };
  280. static struct clksrc_clk exynos4_clk_mout_corebus = {
  281. .clk = {
  282. .name = "mout_corebus",
  283. },
  284. .sources = &exynos4_clkset_mout_corebus,
  285. .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
  286. };
  287. static struct clksrc_clk exynos4_clk_sclk_dmc = {
  288. .clk = {
  289. .name = "sclk_dmc",
  290. .parent = &exynos4_clk_mout_corebus.clk,
  291. },
  292. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
  293. };
  294. static struct clksrc_clk exynos4_clk_aclk_cored = {
  295. .clk = {
  296. .name = "aclk_cored",
  297. .parent = &exynos4_clk_sclk_dmc.clk,
  298. },
  299. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
  300. };
  301. static struct clksrc_clk exynos4_clk_aclk_corep = {
  302. .clk = {
  303. .name = "aclk_corep",
  304. .parent = &exynos4_clk_aclk_cored.clk,
  305. },
  306. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
  307. };
  308. static struct clksrc_clk exynos4_clk_aclk_acp = {
  309. .clk = {
  310. .name = "aclk_acp",
  311. .parent = &exynos4_clk_mout_corebus.clk,
  312. },
  313. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
  314. };
  315. static struct clksrc_clk exynos4_clk_pclk_acp = {
  316. .clk = {
  317. .name = "pclk_acp",
  318. .parent = &exynos4_clk_aclk_acp.clk,
  319. },
  320. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
  321. };
  322. /* Core list of CMU_TOP side */
  323. struct clk *exynos4_clkset_aclk_top_list[] = {
  324. [0] = &exynos4_clk_mout_mpll.clk,
  325. [1] = &exynos4_clk_sclk_apll.clk,
  326. };
  327. static struct clksrc_sources exynos4_clkset_aclk = {
  328. .sources = exynos4_clkset_aclk_top_list,
  329. .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
  330. };
  331. static struct clksrc_clk exynos4_clk_aclk_200 = {
  332. .clk = {
  333. .name = "aclk_200",
  334. },
  335. .sources = &exynos4_clkset_aclk,
  336. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
  337. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
  338. };
  339. static struct clksrc_clk exynos4_clk_aclk_100 = {
  340. .clk = {
  341. .name = "aclk_100",
  342. },
  343. .sources = &exynos4_clkset_aclk,
  344. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
  345. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
  346. };
  347. static struct clksrc_clk exynos4_clk_aclk_160 = {
  348. .clk = {
  349. .name = "aclk_160",
  350. },
  351. .sources = &exynos4_clkset_aclk,
  352. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
  353. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
  354. };
  355. struct clksrc_clk exynos4_clk_aclk_133 = {
  356. .clk = {
  357. .name = "aclk_133",
  358. },
  359. .sources = &exynos4_clkset_aclk,
  360. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
  361. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
  362. };
  363. static struct clk *exynos4_clkset_vpllsrc_list[] = {
  364. [0] = &clk_fin_vpll,
  365. [1] = &exynos4_clk_sclk_hdmi27m,
  366. };
  367. static struct clksrc_sources exynos4_clkset_vpllsrc = {
  368. .sources = exynos4_clkset_vpllsrc_list,
  369. .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
  370. };
  371. static struct clksrc_clk exynos4_clk_vpllsrc = {
  372. .clk = {
  373. .name = "vpll_src",
  374. .enable = exynos4_clksrc_mask_top_ctrl,
  375. .ctrlbit = (1 << 0),
  376. },
  377. .sources = &exynos4_clkset_vpllsrc,
  378. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
  379. };
  380. static struct clk *exynos4_clkset_sclk_vpll_list[] = {
  381. [0] = &exynos4_clk_vpllsrc.clk,
  382. [1] = &clk_fout_vpll,
  383. };
  384. static struct clksrc_sources exynos4_clkset_sclk_vpll = {
  385. .sources = exynos4_clkset_sclk_vpll_list,
  386. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
  387. };
  388. static struct clksrc_clk exynos4_clk_sclk_vpll = {
  389. .clk = {
  390. .name = "sclk_vpll",
  391. },
  392. .sources = &exynos4_clkset_sclk_vpll,
  393. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
  394. };
  395. static struct clk exynos4_init_clocks_off[] = {
  396. {
  397. .name = "timers",
  398. .parent = &exynos4_clk_aclk_100.clk,
  399. .enable = exynos4_clk_ip_peril_ctrl,
  400. .ctrlbit = (1<<24),
  401. }, {
  402. .name = "csis",
  403. .devname = "s5p-mipi-csis.0",
  404. .enable = exynos4_clk_ip_cam_ctrl,
  405. .ctrlbit = (1 << 4),
  406. }, {
  407. .name = "csis",
  408. .devname = "s5p-mipi-csis.1",
  409. .enable = exynos4_clk_ip_cam_ctrl,
  410. .ctrlbit = (1 << 5),
  411. }, {
  412. .name = "jpeg",
  413. .id = 0,
  414. .enable = exynos4_clk_ip_cam_ctrl,
  415. .ctrlbit = (1 << 6),
  416. }, {
  417. .name = "fimc",
  418. .devname = "exynos4-fimc.0",
  419. .enable = exynos4_clk_ip_cam_ctrl,
  420. .ctrlbit = (1 << 0),
  421. }, {
  422. .name = "fimc",
  423. .devname = "exynos4-fimc.1",
  424. .enable = exynos4_clk_ip_cam_ctrl,
  425. .ctrlbit = (1 << 1),
  426. }, {
  427. .name = "fimc",
  428. .devname = "exynos4-fimc.2",
  429. .enable = exynos4_clk_ip_cam_ctrl,
  430. .ctrlbit = (1 << 2),
  431. }, {
  432. .name = "fimc",
  433. .devname = "exynos4-fimc.3",
  434. .enable = exynos4_clk_ip_cam_ctrl,
  435. .ctrlbit = (1 << 3),
  436. }, {
  437. .name = "hsmmc",
  438. .devname = "exynos4-sdhci.0",
  439. .parent = &exynos4_clk_aclk_133.clk,
  440. .enable = exynos4_clk_ip_fsys_ctrl,
  441. .ctrlbit = (1 << 5),
  442. }, {
  443. .name = "hsmmc",
  444. .devname = "exynos4-sdhci.1",
  445. .parent = &exynos4_clk_aclk_133.clk,
  446. .enable = exynos4_clk_ip_fsys_ctrl,
  447. .ctrlbit = (1 << 6),
  448. }, {
  449. .name = "hsmmc",
  450. .devname = "exynos4-sdhci.2",
  451. .parent = &exynos4_clk_aclk_133.clk,
  452. .enable = exynos4_clk_ip_fsys_ctrl,
  453. .ctrlbit = (1 << 7),
  454. }, {
  455. .name = "hsmmc",
  456. .devname = "exynos4-sdhci.3",
  457. .parent = &exynos4_clk_aclk_133.clk,
  458. .enable = exynos4_clk_ip_fsys_ctrl,
  459. .ctrlbit = (1 << 8),
  460. }, {
  461. .name = "dwmmc",
  462. .parent = &exynos4_clk_aclk_133.clk,
  463. .enable = exynos4_clk_ip_fsys_ctrl,
  464. .ctrlbit = (1 << 9),
  465. }, {
  466. .name = "dac",
  467. .devname = "s5p-sdo",
  468. .enable = exynos4_clk_ip_tv_ctrl,
  469. .ctrlbit = (1 << 2),
  470. }, {
  471. .name = "mixer",
  472. .devname = "s5p-mixer",
  473. .enable = exynos4_clk_ip_tv_ctrl,
  474. .ctrlbit = (1 << 1),
  475. }, {
  476. .name = "vp",
  477. .devname = "s5p-mixer",
  478. .enable = exynos4_clk_ip_tv_ctrl,
  479. .ctrlbit = (1 << 0),
  480. }, {
  481. .name = "hdmi",
  482. .devname = "exynos4-hdmi",
  483. .enable = exynos4_clk_ip_tv_ctrl,
  484. .ctrlbit = (1 << 3),
  485. }, {
  486. .name = "hdmiphy",
  487. .devname = "exynos4-hdmi",
  488. .enable = exynos4_clk_hdmiphy_ctrl,
  489. .ctrlbit = (1 << 0),
  490. }, {
  491. .name = "dacphy",
  492. .devname = "s5p-sdo",
  493. .enable = exynos4_clk_dac_ctrl,
  494. .ctrlbit = (1 << 0),
  495. }, {
  496. .name = "adc",
  497. .enable = exynos4_clk_ip_peril_ctrl,
  498. .ctrlbit = (1 << 15),
  499. }, {
  500. .name = "keypad",
  501. .enable = exynos4_clk_ip_perir_ctrl,
  502. .ctrlbit = (1 << 16),
  503. }, {
  504. .name = "rtc",
  505. .enable = exynos4_clk_ip_perir_ctrl,
  506. .ctrlbit = (1 << 15),
  507. }, {
  508. .name = "watchdog",
  509. .parent = &exynos4_clk_aclk_100.clk,
  510. .enable = exynos4_clk_ip_perir_ctrl,
  511. .ctrlbit = (1 << 14),
  512. }, {
  513. .name = "usbhost",
  514. .enable = exynos4_clk_ip_fsys_ctrl ,
  515. .ctrlbit = (1 << 12),
  516. }, {
  517. .name = "otg",
  518. .enable = exynos4_clk_ip_fsys_ctrl,
  519. .ctrlbit = (1 << 13),
  520. }, {
  521. .name = "spi",
  522. .devname = "s3c64xx-spi.0",
  523. .enable = exynos4_clk_ip_peril_ctrl,
  524. .ctrlbit = (1 << 16),
  525. }, {
  526. .name = "spi",
  527. .devname = "s3c64xx-spi.1",
  528. .enable = exynos4_clk_ip_peril_ctrl,
  529. .ctrlbit = (1 << 17),
  530. }, {
  531. .name = "spi",
  532. .devname = "s3c64xx-spi.2",
  533. .enable = exynos4_clk_ip_peril_ctrl,
  534. .ctrlbit = (1 << 18),
  535. }, {
  536. .name = "iis",
  537. .devname = "samsung-i2s.0",
  538. .enable = exynos4_clk_ip_peril_ctrl,
  539. .ctrlbit = (1 << 19),
  540. }, {
  541. .name = "iis",
  542. .devname = "samsung-i2s.1",
  543. .enable = exynos4_clk_ip_peril_ctrl,
  544. .ctrlbit = (1 << 20),
  545. }, {
  546. .name = "iis",
  547. .devname = "samsung-i2s.2",
  548. .enable = exynos4_clk_ip_peril_ctrl,
  549. .ctrlbit = (1 << 21),
  550. }, {
  551. .name = "ac97",
  552. .devname = "samsung-ac97",
  553. .enable = exynos4_clk_ip_peril_ctrl,
  554. .ctrlbit = (1 << 27),
  555. }, {
  556. .name = "fimg2d",
  557. .enable = exynos4_clk_ip_image_ctrl,
  558. .ctrlbit = (1 << 0),
  559. }, {
  560. .name = "mfc",
  561. .devname = "s5p-mfc",
  562. .enable = exynos4_clk_ip_mfc_ctrl,
  563. .ctrlbit = (1 << 0),
  564. }, {
  565. .name = "i2c",
  566. .devname = "s3c2440-i2c.0",
  567. .parent = &exynos4_clk_aclk_100.clk,
  568. .enable = exynos4_clk_ip_peril_ctrl,
  569. .ctrlbit = (1 << 6),
  570. }, {
  571. .name = "i2c",
  572. .devname = "s3c2440-i2c.1",
  573. .parent = &exynos4_clk_aclk_100.clk,
  574. .enable = exynos4_clk_ip_peril_ctrl,
  575. .ctrlbit = (1 << 7),
  576. }, {
  577. .name = "i2c",
  578. .devname = "s3c2440-i2c.2",
  579. .parent = &exynos4_clk_aclk_100.clk,
  580. .enable = exynos4_clk_ip_peril_ctrl,
  581. .ctrlbit = (1 << 8),
  582. }, {
  583. .name = "i2c",
  584. .devname = "s3c2440-i2c.3",
  585. .parent = &exynos4_clk_aclk_100.clk,
  586. .enable = exynos4_clk_ip_peril_ctrl,
  587. .ctrlbit = (1 << 9),
  588. }, {
  589. .name = "i2c",
  590. .devname = "s3c2440-i2c.4",
  591. .parent = &exynos4_clk_aclk_100.clk,
  592. .enable = exynos4_clk_ip_peril_ctrl,
  593. .ctrlbit = (1 << 10),
  594. }, {
  595. .name = "i2c",
  596. .devname = "s3c2440-i2c.5",
  597. .parent = &exynos4_clk_aclk_100.clk,
  598. .enable = exynos4_clk_ip_peril_ctrl,
  599. .ctrlbit = (1 << 11),
  600. }, {
  601. .name = "i2c",
  602. .devname = "s3c2440-i2c.6",
  603. .parent = &exynos4_clk_aclk_100.clk,
  604. .enable = exynos4_clk_ip_peril_ctrl,
  605. .ctrlbit = (1 << 12),
  606. }, {
  607. .name = "i2c",
  608. .devname = "s3c2440-i2c.7",
  609. .parent = &exynos4_clk_aclk_100.clk,
  610. .enable = exynos4_clk_ip_peril_ctrl,
  611. .ctrlbit = (1 << 13),
  612. }, {
  613. .name = "i2c",
  614. .devname = "s3c2440-hdmiphy-i2c",
  615. .parent = &exynos4_clk_aclk_100.clk,
  616. .enable = exynos4_clk_ip_peril_ctrl,
  617. .ctrlbit = (1 << 14),
  618. }, {
  619. .name = SYSMMU_CLOCK_NAME,
  620. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  621. .enable = exynos4_clk_ip_mfc_ctrl,
  622. .ctrlbit = (1 << 1),
  623. }, {
  624. .name = SYSMMU_CLOCK_NAME,
  625. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  626. .enable = exynos4_clk_ip_mfc_ctrl,
  627. .ctrlbit = (1 << 2),
  628. }, {
  629. .name = SYSMMU_CLOCK_NAME,
  630. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  631. .enable = exynos4_clk_ip_tv_ctrl,
  632. .ctrlbit = (1 << 4),
  633. }, {
  634. .name = SYSMMU_CLOCK_NAME,
  635. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  636. .enable = exynos4_clk_ip_cam_ctrl,
  637. .ctrlbit = (1 << 11),
  638. }, {
  639. .name = SYSMMU_CLOCK_NAME,
  640. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  641. .enable = exynos4_clk_ip_image_ctrl,
  642. .ctrlbit = (1 << 4),
  643. }, {
  644. .name = SYSMMU_CLOCK_NAME,
  645. .devname = SYSMMU_CLOCK_DEVNAME(fimc0, 5),
  646. .enable = exynos4_clk_ip_cam_ctrl,
  647. .ctrlbit = (1 << 7),
  648. }, {
  649. .name = SYSMMU_CLOCK_NAME,
  650. .devname = SYSMMU_CLOCK_DEVNAME(fimc1, 6),
  651. .enable = exynos4_clk_ip_cam_ctrl,
  652. .ctrlbit = (1 << 8),
  653. }, {
  654. .name = SYSMMU_CLOCK_NAME,
  655. .devname = SYSMMU_CLOCK_DEVNAME(fimc2, 7),
  656. .enable = exynos4_clk_ip_cam_ctrl,
  657. .ctrlbit = (1 << 9),
  658. }, {
  659. .name = SYSMMU_CLOCK_NAME,
  660. .devname = SYSMMU_CLOCK_DEVNAME(fimc3, 8),
  661. .enable = exynos4_clk_ip_cam_ctrl,
  662. .ctrlbit = (1 << 10),
  663. }, {
  664. .name = SYSMMU_CLOCK_NAME,
  665. .devname = SYSMMU_CLOCK_DEVNAME(fimd0, 10),
  666. .enable = exynos4_clk_ip_lcd0_ctrl,
  667. .ctrlbit = (1 << 4),
  668. }
  669. };
  670. static struct clk exynos4_init_clocks_on[] = {
  671. {
  672. .name = "uart",
  673. .devname = "s5pv210-uart.0",
  674. .enable = exynos4_clk_ip_peril_ctrl,
  675. .ctrlbit = (1 << 0),
  676. }, {
  677. .name = "uart",
  678. .devname = "s5pv210-uart.1",
  679. .enable = exynos4_clk_ip_peril_ctrl,
  680. .ctrlbit = (1 << 1),
  681. }, {
  682. .name = "uart",
  683. .devname = "s5pv210-uart.2",
  684. .enable = exynos4_clk_ip_peril_ctrl,
  685. .ctrlbit = (1 << 2),
  686. }, {
  687. .name = "uart",
  688. .devname = "s5pv210-uart.3",
  689. .enable = exynos4_clk_ip_peril_ctrl,
  690. .ctrlbit = (1 << 3),
  691. }, {
  692. .name = "uart",
  693. .devname = "s5pv210-uart.4",
  694. .enable = exynos4_clk_ip_peril_ctrl,
  695. .ctrlbit = (1 << 4),
  696. }, {
  697. .name = "uart",
  698. .devname = "s5pv210-uart.5",
  699. .enable = exynos4_clk_ip_peril_ctrl,
  700. .ctrlbit = (1 << 5),
  701. }
  702. };
  703. static struct clk exynos4_clk_pdma0 = {
  704. .name = "dma",
  705. .devname = "dma-pl330.0",
  706. .enable = exynos4_clk_ip_fsys_ctrl,
  707. .ctrlbit = (1 << 0),
  708. };
  709. static struct clk exynos4_clk_pdma1 = {
  710. .name = "dma",
  711. .devname = "dma-pl330.1",
  712. .enable = exynos4_clk_ip_fsys_ctrl,
  713. .ctrlbit = (1 << 1),
  714. };
  715. static struct clk exynos4_clk_mdma1 = {
  716. .name = "dma",
  717. .devname = "dma-pl330.2",
  718. .enable = exynos4_clk_ip_image_ctrl,
  719. .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
  720. };
  721. static struct clk exynos4_clk_fimd0 = {
  722. .name = "fimd",
  723. .devname = "exynos4-fb.0",
  724. .enable = exynos4_clk_ip_lcd0_ctrl,
  725. .ctrlbit = (1 << 0),
  726. };
  727. struct clk *exynos4_clkset_group_list[] = {
  728. [0] = &clk_ext_xtal_mux,
  729. [1] = &clk_xusbxti,
  730. [2] = &exynos4_clk_sclk_hdmi27m,
  731. [3] = &exynos4_clk_sclk_usbphy0,
  732. [4] = &exynos4_clk_sclk_usbphy1,
  733. [5] = &exynos4_clk_sclk_hdmiphy,
  734. [6] = &exynos4_clk_mout_mpll.clk,
  735. [7] = &exynos4_clk_mout_epll.clk,
  736. [8] = &exynos4_clk_sclk_vpll.clk,
  737. };
  738. struct clksrc_sources exynos4_clkset_group = {
  739. .sources = exynos4_clkset_group_list,
  740. .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
  741. };
  742. static struct clk *exynos4_clkset_mout_g2d0_list[] = {
  743. [0] = &exynos4_clk_mout_mpll.clk,
  744. [1] = &exynos4_clk_sclk_apll.clk,
  745. };
  746. static struct clksrc_sources exynos4_clkset_mout_g2d0 = {
  747. .sources = exynos4_clkset_mout_g2d0_list,
  748. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
  749. };
  750. static struct clksrc_clk exynos4_clk_mout_g2d0 = {
  751. .clk = {
  752. .name = "mout_g2d0",
  753. },
  754. .sources = &exynos4_clkset_mout_g2d0,
  755. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  756. };
  757. static struct clk *exynos4_clkset_mout_g2d1_list[] = {
  758. [0] = &exynos4_clk_mout_epll.clk,
  759. [1] = &exynos4_clk_sclk_vpll.clk,
  760. };
  761. static struct clksrc_sources exynos4_clkset_mout_g2d1 = {
  762. .sources = exynos4_clkset_mout_g2d1_list,
  763. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
  764. };
  765. static struct clksrc_clk exynos4_clk_mout_g2d1 = {
  766. .clk = {
  767. .name = "mout_g2d1",
  768. },
  769. .sources = &exynos4_clkset_mout_g2d1,
  770. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  771. };
  772. static struct clk *exynos4_clkset_mout_g2d_list[] = {
  773. [0] = &exynos4_clk_mout_g2d0.clk,
  774. [1] = &exynos4_clk_mout_g2d1.clk,
  775. };
  776. static struct clksrc_sources exynos4_clkset_mout_g2d = {
  777. .sources = exynos4_clkset_mout_g2d_list,
  778. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d_list),
  779. };
  780. static struct clk *exynos4_clkset_mout_mfc0_list[] = {
  781. [0] = &exynos4_clk_mout_mpll.clk,
  782. [1] = &exynos4_clk_sclk_apll.clk,
  783. };
  784. static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
  785. .sources = exynos4_clkset_mout_mfc0_list,
  786. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
  787. };
  788. static struct clksrc_clk exynos4_clk_mout_mfc0 = {
  789. .clk = {
  790. .name = "mout_mfc0",
  791. },
  792. .sources = &exynos4_clkset_mout_mfc0,
  793. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
  794. };
  795. static struct clk *exynos4_clkset_mout_mfc1_list[] = {
  796. [0] = &exynos4_clk_mout_epll.clk,
  797. [1] = &exynos4_clk_sclk_vpll.clk,
  798. };
  799. static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
  800. .sources = exynos4_clkset_mout_mfc1_list,
  801. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
  802. };
  803. static struct clksrc_clk exynos4_clk_mout_mfc1 = {
  804. .clk = {
  805. .name = "mout_mfc1",
  806. },
  807. .sources = &exynos4_clkset_mout_mfc1,
  808. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
  809. };
  810. static struct clk *exynos4_clkset_mout_mfc_list[] = {
  811. [0] = &exynos4_clk_mout_mfc0.clk,
  812. [1] = &exynos4_clk_mout_mfc1.clk,
  813. };
  814. static struct clksrc_sources exynos4_clkset_mout_mfc = {
  815. .sources = exynos4_clkset_mout_mfc_list,
  816. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
  817. };
  818. static struct clk *exynos4_clkset_sclk_dac_list[] = {
  819. [0] = &exynos4_clk_sclk_vpll.clk,
  820. [1] = &exynos4_clk_sclk_hdmiphy,
  821. };
  822. static struct clksrc_sources exynos4_clkset_sclk_dac = {
  823. .sources = exynos4_clkset_sclk_dac_list,
  824. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
  825. };
  826. static struct clksrc_clk exynos4_clk_sclk_dac = {
  827. .clk = {
  828. .name = "sclk_dac",
  829. .enable = exynos4_clksrc_mask_tv_ctrl,
  830. .ctrlbit = (1 << 8),
  831. },
  832. .sources = &exynos4_clkset_sclk_dac,
  833. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
  834. };
  835. static struct clksrc_clk exynos4_clk_sclk_pixel = {
  836. .clk = {
  837. .name = "sclk_pixel",
  838. .parent = &exynos4_clk_sclk_vpll.clk,
  839. },
  840. .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
  841. };
  842. static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
  843. [0] = &exynos4_clk_sclk_pixel.clk,
  844. [1] = &exynos4_clk_sclk_hdmiphy,
  845. };
  846. static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
  847. .sources = exynos4_clkset_sclk_hdmi_list,
  848. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
  849. };
  850. static struct clksrc_clk exynos4_clk_sclk_hdmi = {
  851. .clk = {
  852. .name = "sclk_hdmi",
  853. .enable = exynos4_clksrc_mask_tv_ctrl,
  854. .ctrlbit = (1 << 0),
  855. },
  856. .sources = &exynos4_clkset_sclk_hdmi,
  857. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
  858. };
  859. static struct clk *exynos4_clkset_sclk_mixer_list[] = {
  860. [0] = &exynos4_clk_sclk_dac.clk,
  861. [1] = &exynos4_clk_sclk_hdmi.clk,
  862. };
  863. static struct clksrc_sources exynos4_clkset_sclk_mixer = {
  864. .sources = exynos4_clkset_sclk_mixer_list,
  865. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
  866. };
  867. static struct clksrc_clk exynos4_clk_sclk_mixer = {
  868. .clk = {
  869. .name = "sclk_mixer",
  870. .enable = exynos4_clksrc_mask_tv_ctrl,
  871. .ctrlbit = (1 << 4),
  872. },
  873. .sources = &exynos4_clkset_sclk_mixer,
  874. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
  875. };
  876. static struct clksrc_clk *exynos4_sclk_tv[] = {
  877. &exynos4_clk_sclk_dac,
  878. &exynos4_clk_sclk_pixel,
  879. &exynos4_clk_sclk_hdmi,
  880. &exynos4_clk_sclk_mixer,
  881. };
  882. static struct clksrc_clk exynos4_clk_dout_mmc0 = {
  883. .clk = {
  884. .name = "dout_mmc0",
  885. },
  886. .sources = &exynos4_clkset_group,
  887. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
  888. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  889. };
  890. static struct clksrc_clk exynos4_clk_dout_mmc1 = {
  891. .clk = {
  892. .name = "dout_mmc1",
  893. },
  894. .sources = &exynos4_clkset_group,
  895. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
  896. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  897. };
  898. static struct clksrc_clk exynos4_clk_dout_mmc2 = {
  899. .clk = {
  900. .name = "dout_mmc2",
  901. },
  902. .sources = &exynos4_clkset_group,
  903. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
  904. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  905. };
  906. static struct clksrc_clk exynos4_clk_dout_mmc3 = {
  907. .clk = {
  908. .name = "dout_mmc3",
  909. },
  910. .sources = &exynos4_clkset_group,
  911. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
  912. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  913. };
  914. static struct clksrc_clk exynos4_clk_dout_mmc4 = {
  915. .clk = {
  916. .name = "dout_mmc4",
  917. },
  918. .sources = &exynos4_clkset_group,
  919. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
  920. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  921. };
  922. static struct clksrc_clk exynos4_clksrcs[] = {
  923. {
  924. .clk = {
  925. .name = "sclk_pwm",
  926. .enable = exynos4_clksrc_mask_peril0_ctrl,
  927. .ctrlbit = (1 << 24),
  928. },
  929. .sources = &exynos4_clkset_group,
  930. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  931. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  932. }, {
  933. .clk = {
  934. .name = "sclk_csis",
  935. .devname = "s5p-mipi-csis.0",
  936. .enable = exynos4_clksrc_mask_cam_ctrl,
  937. .ctrlbit = (1 << 24),
  938. },
  939. .sources = &exynos4_clkset_group,
  940. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
  941. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
  942. }, {
  943. .clk = {
  944. .name = "sclk_csis",
  945. .devname = "s5p-mipi-csis.1",
  946. .enable = exynos4_clksrc_mask_cam_ctrl,
  947. .ctrlbit = (1 << 28),
  948. },
  949. .sources = &exynos4_clkset_group,
  950. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
  951. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
  952. }, {
  953. .clk = {
  954. .name = "sclk_cam0",
  955. .enable = exynos4_clksrc_mask_cam_ctrl,
  956. .ctrlbit = (1 << 16),
  957. },
  958. .sources = &exynos4_clkset_group,
  959. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
  960. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
  961. }, {
  962. .clk = {
  963. .name = "sclk_cam1",
  964. .enable = exynos4_clksrc_mask_cam_ctrl,
  965. .ctrlbit = (1 << 20),
  966. },
  967. .sources = &exynos4_clkset_group,
  968. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
  969. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
  970. }, {
  971. .clk = {
  972. .name = "sclk_fimc",
  973. .devname = "exynos4-fimc.0",
  974. .enable = exynos4_clksrc_mask_cam_ctrl,
  975. .ctrlbit = (1 << 0),
  976. },
  977. .sources = &exynos4_clkset_group,
  978. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
  979. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
  980. }, {
  981. .clk = {
  982. .name = "sclk_fimc",
  983. .devname = "exynos4-fimc.1",
  984. .enable = exynos4_clksrc_mask_cam_ctrl,
  985. .ctrlbit = (1 << 4),
  986. },
  987. .sources = &exynos4_clkset_group,
  988. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
  989. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
  990. }, {
  991. .clk = {
  992. .name = "sclk_fimc",
  993. .devname = "exynos4-fimc.2",
  994. .enable = exynos4_clksrc_mask_cam_ctrl,
  995. .ctrlbit = (1 << 8),
  996. },
  997. .sources = &exynos4_clkset_group,
  998. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
  999. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
  1000. }, {
  1001. .clk = {
  1002. .name = "sclk_fimc",
  1003. .devname = "exynos4-fimc.3",
  1004. .enable = exynos4_clksrc_mask_cam_ctrl,
  1005. .ctrlbit = (1 << 12),
  1006. },
  1007. .sources = &exynos4_clkset_group,
  1008. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
  1009. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
  1010. }, {
  1011. .clk = {
  1012. .name = "sclk_fimd",
  1013. .devname = "exynos4-fb.0",
  1014. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  1015. .ctrlbit = (1 << 0),
  1016. },
  1017. .sources = &exynos4_clkset_group,
  1018. .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
  1019. .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
  1020. }, {
  1021. .clk = {
  1022. .name = "sclk_fimg2d",
  1023. },
  1024. .sources = &exynos4_clkset_mout_g2d,
  1025. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  1026. .reg_div = { .reg = EXYNOS4_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  1027. }, {
  1028. .clk = {
  1029. .name = "sclk_mfc",
  1030. .devname = "s5p-mfc",
  1031. },
  1032. .sources = &exynos4_clkset_mout_mfc,
  1033. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
  1034. .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
  1035. }, {
  1036. .clk = {
  1037. .name = "sclk_dwmmc",
  1038. .parent = &exynos4_clk_dout_mmc4.clk,
  1039. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1040. .ctrlbit = (1 << 16),
  1041. },
  1042. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1043. }
  1044. };
  1045. static struct clksrc_clk exynos4_clk_sclk_uart0 = {
  1046. .clk = {
  1047. .name = "uclk1",
  1048. .devname = "exynos4210-uart.0",
  1049. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1050. .ctrlbit = (1 << 0),
  1051. },
  1052. .sources = &exynos4_clkset_group,
  1053. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  1054. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  1055. };
  1056. static struct clksrc_clk exynos4_clk_sclk_uart1 = {
  1057. .clk = {
  1058. .name = "uclk1",
  1059. .devname = "exynos4210-uart.1",
  1060. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1061. .ctrlbit = (1 << 4),
  1062. },
  1063. .sources = &exynos4_clkset_group,
  1064. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  1065. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  1066. };
  1067. static struct clksrc_clk exynos4_clk_sclk_uart2 = {
  1068. .clk = {
  1069. .name = "uclk1",
  1070. .devname = "exynos4210-uart.2",
  1071. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1072. .ctrlbit = (1 << 8),
  1073. },
  1074. .sources = &exynos4_clkset_group,
  1075. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  1076. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  1077. };
  1078. static struct clksrc_clk exynos4_clk_sclk_uart3 = {
  1079. .clk = {
  1080. .name = "uclk1",
  1081. .devname = "exynos4210-uart.3",
  1082. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1083. .ctrlbit = (1 << 12),
  1084. },
  1085. .sources = &exynos4_clkset_group,
  1086. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  1087. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  1088. };
  1089. static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
  1090. .clk = {
  1091. .name = "sclk_mmc",
  1092. .devname = "exynos4-sdhci.0",
  1093. .parent = &exynos4_clk_dout_mmc0.clk,
  1094. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1095. .ctrlbit = (1 << 0),
  1096. },
  1097. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1098. };
  1099. static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
  1100. .clk = {
  1101. .name = "sclk_mmc",
  1102. .devname = "exynos4-sdhci.1",
  1103. .parent = &exynos4_clk_dout_mmc1.clk,
  1104. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1105. .ctrlbit = (1 << 4),
  1106. },
  1107. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1108. };
  1109. static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
  1110. .clk = {
  1111. .name = "sclk_mmc",
  1112. .devname = "exynos4-sdhci.2",
  1113. .parent = &exynos4_clk_dout_mmc2.clk,
  1114. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1115. .ctrlbit = (1 << 8),
  1116. },
  1117. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1118. };
  1119. static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
  1120. .clk = {
  1121. .name = "sclk_mmc",
  1122. .devname = "exynos4-sdhci.3",
  1123. .parent = &exynos4_clk_dout_mmc3.clk,
  1124. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1125. .ctrlbit = (1 << 12),
  1126. },
  1127. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1128. };
  1129. static struct clksrc_clk exynos4_clk_sclk_spi0 = {
  1130. .clk = {
  1131. .name = "sclk_spi",
  1132. .devname = "s3c64xx-spi.0",
  1133. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1134. .ctrlbit = (1 << 16),
  1135. },
  1136. .sources = &exynos4_clkset_group,
  1137. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  1138. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  1139. };
  1140. static struct clksrc_clk exynos4_clk_sclk_spi1 = {
  1141. .clk = {
  1142. .name = "sclk_spi",
  1143. .devname = "s3c64xx-spi.1",
  1144. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1145. .ctrlbit = (1 << 20),
  1146. },
  1147. .sources = &exynos4_clkset_group,
  1148. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  1149. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  1150. };
  1151. static struct clksrc_clk exynos4_clk_sclk_spi2 = {
  1152. .clk = {
  1153. .name = "sclk_spi",
  1154. .devname = "s3c64xx-spi.2",
  1155. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1156. .ctrlbit = (1 << 24),
  1157. },
  1158. .sources = &exynos4_clkset_group,
  1159. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  1160. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  1161. };
  1162. /* Clock initialization code */
  1163. static struct clksrc_clk *exynos4_sysclks[] = {
  1164. &exynos4_clk_mout_apll,
  1165. &exynos4_clk_sclk_apll,
  1166. &exynos4_clk_mout_epll,
  1167. &exynos4_clk_mout_mpll,
  1168. &exynos4_clk_moutcore,
  1169. &exynos4_clk_coreclk,
  1170. &exynos4_clk_armclk,
  1171. &exynos4_clk_aclk_corem0,
  1172. &exynos4_clk_aclk_cores,
  1173. &exynos4_clk_aclk_corem1,
  1174. &exynos4_clk_periphclk,
  1175. &exynos4_clk_mout_corebus,
  1176. &exynos4_clk_sclk_dmc,
  1177. &exynos4_clk_aclk_cored,
  1178. &exynos4_clk_aclk_corep,
  1179. &exynos4_clk_aclk_acp,
  1180. &exynos4_clk_pclk_acp,
  1181. &exynos4_clk_vpllsrc,
  1182. &exynos4_clk_sclk_vpll,
  1183. &exynos4_clk_aclk_200,
  1184. &exynos4_clk_aclk_100,
  1185. &exynos4_clk_aclk_160,
  1186. &exynos4_clk_aclk_133,
  1187. &exynos4_clk_dout_mmc0,
  1188. &exynos4_clk_dout_mmc1,
  1189. &exynos4_clk_dout_mmc2,
  1190. &exynos4_clk_dout_mmc3,
  1191. &exynos4_clk_dout_mmc4,
  1192. &exynos4_clk_mout_mfc0,
  1193. &exynos4_clk_mout_mfc1,
  1194. };
  1195. static struct clk *exynos4_clk_cdev[] = {
  1196. &exynos4_clk_pdma0,
  1197. &exynos4_clk_pdma1,
  1198. &exynos4_clk_mdma1,
  1199. &exynos4_clk_fimd0,
  1200. };
  1201. static struct clksrc_clk *exynos4_clksrc_cdev[] = {
  1202. &exynos4_clk_sclk_uart0,
  1203. &exynos4_clk_sclk_uart1,
  1204. &exynos4_clk_sclk_uart2,
  1205. &exynos4_clk_sclk_uart3,
  1206. &exynos4_clk_sclk_mmc0,
  1207. &exynos4_clk_sclk_mmc1,
  1208. &exynos4_clk_sclk_mmc2,
  1209. &exynos4_clk_sclk_mmc3,
  1210. &exynos4_clk_sclk_spi0,
  1211. &exynos4_clk_sclk_spi1,
  1212. &exynos4_clk_sclk_spi2,
  1213. };
  1214. static struct clk_lookup exynos4_clk_lookup[] = {
  1215. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
  1216. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
  1217. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
  1218. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
  1219. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
  1220. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
  1221. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
  1222. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
  1223. CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
  1224. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
  1225. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
  1226. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
  1227. CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
  1228. CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
  1229. CLKDEV_INIT("s3c64xx-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
  1230. };
  1231. static int xtal_rate;
  1232. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1233. {
  1234. if (soc_is_exynos4210())
  1235. return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
  1236. pll_4508);
  1237. else if (soc_is_exynos4212() || soc_is_exynos4412())
  1238. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
  1239. else
  1240. return 0;
  1241. }
  1242. static struct clk_ops exynos4_fout_apll_ops = {
  1243. .get_rate = exynos4_fout_apll_get_rate,
  1244. };
  1245. static u32 exynos4_vpll_div[][8] = {
  1246. { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
  1247. { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
  1248. };
  1249. static unsigned long exynos4_vpll_get_rate(struct clk *clk)
  1250. {
  1251. return clk->rate;
  1252. }
  1253. static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
  1254. {
  1255. unsigned int vpll_con0, vpll_con1 = 0;
  1256. unsigned int i;
  1257. /* Return if nothing changed */
  1258. if (clk->rate == rate)
  1259. return 0;
  1260. vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
  1261. vpll_con0 &= ~(0x1 << 27 | \
  1262. PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1263. PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1264. PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1265. vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
  1266. vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
  1267. PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
  1268. PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
  1269. for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
  1270. if (exynos4_vpll_div[i][0] == rate) {
  1271. vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
  1272. vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1273. vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
  1274. vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
  1275. vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
  1276. vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
  1277. vpll_con0 |= exynos4_vpll_div[i][7] << 27;
  1278. break;
  1279. }
  1280. }
  1281. if (i == ARRAY_SIZE(exynos4_vpll_div)) {
  1282. printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
  1283. __func__);
  1284. return -EINVAL;
  1285. }
  1286. __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
  1287. __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
  1288. /* Wait for VPLL lock */
  1289. while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
  1290. continue;
  1291. clk->rate = rate;
  1292. return 0;
  1293. }
  1294. static struct clk_ops exynos4_vpll_ops = {
  1295. .get_rate = exynos4_vpll_get_rate,
  1296. .set_rate = exynos4_vpll_set_rate,
  1297. };
  1298. void __init_or_cpufreq exynos4_setup_clocks(void)
  1299. {
  1300. struct clk *xtal_clk;
  1301. unsigned long apll = 0;
  1302. unsigned long mpll = 0;
  1303. unsigned long epll = 0;
  1304. unsigned long vpll = 0;
  1305. unsigned long vpllsrc;
  1306. unsigned long xtal;
  1307. unsigned long armclk;
  1308. unsigned long sclk_dmc;
  1309. unsigned long aclk_200;
  1310. unsigned long aclk_100;
  1311. unsigned long aclk_160;
  1312. unsigned long aclk_133;
  1313. unsigned int ptr;
  1314. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1315. xtal_clk = clk_get(NULL, "xtal");
  1316. BUG_ON(IS_ERR(xtal_clk));
  1317. xtal = clk_get_rate(xtal_clk);
  1318. xtal_rate = xtal;
  1319. clk_put(xtal_clk);
  1320. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1321. if (soc_is_exynos4210()) {
  1322. apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
  1323. pll_4508);
  1324. mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
  1325. pll_4508);
  1326. epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1327. __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
  1328. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1329. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1330. __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
  1331. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  1332. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
  1333. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
  1334. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1335. __raw_readl(EXYNOS4_EPLL_CON1));
  1336. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1337. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1338. __raw_readl(EXYNOS4_VPLL_CON1));
  1339. } else {
  1340. /* nothing */
  1341. }
  1342. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1343. clk_fout_mpll.rate = mpll;
  1344. clk_fout_epll.rate = epll;
  1345. clk_fout_vpll.ops = &exynos4_vpll_ops;
  1346. clk_fout_vpll.rate = vpll;
  1347. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1348. apll, mpll, epll, vpll);
  1349. armclk = clk_get_rate(&exynos4_clk_armclk.clk);
  1350. sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
  1351. aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
  1352. aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
  1353. aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
  1354. aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
  1355. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1356. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1357. armclk, sclk_dmc, aclk_200,
  1358. aclk_100, aclk_160, aclk_133);
  1359. clk_f.rate = armclk;
  1360. clk_h.rate = sclk_dmc;
  1361. clk_p.rate = aclk_100;
  1362. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
  1363. s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
  1364. }
  1365. static struct clk *exynos4_clks[] __initdata = {
  1366. &exynos4_clk_sclk_hdmi27m,
  1367. &exynos4_clk_sclk_hdmiphy,
  1368. &exynos4_clk_sclk_usbphy0,
  1369. &exynos4_clk_sclk_usbphy1,
  1370. };
  1371. #ifdef CONFIG_PM_SLEEP
  1372. static int exynos4_clock_suspend(void)
  1373. {
  1374. s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1375. return 0;
  1376. }
  1377. static void exynos4_clock_resume(void)
  1378. {
  1379. s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1380. }
  1381. #else
  1382. #define exynos4_clock_suspend NULL
  1383. #define exynos4_clock_resume NULL
  1384. #endif
  1385. static struct syscore_ops exynos4_clock_syscore_ops = {
  1386. .suspend = exynos4_clock_suspend,
  1387. .resume = exynos4_clock_resume,
  1388. };
  1389. void __init exynos4_register_clocks(void)
  1390. {
  1391. int ptr;
  1392. s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
  1393. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
  1394. s3c_register_clksrc(exynos4_sysclks[ptr], 1);
  1395. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
  1396. s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
  1397. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
  1398. s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
  1399. s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
  1400. s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
  1401. s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
  1402. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
  1403. s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
  1404. s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1405. s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1406. clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
  1407. register_syscore_ops(&exynos4_clock_syscore_ops);
  1408. s3c24xx_register_clock(&dummy_apb_pclk);
  1409. s3c_pwmclk_init();
  1410. }