at91sam9g45_devices.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c-gpio.h>
  19. #include <linux/atmel-mci.h>
  20. #include <linux/platform_data/at91_adc.h>
  21. #include <linux/fb.h>
  22. #include <video/atmel_lcdc.h>
  23. #include <mach/at91_adc.h>
  24. #include <mach/board.h>
  25. #include <mach/at91sam9g45.h>
  26. #include <mach/at91sam9g45_matrix.h>
  27. #include <mach/at91_matrix.h>
  28. #include <mach/at91sam9_smc.h>
  29. #include <mach/at_hdmac.h>
  30. #include <mach/atmel-mci.h>
  31. #include <media/atmel-isi.h>
  32. #include "generic.h"
  33. #include "clock.h"
  34. /* --------------------------------------------------------------------
  35. * HDMAC - AHB DMA Controller
  36. * -------------------------------------------------------------------- */
  37. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  38. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  39. static struct resource hdmac_resources[] = {
  40. [0] = {
  41. .start = AT91SAM9G45_BASE_DMA,
  42. .end = AT91SAM9G45_BASE_DMA + SZ_512 - 1,
  43. .flags = IORESOURCE_MEM,
  44. },
  45. [1] = {
  46. .start = AT91SAM9G45_ID_DMA,
  47. .end = AT91SAM9G45_ID_DMA,
  48. .flags = IORESOURCE_IRQ,
  49. },
  50. };
  51. static struct platform_device at_hdmac_device = {
  52. .name = "at91sam9g45_dma",
  53. .id = -1,
  54. .dev = {
  55. .dma_mask = &hdmac_dmamask,
  56. .coherent_dma_mask = DMA_BIT_MASK(32),
  57. },
  58. .resource = hdmac_resources,
  59. .num_resources = ARRAY_SIZE(hdmac_resources),
  60. };
  61. void __init at91_add_device_hdmac(void)
  62. {
  63. platform_device_register(&at_hdmac_device);
  64. }
  65. #else
  66. void __init at91_add_device_hdmac(void) {}
  67. #endif
  68. /* --------------------------------------------------------------------
  69. * USB Host (OHCI)
  70. * -------------------------------------------------------------------- */
  71. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  72. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  73. static struct at91_usbh_data usbh_ohci_data;
  74. static struct resource usbh_ohci_resources[] = {
  75. [0] = {
  76. .start = AT91SAM9G45_OHCI_BASE,
  77. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  78. .flags = IORESOURCE_MEM,
  79. },
  80. [1] = {
  81. .start = AT91SAM9G45_ID_UHPHS,
  82. .end = AT91SAM9G45_ID_UHPHS,
  83. .flags = IORESOURCE_IRQ,
  84. },
  85. };
  86. static struct platform_device at91_usbh_ohci_device = {
  87. .name = "at91_ohci",
  88. .id = -1,
  89. .dev = {
  90. .dma_mask = &ohci_dmamask,
  91. .coherent_dma_mask = DMA_BIT_MASK(32),
  92. .platform_data = &usbh_ohci_data,
  93. },
  94. .resource = usbh_ohci_resources,
  95. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  96. };
  97. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  98. {
  99. int i;
  100. if (!data)
  101. return;
  102. /* Enable VBus control for UHP ports */
  103. for (i = 0; i < data->ports; i++) {
  104. if (gpio_is_valid(data->vbus_pin[i]))
  105. at91_set_gpio_output(data->vbus_pin[i],
  106. data->vbus_pin_active_low[i]);
  107. }
  108. /* Enable overcurrent notification */
  109. for (i = 0; i < data->ports; i++) {
  110. if (gpio_is_valid(data->overcurrent_pin[i]))
  111. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  112. }
  113. usbh_ohci_data = *data;
  114. platform_device_register(&at91_usbh_ohci_device);
  115. }
  116. #else
  117. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  118. #endif
  119. /* --------------------------------------------------------------------
  120. * USB Host HS (EHCI)
  121. * Needs an OHCI host for low and full speed management
  122. * -------------------------------------------------------------------- */
  123. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  124. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  125. static struct at91_usbh_data usbh_ehci_data;
  126. static struct resource usbh_ehci_resources[] = {
  127. [0] = {
  128. .start = AT91SAM9G45_EHCI_BASE,
  129. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  130. .flags = IORESOURCE_MEM,
  131. },
  132. [1] = {
  133. .start = AT91SAM9G45_ID_UHPHS,
  134. .end = AT91SAM9G45_ID_UHPHS,
  135. .flags = IORESOURCE_IRQ,
  136. },
  137. };
  138. static struct platform_device at91_usbh_ehci_device = {
  139. .name = "atmel-ehci",
  140. .id = -1,
  141. .dev = {
  142. .dma_mask = &ehci_dmamask,
  143. .coherent_dma_mask = DMA_BIT_MASK(32),
  144. .platform_data = &usbh_ehci_data,
  145. },
  146. .resource = usbh_ehci_resources,
  147. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  148. };
  149. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  150. {
  151. int i;
  152. if (!data)
  153. return;
  154. /* Enable VBus control for UHP ports */
  155. for (i = 0; i < data->ports; i++) {
  156. if (gpio_is_valid(data->vbus_pin[i]))
  157. at91_set_gpio_output(data->vbus_pin[i],
  158. data->vbus_pin_active_low[i]);
  159. }
  160. usbh_ehci_data = *data;
  161. platform_device_register(&at91_usbh_ehci_device);
  162. }
  163. #else
  164. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  165. #endif
  166. /* --------------------------------------------------------------------
  167. * USB HS Device (Gadget)
  168. * -------------------------------------------------------------------- */
  169. #if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
  170. static struct resource usba_udc_resources[] = {
  171. [0] = {
  172. .start = AT91SAM9G45_UDPHS_FIFO,
  173. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. [1] = {
  177. .start = AT91SAM9G45_BASE_UDPHS,
  178. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  179. .flags = IORESOURCE_MEM,
  180. },
  181. [2] = {
  182. .start = AT91SAM9G45_ID_UDPHS,
  183. .end = AT91SAM9G45_ID_UDPHS,
  184. .flags = IORESOURCE_IRQ,
  185. },
  186. };
  187. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  188. [idx] = { \
  189. .name = nam, \
  190. .index = idx, \
  191. .fifo_size = maxpkt, \
  192. .nr_banks = maxbk, \
  193. .can_dma = dma, \
  194. .can_isoc = isoc, \
  195. }
  196. static struct usba_ep_data usba_udc_ep[] __initdata = {
  197. EP("ep0", 0, 64, 1, 0, 0),
  198. EP("ep1", 1, 1024, 2, 1, 1),
  199. EP("ep2", 2, 1024, 2, 1, 1),
  200. EP("ep3", 3, 1024, 3, 1, 0),
  201. EP("ep4", 4, 1024, 3, 1, 0),
  202. EP("ep5", 5, 1024, 3, 1, 1),
  203. EP("ep6", 6, 1024, 3, 1, 1),
  204. };
  205. #undef EP
  206. /*
  207. * pdata doesn't have room for any endpoints, so we need to
  208. * append room for the ones we need right after it.
  209. */
  210. static struct {
  211. struct usba_platform_data pdata;
  212. struct usba_ep_data ep[7];
  213. } usba_udc_data;
  214. static struct platform_device at91_usba_udc_device = {
  215. .name = "atmel_usba_udc",
  216. .id = -1,
  217. .dev = {
  218. .platform_data = &usba_udc_data.pdata,
  219. },
  220. .resource = usba_udc_resources,
  221. .num_resources = ARRAY_SIZE(usba_udc_resources),
  222. };
  223. void __init at91_add_device_usba(struct usba_platform_data *data)
  224. {
  225. usba_udc_data.pdata.vbus_pin = -EINVAL;
  226. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  227. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  228. if (data && gpio_is_valid(data->vbus_pin)) {
  229. at91_set_gpio_input(data->vbus_pin, 0);
  230. at91_set_deglitch(data->vbus_pin, 1);
  231. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  232. }
  233. /* Pullup pin is handled internally by USB device peripheral */
  234. platform_device_register(&at91_usba_udc_device);
  235. }
  236. #else
  237. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  238. #endif
  239. /* --------------------------------------------------------------------
  240. * Ethernet
  241. * -------------------------------------------------------------------- */
  242. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  243. static u64 eth_dmamask = DMA_BIT_MASK(32);
  244. static struct macb_platform_data eth_data;
  245. static struct resource eth_resources[] = {
  246. [0] = {
  247. .start = AT91SAM9G45_BASE_EMAC,
  248. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  249. .flags = IORESOURCE_MEM,
  250. },
  251. [1] = {
  252. .start = AT91SAM9G45_ID_EMAC,
  253. .end = AT91SAM9G45_ID_EMAC,
  254. .flags = IORESOURCE_IRQ,
  255. },
  256. };
  257. static struct platform_device at91sam9g45_eth_device = {
  258. .name = "macb",
  259. .id = -1,
  260. .dev = {
  261. .dma_mask = &eth_dmamask,
  262. .coherent_dma_mask = DMA_BIT_MASK(32),
  263. .platform_data = &eth_data,
  264. },
  265. .resource = eth_resources,
  266. .num_resources = ARRAY_SIZE(eth_resources),
  267. };
  268. void __init at91_add_device_eth(struct macb_platform_data *data)
  269. {
  270. if (!data)
  271. return;
  272. if (gpio_is_valid(data->phy_irq_pin)) {
  273. at91_set_gpio_input(data->phy_irq_pin, 0);
  274. at91_set_deglitch(data->phy_irq_pin, 1);
  275. }
  276. /* Pins used for MII and RMII */
  277. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  278. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  279. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  280. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  281. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  282. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  283. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  284. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  285. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  286. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  287. if (!data->is_rmii) {
  288. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  289. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  290. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  291. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  292. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  293. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  294. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  295. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  296. }
  297. eth_data = *data;
  298. platform_device_register(&at91sam9g45_eth_device);
  299. }
  300. #else
  301. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  302. #endif
  303. /* --------------------------------------------------------------------
  304. * MMC / SD
  305. * -------------------------------------------------------------------- */
  306. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  307. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  308. static struct mci_platform_data mmc0_data, mmc1_data;
  309. static struct resource mmc0_resources[] = {
  310. [0] = {
  311. .start = AT91SAM9G45_BASE_MCI0,
  312. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  313. .flags = IORESOURCE_MEM,
  314. },
  315. [1] = {
  316. .start = AT91SAM9G45_ID_MCI0,
  317. .end = AT91SAM9G45_ID_MCI0,
  318. .flags = IORESOURCE_IRQ,
  319. },
  320. };
  321. static struct platform_device at91sam9g45_mmc0_device = {
  322. .name = "atmel_mci",
  323. .id = 0,
  324. .dev = {
  325. .dma_mask = &mmc_dmamask,
  326. .coherent_dma_mask = DMA_BIT_MASK(32),
  327. .platform_data = &mmc0_data,
  328. },
  329. .resource = mmc0_resources,
  330. .num_resources = ARRAY_SIZE(mmc0_resources),
  331. };
  332. static struct resource mmc1_resources[] = {
  333. [0] = {
  334. .start = AT91SAM9G45_BASE_MCI1,
  335. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  336. .flags = IORESOURCE_MEM,
  337. },
  338. [1] = {
  339. .start = AT91SAM9G45_ID_MCI1,
  340. .end = AT91SAM9G45_ID_MCI1,
  341. .flags = IORESOURCE_IRQ,
  342. },
  343. };
  344. static struct platform_device at91sam9g45_mmc1_device = {
  345. .name = "atmel_mci",
  346. .id = 1,
  347. .dev = {
  348. .dma_mask = &mmc_dmamask,
  349. .coherent_dma_mask = DMA_BIT_MASK(32),
  350. .platform_data = &mmc1_data,
  351. },
  352. .resource = mmc1_resources,
  353. .num_resources = ARRAY_SIZE(mmc1_resources),
  354. };
  355. /* Consider only one slot : slot 0 */
  356. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  357. {
  358. if (!data)
  359. return;
  360. /* Must have at least one usable slot */
  361. if (!data->slot[0].bus_width)
  362. return;
  363. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  364. {
  365. struct at_dma_slave *atslave;
  366. struct mci_dma_data *alt_atslave;
  367. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  368. atslave = &alt_atslave->sdata;
  369. /* DMA slave channel configuration */
  370. atslave->dma_dev = &at_hdmac_device.dev;
  371. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  372. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  373. if (mmc_id == 0) /* MCI0 */
  374. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  375. | ATC_DST_PER(AT_DMA_ID_MCI0);
  376. else /* MCI1 */
  377. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  378. | ATC_DST_PER(AT_DMA_ID_MCI1);
  379. data->dma_slave = alt_atslave;
  380. }
  381. #endif
  382. /* input/irq */
  383. if (gpio_is_valid(data->slot[0].detect_pin)) {
  384. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  385. at91_set_deglitch(data->slot[0].detect_pin, 1);
  386. }
  387. if (gpio_is_valid(data->slot[0].wp_pin))
  388. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  389. if (mmc_id == 0) { /* MCI0 */
  390. /* CLK */
  391. at91_set_A_periph(AT91_PIN_PA0, 0);
  392. /* CMD */
  393. at91_set_A_periph(AT91_PIN_PA1, 1);
  394. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  395. at91_set_A_periph(AT91_PIN_PA2, 1);
  396. if (data->slot[0].bus_width == 4) {
  397. at91_set_A_periph(AT91_PIN_PA3, 1);
  398. at91_set_A_periph(AT91_PIN_PA4, 1);
  399. at91_set_A_periph(AT91_PIN_PA5, 1);
  400. if (data->slot[0].bus_width == 8) {
  401. at91_set_A_periph(AT91_PIN_PA6, 1);
  402. at91_set_A_periph(AT91_PIN_PA7, 1);
  403. at91_set_A_periph(AT91_PIN_PA8, 1);
  404. at91_set_A_periph(AT91_PIN_PA9, 1);
  405. }
  406. }
  407. mmc0_data = *data;
  408. platform_device_register(&at91sam9g45_mmc0_device);
  409. } else { /* MCI1 */
  410. /* CLK */
  411. at91_set_A_periph(AT91_PIN_PA31, 0);
  412. /* CMD */
  413. at91_set_A_periph(AT91_PIN_PA22, 1);
  414. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  415. at91_set_A_periph(AT91_PIN_PA23, 1);
  416. if (data->slot[0].bus_width == 4) {
  417. at91_set_A_periph(AT91_PIN_PA24, 1);
  418. at91_set_A_periph(AT91_PIN_PA25, 1);
  419. at91_set_A_periph(AT91_PIN_PA26, 1);
  420. if (data->slot[0].bus_width == 8) {
  421. at91_set_A_periph(AT91_PIN_PA27, 1);
  422. at91_set_A_periph(AT91_PIN_PA28, 1);
  423. at91_set_A_periph(AT91_PIN_PA29, 1);
  424. at91_set_A_periph(AT91_PIN_PA30, 1);
  425. }
  426. }
  427. mmc1_data = *data;
  428. platform_device_register(&at91sam9g45_mmc1_device);
  429. }
  430. }
  431. #else
  432. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  433. #endif
  434. /* --------------------------------------------------------------------
  435. * NAND / SmartMedia
  436. * -------------------------------------------------------------------- */
  437. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  438. static struct atmel_nand_data nand_data;
  439. #define NAND_BASE AT91_CHIPSELECT_3
  440. static struct resource nand_resources[] = {
  441. [0] = {
  442. .start = NAND_BASE,
  443. .end = NAND_BASE + SZ_256M - 1,
  444. .flags = IORESOURCE_MEM,
  445. },
  446. [1] = {
  447. .start = AT91SAM9G45_BASE_ECC,
  448. .end = AT91SAM9G45_BASE_ECC + SZ_512 - 1,
  449. .flags = IORESOURCE_MEM,
  450. }
  451. };
  452. static struct platform_device at91sam9g45_nand_device = {
  453. .name = "atmel_nand",
  454. .id = -1,
  455. .dev = {
  456. .platform_data = &nand_data,
  457. },
  458. .resource = nand_resources,
  459. .num_resources = ARRAY_SIZE(nand_resources),
  460. };
  461. void __init at91_add_device_nand(struct atmel_nand_data *data)
  462. {
  463. unsigned long csa;
  464. if (!data)
  465. return;
  466. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  467. at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  468. /* enable pin */
  469. if (gpio_is_valid(data->enable_pin))
  470. at91_set_gpio_output(data->enable_pin, 1);
  471. /* ready/busy pin */
  472. if (gpio_is_valid(data->rdy_pin))
  473. at91_set_gpio_input(data->rdy_pin, 1);
  474. /* card detect pin */
  475. if (gpio_is_valid(data->det_pin))
  476. at91_set_gpio_input(data->det_pin, 1);
  477. nand_data = *data;
  478. platform_device_register(&at91sam9g45_nand_device);
  479. }
  480. #else
  481. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  482. #endif
  483. /* --------------------------------------------------------------------
  484. * TWI (i2c)
  485. * -------------------------------------------------------------------- */
  486. /*
  487. * Prefer the GPIO code since the TWI controller isn't robust
  488. * (gets overruns and underruns under load) and can only issue
  489. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  490. */
  491. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  492. static struct i2c_gpio_platform_data pdata_i2c0 = {
  493. .sda_pin = AT91_PIN_PA20,
  494. .sda_is_open_drain = 1,
  495. .scl_pin = AT91_PIN_PA21,
  496. .scl_is_open_drain = 1,
  497. .udelay = 5, /* ~100 kHz */
  498. };
  499. static struct platform_device at91sam9g45_twi0_device = {
  500. .name = "i2c-gpio",
  501. .id = 0,
  502. .dev.platform_data = &pdata_i2c0,
  503. };
  504. static struct i2c_gpio_platform_data pdata_i2c1 = {
  505. .sda_pin = AT91_PIN_PB10,
  506. .sda_is_open_drain = 1,
  507. .scl_pin = AT91_PIN_PB11,
  508. .scl_is_open_drain = 1,
  509. .udelay = 5, /* ~100 kHz */
  510. };
  511. static struct platform_device at91sam9g45_twi1_device = {
  512. .name = "i2c-gpio",
  513. .id = 1,
  514. .dev.platform_data = &pdata_i2c1,
  515. };
  516. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  517. {
  518. i2c_register_board_info(i2c_id, devices, nr_devices);
  519. if (i2c_id == 0) {
  520. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  521. at91_set_multi_drive(AT91_PIN_PA20, 1);
  522. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  523. at91_set_multi_drive(AT91_PIN_PA21, 1);
  524. platform_device_register(&at91sam9g45_twi0_device);
  525. } else {
  526. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  527. at91_set_multi_drive(AT91_PIN_PB10, 1);
  528. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  529. at91_set_multi_drive(AT91_PIN_PB11, 1);
  530. platform_device_register(&at91sam9g45_twi1_device);
  531. }
  532. }
  533. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  534. static struct resource twi0_resources[] = {
  535. [0] = {
  536. .start = AT91SAM9G45_BASE_TWI0,
  537. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  538. .flags = IORESOURCE_MEM,
  539. },
  540. [1] = {
  541. .start = AT91SAM9G45_ID_TWI0,
  542. .end = AT91SAM9G45_ID_TWI0,
  543. .flags = IORESOURCE_IRQ,
  544. },
  545. };
  546. static struct platform_device at91sam9g45_twi0_device = {
  547. .name = "at91_i2c",
  548. .id = 0,
  549. .resource = twi0_resources,
  550. .num_resources = ARRAY_SIZE(twi0_resources),
  551. };
  552. static struct resource twi1_resources[] = {
  553. [0] = {
  554. .start = AT91SAM9G45_BASE_TWI1,
  555. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  556. .flags = IORESOURCE_MEM,
  557. },
  558. [1] = {
  559. .start = AT91SAM9G45_ID_TWI1,
  560. .end = AT91SAM9G45_ID_TWI1,
  561. .flags = IORESOURCE_IRQ,
  562. },
  563. };
  564. static struct platform_device at91sam9g45_twi1_device = {
  565. .name = "at91_i2c",
  566. .id = 1,
  567. .resource = twi1_resources,
  568. .num_resources = ARRAY_SIZE(twi1_resources),
  569. };
  570. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  571. {
  572. i2c_register_board_info(i2c_id, devices, nr_devices);
  573. /* pins used for TWI interface */
  574. if (i2c_id == 0) {
  575. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  576. at91_set_multi_drive(AT91_PIN_PA20, 1);
  577. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  578. at91_set_multi_drive(AT91_PIN_PA21, 1);
  579. platform_device_register(&at91sam9g45_twi0_device);
  580. } else {
  581. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  582. at91_set_multi_drive(AT91_PIN_PB10, 1);
  583. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  584. at91_set_multi_drive(AT91_PIN_PB11, 1);
  585. platform_device_register(&at91sam9g45_twi1_device);
  586. }
  587. }
  588. #else
  589. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  590. #endif
  591. /* --------------------------------------------------------------------
  592. * SPI
  593. * -------------------------------------------------------------------- */
  594. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  595. static u64 spi_dmamask = DMA_BIT_MASK(32);
  596. static struct resource spi0_resources[] = {
  597. [0] = {
  598. .start = AT91SAM9G45_BASE_SPI0,
  599. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  600. .flags = IORESOURCE_MEM,
  601. },
  602. [1] = {
  603. .start = AT91SAM9G45_ID_SPI0,
  604. .end = AT91SAM9G45_ID_SPI0,
  605. .flags = IORESOURCE_IRQ,
  606. },
  607. };
  608. static struct platform_device at91sam9g45_spi0_device = {
  609. .name = "atmel_spi",
  610. .id = 0,
  611. .dev = {
  612. .dma_mask = &spi_dmamask,
  613. .coherent_dma_mask = DMA_BIT_MASK(32),
  614. },
  615. .resource = spi0_resources,
  616. .num_resources = ARRAY_SIZE(spi0_resources),
  617. };
  618. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  619. static struct resource spi1_resources[] = {
  620. [0] = {
  621. .start = AT91SAM9G45_BASE_SPI1,
  622. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  623. .flags = IORESOURCE_MEM,
  624. },
  625. [1] = {
  626. .start = AT91SAM9G45_ID_SPI1,
  627. .end = AT91SAM9G45_ID_SPI1,
  628. .flags = IORESOURCE_IRQ,
  629. },
  630. };
  631. static struct platform_device at91sam9g45_spi1_device = {
  632. .name = "atmel_spi",
  633. .id = 1,
  634. .dev = {
  635. .dma_mask = &spi_dmamask,
  636. .coherent_dma_mask = DMA_BIT_MASK(32),
  637. },
  638. .resource = spi1_resources,
  639. .num_resources = ARRAY_SIZE(spi1_resources),
  640. };
  641. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  642. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  643. {
  644. int i;
  645. unsigned long cs_pin;
  646. short enable_spi0 = 0;
  647. short enable_spi1 = 0;
  648. /* Choose SPI chip-selects */
  649. for (i = 0; i < nr_devices; i++) {
  650. if (devices[i].controller_data)
  651. cs_pin = (unsigned long) devices[i].controller_data;
  652. else if (devices[i].bus_num == 0)
  653. cs_pin = spi0_standard_cs[devices[i].chip_select];
  654. else
  655. cs_pin = spi1_standard_cs[devices[i].chip_select];
  656. if (!gpio_is_valid(cs_pin))
  657. continue;
  658. if (devices[i].bus_num == 0)
  659. enable_spi0 = 1;
  660. else
  661. enable_spi1 = 1;
  662. /* enable chip-select pin */
  663. at91_set_gpio_output(cs_pin, 1);
  664. /* pass chip-select pin to driver */
  665. devices[i].controller_data = (void *) cs_pin;
  666. }
  667. spi_register_board_info(devices, nr_devices);
  668. /* Configure SPI bus(es) */
  669. if (enable_spi0) {
  670. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  671. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  672. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  673. platform_device_register(&at91sam9g45_spi0_device);
  674. }
  675. if (enable_spi1) {
  676. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  677. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  678. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  679. platform_device_register(&at91sam9g45_spi1_device);
  680. }
  681. }
  682. #else
  683. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  684. #endif
  685. /* --------------------------------------------------------------------
  686. * AC97
  687. * -------------------------------------------------------------------- */
  688. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  689. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  690. static struct ac97c_platform_data ac97_data;
  691. static struct resource ac97_resources[] = {
  692. [0] = {
  693. .start = AT91SAM9G45_BASE_AC97C,
  694. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  695. .flags = IORESOURCE_MEM,
  696. },
  697. [1] = {
  698. .start = AT91SAM9G45_ID_AC97C,
  699. .end = AT91SAM9G45_ID_AC97C,
  700. .flags = IORESOURCE_IRQ,
  701. },
  702. };
  703. static struct platform_device at91sam9g45_ac97_device = {
  704. .name = "atmel_ac97c",
  705. .id = 0,
  706. .dev = {
  707. .dma_mask = &ac97_dmamask,
  708. .coherent_dma_mask = DMA_BIT_MASK(32),
  709. .platform_data = &ac97_data,
  710. },
  711. .resource = ac97_resources,
  712. .num_resources = ARRAY_SIZE(ac97_resources),
  713. };
  714. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  715. {
  716. if (!data)
  717. return;
  718. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  719. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  720. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  721. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  722. /* reset */
  723. if (gpio_is_valid(data->reset_pin))
  724. at91_set_gpio_output(data->reset_pin, 0);
  725. ac97_data = *data;
  726. platform_device_register(&at91sam9g45_ac97_device);
  727. }
  728. #else
  729. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  730. #endif
  731. /* --------------------------------------------------------------------
  732. * Image Sensor Interface
  733. * -------------------------------------------------------------------- */
  734. #if defined(CONFIG_VIDEO_ATMEL_ISI) || defined(CONFIG_VIDEO_ATMEL_ISI_MODULE)
  735. static u64 isi_dmamask = DMA_BIT_MASK(32);
  736. static struct isi_platform_data isi_data;
  737. struct resource isi_resources[] = {
  738. [0] = {
  739. .start = AT91SAM9G45_BASE_ISI,
  740. .end = AT91SAM9G45_BASE_ISI + SZ_16K - 1,
  741. .flags = IORESOURCE_MEM,
  742. },
  743. [1] = {
  744. .start = AT91SAM9G45_ID_ISI,
  745. .end = AT91SAM9G45_ID_ISI,
  746. .flags = IORESOURCE_IRQ,
  747. },
  748. };
  749. static struct platform_device at91sam9g45_isi_device = {
  750. .name = "atmel_isi",
  751. .id = 0,
  752. .dev = {
  753. .dma_mask = &isi_dmamask,
  754. .coherent_dma_mask = DMA_BIT_MASK(32),
  755. .platform_data = &isi_data,
  756. },
  757. .resource = isi_resources,
  758. .num_resources = ARRAY_SIZE(isi_resources),
  759. };
  760. static struct clk_lookup isi_mck_lookups[] = {
  761. CLKDEV_CON_DEV_ID("isi_mck", "atmel_isi.0", NULL),
  762. };
  763. void __init at91_add_device_isi(struct isi_platform_data *data,
  764. bool use_pck_as_mck)
  765. {
  766. struct clk *pck;
  767. struct clk *parent;
  768. if (!data)
  769. return;
  770. isi_data = *data;
  771. at91_set_A_periph(AT91_PIN_PB20, 0); /* ISI_D0 */
  772. at91_set_A_periph(AT91_PIN_PB21, 0); /* ISI_D1 */
  773. at91_set_A_periph(AT91_PIN_PB22, 0); /* ISI_D2 */
  774. at91_set_A_periph(AT91_PIN_PB23, 0); /* ISI_D3 */
  775. at91_set_A_periph(AT91_PIN_PB24, 0); /* ISI_D4 */
  776. at91_set_A_periph(AT91_PIN_PB25, 0); /* ISI_D5 */
  777. at91_set_A_periph(AT91_PIN_PB26, 0); /* ISI_D6 */
  778. at91_set_A_periph(AT91_PIN_PB27, 0); /* ISI_D7 */
  779. at91_set_A_periph(AT91_PIN_PB28, 0); /* ISI_PCK */
  780. at91_set_A_periph(AT91_PIN_PB30, 0); /* ISI_HSYNC */
  781. at91_set_A_periph(AT91_PIN_PB29, 0); /* ISI_VSYNC */
  782. at91_set_B_periph(AT91_PIN_PB8, 0); /* ISI_PD8 */
  783. at91_set_B_periph(AT91_PIN_PB9, 0); /* ISI_PD9 */
  784. at91_set_B_periph(AT91_PIN_PB10, 0); /* ISI_PD10 */
  785. at91_set_B_periph(AT91_PIN_PB11, 0); /* ISI_PD11 */
  786. platform_device_register(&at91sam9g45_isi_device);
  787. if (use_pck_as_mck) {
  788. at91_set_B_periph(AT91_PIN_PB31, 0); /* ISI_MCK (PCK1) */
  789. pck = clk_get(NULL, "pck1");
  790. parent = clk_get(NULL, "plla");
  791. BUG_ON(IS_ERR(pck) || IS_ERR(parent));
  792. if (clk_set_parent(pck, parent)) {
  793. pr_err("Failed to set PCK's parent\n");
  794. } else {
  795. /* Register PCK as ISI_MCK */
  796. isi_mck_lookups[0].clk = pck;
  797. clkdev_add_table(isi_mck_lookups,
  798. ARRAY_SIZE(isi_mck_lookups));
  799. }
  800. clk_put(pck);
  801. clk_put(parent);
  802. }
  803. }
  804. #else
  805. void __init at91_add_device_isi(struct isi_platform_data *data,
  806. bool use_pck_as_mck) {}
  807. #endif
  808. /* --------------------------------------------------------------------
  809. * LCD Controller
  810. * -------------------------------------------------------------------- */
  811. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  812. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  813. static struct atmel_lcdfb_info lcdc_data;
  814. static struct resource lcdc_resources[] = {
  815. [0] = {
  816. .start = AT91SAM9G45_LCDC_BASE,
  817. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  818. .flags = IORESOURCE_MEM,
  819. },
  820. [1] = {
  821. .start = AT91SAM9G45_ID_LCDC,
  822. .end = AT91SAM9G45_ID_LCDC,
  823. .flags = IORESOURCE_IRQ,
  824. },
  825. };
  826. static struct platform_device at91_lcdc_device = {
  827. .name = "atmel_lcdfb",
  828. .id = 0,
  829. .dev = {
  830. .dma_mask = &lcdc_dmamask,
  831. .coherent_dma_mask = DMA_BIT_MASK(32),
  832. .platform_data = &lcdc_data,
  833. },
  834. .resource = lcdc_resources,
  835. .num_resources = ARRAY_SIZE(lcdc_resources),
  836. };
  837. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  838. {
  839. if (!data)
  840. return;
  841. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  842. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  843. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  844. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  845. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  846. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  847. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  848. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  849. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  850. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  851. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  852. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  853. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  854. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  855. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  856. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  857. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  858. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  859. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  860. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  861. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  862. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  863. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  864. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  865. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  866. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  867. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  868. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  869. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  870. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  871. lcdc_data = *data;
  872. platform_device_register(&at91_lcdc_device);
  873. }
  874. #else
  875. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  876. #endif
  877. /* --------------------------------------------------------------------
  878. * Timer/Counter block
  879. * -------------------------------------------------------------------- */
  880. #ifdef CONFIG_ATMEL_TCLIB
  881. static struct resource tcb0_resources[] = {
  882. [0] = {
  883. .start = AT91SAM9G45_BASE_TCB0,
  884. .end = AT91SAM9G45_BASE_TCB0 + SZ_256 - 1,
  885. .flags = IORESOURCE_MEM,
  886. },
  887. [1] = {
  888. .start = AT91SAM9G45_ID_TCB,
  889. .end = AT91SAM9G45_ID_TCB,
  890. .flags = IORESOURCE_IRQ,
  891. },
  892. };
  893. static struct platform_device at91sam9g45_tcb0_device = {
  894. .name = "atmel_tcb",
  895. .id = 0,
  896. .resource = tcb0_resources,
  897. .num_resources = ARRAY_SIZE(tcb0_resources),
  898. };
  899. /* TCB1 begins with TC3 */
  900. static struct resource tcb1_resources[] = {
  901. [0] = {
  902. .start = AT91SAM9G45_BASE_TCB1,
  903. .end = AT91SAM9G45_BASE_TCB1 + SZ_256 - 1,
  904. .flags = IORESOURCE_MEM,
  905. },
  906. [1] = {
  907. .start = AT91SAM9G45_ID_TCB,
  908. .end = AT91SAM9G45_ID_TCB,
  909. .flags = IORESOURCE_IRQ,
  910. },
  911. };
  912. static struct platform_device at91sam9g45_tcb1_device = {
  913. .name = "atmel_tcb",
  914. .id = 1,
  915. .resource = tcb1_resources,
  916. .num_resources = ARRAY_SIZE(tcb1_resources),
  917. };
  918. static void __init at91_add_device_tc(void)
  919. {
  920. platform_device_register(&at91sam9g45_tcb0_device);
  921. platform_device_register(&at91sam9g45_tcb1_device);
  922. }
  923. #else
  924. static void __init at91_add_device_tc(void) { }
  925. #endif
  926. /* --------------------------------------------------------------------
  927. * RTC
  928. * -------------------------------------------------------------------- */
  929. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  930. static struct resource rtc_resources[] = {
  931. [0] = {
  932. .start = AT91SAM9G45_BASE_RTC,
  933. .end = AT91SAM9G45_BASE_RTC + SZ_256 - 1,
  934. .flags = IORESOURCE_MEM,
  935. },
  936. [1] = {
  937. .start = AT91_ID_SYS,
  938. .end = AT91_ID_SYS,
  939. .flags = IORESOURCE_IRQ,
  940. },
  941. };
  942. static struct platform_device at91sam9g45_rtc_device = {
  943. .name = "at91_rtc",
  944. .id = -1,
  945. .resource = rtc_resources,
  946. .num_resources = ARRAY_SIZE(rtc_resources),
  947. };
  948. static void __init at91_add_device_rtc(void)
  949. {
  950. platform_device_register(&at91sam9g45_rtc_device);
  951. }
  952. #else
  953. static void __init at91_add_device_rtc(void) {}
  954. #endif
  955. /* --------------------------------------------------------------------
  956. * Touchscreen
  957. * -------------------------------------------------------------------- */
  958. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  959. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  960. static struct at91_tsadcc_data tsadcc_data;
  961. static struct resource tsadcc_resources[] = {
  962. [0] = {
  963. .start = AT91SAM9G45_BASE_TSC,
  964. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  965. .flags = IORESOURCE_MEM,
  966. },
  967. [1] = {
  968. .start = AT91SAM9G45_ID_TSC,
  969. .end = AT91SAM9G45_ID_TSC,
  970. .flags = IORESOURCE_IRQ,
  971. }
  972. };
  973. static struct platform_device at91sam9g45_tsadcc_device = {
  974. .name = "atmel_tsadcc",
  975. .id = -1,
  976. .dev = {
  977. .dma_mask = &tsadcc_dmamask,
  978. .coherent_dma_mask = DMA_BIT_MASK(32),
  979. .platform_data = &tsadcc_data,
  980. },
  981. .resource = tsadcc_resources,
  982. .num_resources = ARRAY_SIZE(tsadcc_resources),
  983. };
  984. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  985. {
  986. if (!data)
  987. return;
  988. at91_set_gpio_input(AT91_PIN_PD20, 0); /* AD0_XR */
  989. at91_set_gpio_input(AT91_PIN_PD21, 0); /* AD1_XL */
  990. at91_set_gpio_input(AT91_PIN_PD22, 0); /* AD2_YT */
  991. at91_set_gpio_input(AT91_PIN_PD23, 0); /* AD3_TB */
  992. tsadcc_data = *data;
  993. platform_device_register(&at91sam9g45_tsadcc_device);
  994. }
  995. #else
  996. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  997. #endif
  998. /* --------------------------------------------------------------------
  999. * ADC
  1000. * -------------------------------------------------------------------- */
  1001. #if IS_ENABLED(CONFIG_AT91_ADC)
  1002. static struct at91_adc_data adc_data;
  1003. static struct resource adc_resources[] = {
  1004. [0] = {
  1005. .start = AT91SAM9G45_BASE_TSC,
  1006. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  1007. .flags = IORESOURCE_MEM,
  1008. },
  1009. [1] = {
  1010. .start = AT91SAM9G45_ID_TSC,
  1011. .end = AT91SAM9G45_ID_TSC,
  1012. .flags = IORESOURCE_IRQ,
  1013. }
  1014. };
  1015. static struct platform_device at91_adc_device = {
  1016. .name = "at91_adc",
  1017. .id = -1,
  1018. .dev = {
  1019. .platform_data = &adc_data,
  1020. },
  1021. .resource = adc_resources,
  1022. .num_resources = ARRAY_SIZE(adc_resources),
  1023. };
  1024. static struct at91_adc_trigger at91_adc_triggers[] = {
  1025. [0] = {
  1026. .name = "external-rising",
  1027. .value = 1,
  1028. .is_external = true,
  1029. },
  1030. [1] = {
  1031. .name = "external-falling",
  1032. .value = 2,
  1033. .is_external = true,
  1034. },
  1035. [2] = {
  1036. .name = "external-any",
  1037. .value = 3,
  1038. .is_external = true,
  1039. },
  1040. [3] = {
  1041. .name = "continuous",
  1042. .value = 6,
  1043. .is_external = false,
  1044. },
  1045. };
  1046. static struct at91_adc_reg_desc at91_adc_register_g45 = {
  1047. .channel_base = AT91_ADC_CHR(0),
  1048. .drdy_mask = AT91_ADC_DRDY,
  1049. .status_register = AT91_ADC_SR,
  1050. .trigger_register = 0x08,
  1051. };
  1052. void __init at91_add_device_adc(struct at91_adc_data *data)
  1053. {
  1054. if (!data)
  1055. return;
  1056. if (test_bit(0, &data->channels_used))
  1057. at91_set_gpio_input(AT91_PIN_PD20, 0);
  1058. if (test_bit(1, &data->channels_used))
  1059. at91_set_gpio_input(AT91_PIN_PD21, 0);
  1060. if (test_bit(2, &data->channels_used))
  1061. at91_set_gpio_input(AT91_PIN_PD22, 0);
  1062. if (test_bit(3, &data->channels_used))
  1063. at91_set_gpio_input(AT91_PIN_PD23, 0);
  1064. if (test_bit(4, &data->channels_used))
  1065. at91_set_gpio_input(AT91_PIN_PD24, 0);
  1066. if (test_bit(5, &data->channels_used))
  1067. at91_set_gpio_input(AT91_PIN_PD25, 0);
  1068. if (test_bit(6, &data->channels_used))
  1069. at91_set_gpio_input(AT91_PIN_PD26, 0);
  1070. if (test_bit(7, &data->channels_used))
  1071. at91_set_gpio_input(AT91_PIN_PD27, 0);
  1072. if (data->use_external_triggers)
  1073. at91_set_A_periph(AT91_PIN_PD28, 0);
  1074. data->num_channels = 8;
  1075. data->startup_time = 40;
  1076. data->registers = &at91_adc_register_g45;
  1077. data->trigger_number = 4;
  1078. data->trigger_list = at91_adc_triggers;
  1079. adc_data = *data;
  1080. platform_device_register(&at91_adc_device);
  1081. }
  1082. #else
  1083. void __init at91_add_device_adc(struct at91_adc_data *data) {}
  1084. #endif
  1085. /* --------------------------------------------------------------------
  1086. * RTT
  1087. * -------------------------------------------------------------------- */
  1088. static struct resource rtt_resources[] = {
  1089. {
  1090. .start = AT91SAM9G45_BASE_RTT,
  1091. .end = AT91SAM9G45_BASE_RTT + SZ_16 - 1,
  1092. .flags = IORESOURCE_MEM,
  1093. }, {
  1094. .flags = IORESOURCE_MEM,
  1095. }
  1096. };
  1097. static struct platform_device at91sam9g45_rtt_device = {
  1098. .name = "at91_rtt",
  1099. .id = 0,
  1100. .resource = rtt_resources,
  1101. };
  1102. #if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
  1103. static void __init at91_add_device_rtt_rtc(void)
  1104. {
  1105. at91sam9g45_rtt_device.name = "rtc-at91sam9";
  1106. /*
  1107. * The second resource is needed:
  1108. * GPBR will serve as the storage for RTC time offset
  1109. */
  1110. at91sam9g45_rtt_device.num_resources = 2;
  1111. rtt_resources[1].start = AT91SAM9G45_BASE_GPBR +
  1112. 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
  1113. rtt_resources[1].end = rtt_resources[1].start + 3;
  1114. }
  1115. #else
  1116. static void __init at91_add_device_rtt_rtc(void)
  1117. {
  1118. /* Only one resource is needed: RTT not used as RTC */
  1119. at91sam9g45_rtt_device.num_resources = 1;
  1120. }
  1121. #endif
  1122. static void __init at91_add_device_rtt(void)
  1123. {
  1124. at91_add_device_rtt_rtc();
  1125. platform_device_register(&at91sam9g45_rtt_device);
  1126. }
  1127. /* --------------------------------------------------------------------
  1128. * TRNG
  1129. * -------------------------------------------------------------------- */
  1130. #if defined(CONFIG_HW_RANDOM_ATMEL) || defined(CONFIG_HW_RANDOM_ATMEL_MODULE)
  1131. static struct resource trng_resources[] = {
  1132. {
  1133. .start = AT91SAM9G45_BASE_TRNG,
  1134. .end = AT91SAM9G45_BASE_TRNG + SZ_16K - 1,
  1135. .flags = IORESOURCE_MEM,
  1136. },
  1137. };
  1138. static struct platform_device at91sam9g45_trng_device = {
  1139. .name = "atmel-trng",
  1140. .id = -1,
  1141. .resource = trng_resources,
  1142. .num_resources = ARRAY_SIZE(trng_resources),
  1143. };
  1144. static void __init at91_add_device_trng(void)
  1145. {
  1146. platform_device_register(&at91sam9g45_trng_device);
  1147. }
  1148. #else
  1149. static void __init at91_add_device_trng(void) {}
  1150. #endif
  1151. /* --------------------------------------------------------------------
  1152. * Watchdog
  1153. * -------------------------------------------------------------------- */
  1154. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  1155. static struct resource wdt_resources[] = {
  1156. {
  1157. .start = AT91SAM9G45_BASE_WDT,
  1158. .end = AT91SAM9G45_BASE_WDT + SZ_16 - 1,
  1159. .flags = IORESOURCE_MEM,
  1160. }
  1161. };
  1162. static struct platform_device at91sam9g45_wdt_device = {
  1163. .name = "at91_wdt",
  1164. .id = -1,
  1165. .resource = wdt_resources,
  1166. .num_resources = ARRAY_SIZE(wdt_resources),
  1167. };
  1168. static void __init at91_add_device_watchdog(void)
  1169. {
  1170. platform_device_register(&at91sam9g45_wdt_device);
  1171. }
  1172. #else
  1173. static void __init at91_add_device_watchdog(void) {}
  1174. #endif
  1175. /* --------------------------------------------------------------------
  1176. * PWM
  1177. * --------------------------------------------------------------------*/
  1178. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  1179. static u32 pwm_mask;
  1180. static struct resource pwm_resources[] = {
  1181. [0] = {
  1182. .start = AT91SAM9G45_BASE_PWMC,
  1183. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  1184. .flags = IORESOURCE_MEM,
  1185. },
  1186. [1] = {
  1187. .start = AT91SAM9G45_ID_PWMC,
  1188. .end = AT91SAM9G45_ID_PWMC,
  1189. .flags = IORESOURCE_IRQ,
  1190. },
  1191. };
  1192. static struct platform_device at91sam9g45_pwm0_device = {
  1193. .name = "atmel_pwm",
  1194. .id = -1,
  1195. .dev = {
  1196. .platform_data = &pwm_mask,
  1197. },
  1198. .resource = pwm_resources,
  1199. .num_resources = ARRAY_SIZE(pwm_resources),
  1200. };
  1201. void __init at91_add_device_pwm(u32 mask)
  1202. {
  1203. if (mask & (1 << AT91_PWM0))
  1204. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  1205. if (mask & (1 << AT91_PWM1))
  1206. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  1207. if (mask & (1 << AT91_PWM2))
  1208. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  1209. if (mask & (1 << AT91_PWM3))
  1210. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  1211. pwm_mask = mask;
  1212. platform_device_register(&at91sam9g45_pwm0_device);
  1213. }
  1214. #else
  1215. void __init at91_add_device_pwm(u32 mask) {}
  1216. #endif
  1217. /* --------------------------------------------------------------------
  1218. * SSC -- Synchronous Serial Controller
  1219. * -------------------------------------------------------------------- */
  1220. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  1221. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  1222. static struct resource ssc0_resources[] = {
  1223. [0] = {
  1224. .start = AT91SAM9G45_BASE_SSC0,
  1225. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  1226. .flags = IORESOURCE_MEM,
  1227. },
  1228. [1] = {
  1229. .start = AT91SAM9G45_ID_SSC0,
  1230. .end = AT91SAM9G45_ID_SSC0,
  1231. .flags = IORESOURCE_IRQ,
  1232. },
  1233. };
  1234. static struct platform_device at91sam9g45_ssc0_device = {
  1235. .name = "ssc",
  1236. .id = 0,
  1237. .dev = {
  1238. .dma_mask = &ssc0_dmamask,
  1239. .coherent_dma_mask = DMA_BIT_MASK(32),
  1240. },
  1241. .resource = ssc0_resources,
  1242. .num_resources = ARRAY_SIZE(ssc0_resources),
  1243. };
  1244. static inline void configure_ssc0_pins(unsigned pins)
  1245. {
  1246. if (pins & ATMEL_SSC_TF)
  1247. at91_set_A_periph(AT91_PIN_PD1, 1);
  1248. if (pins & ATMEL_SSC_TK)
  1249. at91_set_A_periph(AT91_PIN_PD0, 1);
  1250. if (pins & ATMEL_SSC_TD)
  1251. at91_set_A_periph(AT91_PIN_PD2, 1);
  1252. if (pins & ATMEL_SSC_RD)
  1253. at91_set_A_periph(AT91_PIN_PD3, 1);
  1254. if (pins & ATMEL_SSC_RK)
  1255. at91_set_A_periph(AT91_PIN_PD4, 1);
  1256. if (pins & ATMEL_SSC_RF)
  1257. at91_set_A_periph(AT91_PIN_PD5, 1);
  1258. }
  1259. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1260. static struct resource ssc1_resources[] = {
  1261. [0] = {
  1262. .start = AT91SAM9G45_BASE_SSC1,
  1263. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1264. .flags = IORESOURCE_MEM,
  1265. },
  1266. [1] = {
  1267. .start = AT91SAM9G45_ID_SSC1,
  1268. .end = AT91SAM9G45_ID_SSC1,
  1269. .flags = IORESOURCE_IRQ,
  1270. },
  1271. };
  1272. static struct platform_device at91sam9g45_ssc1_device = {
  1273. .name = "ssc",
  1274. .id = 1,
  1275. .dev = {
  1276. .dma_mask = &ssc1_dmamask,
  1277. .coherent_dma_mask = DMA_BIT_MASK(32),
  1278. },
  1279. .resource = ssc1_resources,
  1280. .num_resources = ARRAY_SIZE(ssc1_resources),
  1281. };
  1282. static inline void configure_ssc1_pins(unsigned pins)
  1283. {
  1284. if (pins & ATMEL_SSC_TF)
  1285. at91_set_A_periph(AT91_PIN_PD14, 1);
  1286. if (pins & ATMEL_SSC_TK)
  1287. at91_set_A_periph(AT91_PIN_PD12, 1);
  1288. if (pins & ATMEL_SSC_TD)
  1289. at91_set_A_periph(AT91_PIN_PD10, 1);
  1290. if (pins & ATMEL_SSC_RD)
  1291. at91_set_A_periph(AT91_PIN_PD11, 1);
  1292. if (pins & ATMEL_SSC_RK)
  1293. at91_set_A_periph(AT91_PIN_PD13, 1);
  1294. if (pins & ATMEL_SSC_RF)
  1295. at91_set_A_periph(AT91_PIN_PD15, 1);
  1296. }
  1297. /*
  1298. * SSC controllers are accessed through library code, instead of any
  1299. * kind of all-singing/all-dancing driver. For example one could be
  1300. * used by a particular I2S audio codec's driver, while another one
  1301. * on the same system might be used by a custom data capture driver.
  1302. */
  1303. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1304. {
  1305. struct platform_device *pdev;
  1306. /*
  1307. * NOTE: caller is responsible for passing information matching
  1308. * "pins" to whatever will be using each particular controller.
  1309. */
  1310. switch (id) {
  1311. case AT91SAM9G45_ID_SSC0:
  1312. pdev = &at91sam9g45_ssc0_device;
  1313. configure_ssc0_pins(pins);
  1314. break;
  1315. case AT91SAM9G45_ID_SSC1:
  1316. pdev = &at91sam9g45_ssc1_device;
  1317. configure_ssc1_pins(pins);
  1318. break;
  1319. default:
  1320. return;
  1321. }
  1322. platform_device_register(pdev);
  1323. }
  1324. #else
  1325. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1326. #endif
  1327. /* --------------------------------------------------------------------
  1328. * UART
  1329. * -------------------------------------------------------------------- */
  1330. #if defined(CONFIG_SERIAL_ATMEL)
  1331. static struct resource dbgu_resources[] = {
  1332. [0] = {
  1333. .start = AT91SAM9G45_BASE_DBGU,
  1334. .end = AT91SAM9G45_BASE_DBGU + SZ_512 - 1,
  1335. .flags = IORESOURCE_MEM,
  1336. },
  1337. [1] = {
  1338. .start = AT91_ID_SYS,
  1339. .end = AT91_ID_SYS,
  1340. .flags = IORESOURCE_IRQ,
  1341. },
  1342. };
  1343. static struct atmel_uart_data dbgu_data = {
  1344. .use_dma_tx = 0,
  1345. .use_dma_rx = 0,
  1346. };
  1347. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1348. static struct platform_device at91sam9g45_dbgu_device = {
  1349. .name = "atmel_usart",
  1350. .id = 0,
  1351. .dev = {
  1352. .dma_mask = &dbgu_dmamask,
  1353. .coherent_dma_mask = DMA_BIT_MASK(32),
  1354. .platform_data = &dbgu_data,
  1355. },
  1356. .resource = dbgu_resources,
  1357. .num_resources = ARRAY_SIZE(dbgu_resources),
  1358. };
  1359. static inline void configure_dbgu_pins(void)
  1360. {
  1361. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1362. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1363. }
  1364. static struct resource uart0_resources[] = {
  1365. [0] = {
  1366. .start = AT91SAM9G45_BASE_US0,
  1367. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1368. .flags = IORESOURCE_MEM,
  1369. },
  1370. [1] = {
  1371. .start = AT91SAM9G45_ID_US0,
  1372. .end = AT91SAM9G45_ID_US0,
  1373. .flags = IORESOURCE_IRQ,
  1374. },
  1375. };
  1376. static struct atmel_uart_data uart0_data = {
  1377. .use_dma_tx = 1,
  1378. .use_dma_rx = 1,
  1379. };
  1380. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1381. static struct platform_device at91sam9g45_uart0_device = {
  1382. .name = "atmel_usart",
  1383. .id = 1,
  1384. .dev = {
  1385. .dma_mask = &uart0_dmamask,
  1386. .coherent_dma_mask = DMA_BIT_MASK(32),
  1387. .platform_data = &uart0_data,
  1388. },
  1389. .resource = uart0_resources,
  1390. .num_resources = ARRAY_SIZE(uart0_resources),
  1391. };
  1392. static inline void configure_usart0_pins(unsigned pins)
  1393. {
  1394. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1395. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1396. if (pins & ATMEL_UART_RTS)
  1397. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1398. if (pins & ATMEL_UART_CTS)
  1399. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1400. }
  1401. static struct resource uart1_resources[] = {
  1402. [0] = {
  1403. .start = AT91SAM9G45_BASE_US1,
  1404. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1405. .flags = IORESOURCE_MEM,
  1406. },
  1407. [1] = {
  1408. .start = AT91SAM9G45_ID_US1,
  1409. .end = AT91SAM9G45_ID_US1,
  1410. .flags = IORESOURCE_IRQ,
  1411. },
  1412. };
  1413. static struct atmel_uart_data uart1_data = {
  1414. .use_dma_tx = 1,
  1415. .use_dma_rx = 1,
  1416. };
  1417. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1418. static struct platform_device at91sam9g45_uart1_device = {
  1419. .name = "atmel_usart",
  1420. .id = 2,
  1421. .dev = {
  1422. .dma_mask = &uart1_dmamask,
  1423. .coherent_dma_mask = DMA_BIT_MASK(32),
  1424. .platform_data = &uart1_data,
  1425. },
  1426. .resource = uart1_resources,
  1427. .num_resources = ARRAY_SIZE(uart1_resources),
  1428. };
  1429. static inline void configure_usart1_pins(unsigned pins)
  1430. {
  1431. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1432. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1433. if (pins & ATMEL_UART_RTS)
  1434. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1435. if (pins & ATMEL_UART_CTS)
  1436. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1437. }
  1438. static struct resource uart2_resources[] = {
  1439. [0] = {
  1440. .start = AT91SAM9G45_BASE_US2,
  1441. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1442. .flags = IORESOURCE_MEM,
  1443. },
  1444. [1] = {
  1445. .start = AT91SAM9G45_ID_US2,
  1446. .end = AT91SAM9G45_ID_US2,
  1447. .flags = IORESOURCE_IRQ,
  1448. },
  1449. };
  1450. static struct atmel_uart_data uart2_data = {
  1451. .use_dma_tx = 1,
  1452. .use_dma_rx = 1,
  1453. };
  1454. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1455. static struct platform_device at91sam9g45_uart2_device = {
  1456. .name = "atmel_usart",
  1457. .id = 3,
  1458. .dev = {
  1459. .dma_mask = &uart2_dmamask,
  1460. .coherent_dma_mask = DMA_BIT_MASK(32),
  1461. .platform_data = &uart2_data,
  1462. },
  1463. .resource = uart2_resources,
  1464. .num_resources = ARRAY_SIZE(uart2_resources),
  1465. };
  1466. static inline void configure_usart2_pins(unsigned pins)
  1467. {
  1468. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1469. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1470. if (pins & ATMEL_UART_RTS)
  1471. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1472. if (pins & ATMEL_UART_CTS)
  1473. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1474. }
  1475. static struct resource uart3_resources[] = {
  1476. [0] = {
  1477. .start = AT91SAM9G45_BASE_US3,
  1478. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1479. .flags = IORESOURCE_MEM,
  1480. },
  1481. [1] = {
  1482. .start = AT91SAM9G45_ID_US3,
  1483. .end = AT91SAM9G45_ID_US3,
  1484. .flags = IORESOURCE_IRQ,
  1485. },
  1486. };
  1487. static struct atmel_uart_data uart3_data = {
  1488. .use_dma_tx = 1,
  1489. .use_dma_rx = 1,
  1490. };
  1491. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1492. static struct platform_device at91sam9g45_uart3_device = {
  1493. .name = "atmel_usart",
  1494. .id = 4,
  1495. .dev = {
  1496. .dma_mask = &uart3_dmamask,
  1497. .coherent_dma_mask = DMA_BIT_MASK(32),
  1498. .platform_data = &uart3_data,
  1499. },
  1500. .resource = uart3_resources,
  1501. .num_resources = ARRAY_SIZE(uart3_resources),
  1502. };
  1503. static inline void configure_usart3_pins(unsigned pins)
  1504. {
  1505. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1506. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1507. if (pins & ATMEL_UART_RTS)
  1508. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1509. if (pins & ATMEL_UART_CTS)
  1510. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1511. }
  1512. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1513. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1514. {
  1515. struct platform_device *pdev;
  1516. struct atmel_uart_data *pdata;
  1517. switch (id) {
  1518. case 0: /* DBGU */
  1519. pdev = &at91sam9g45_dbgu_device;
  1520. configure_dbgu_pins();
  1521. break;
  1522. case AT91SAM9G45_ID_US0:
  1523. pdev = &at91sam9g45_uart0_device;
  1524. configure_usart0_pins(pins);
  1525. break;
  1526. case AT91SAM9G45_ID_US1:
  1527. pdev = &at91sam9g45_uart1_device;
  1528. configure_usart1_pins(pins);
  1529. break;
  1530. case AT91SAM9G45_ID_US2:
  1531. pdev = &at91sam9g45_uart2_device;
  1532. configure_usart2_pins(pins);
  1533. break;
  1534. case AT91SAM9G45_ID_US3:
  1535. pdev = &at91sam9g45_uart3_device;
  1536. configure_usart3_pins(pins);
  1537. break;
  1538. default:
  1539. return;
  1540. }
  1541. pdata = pdev->dev.platform_data;
  1542. pdata->num = portnr; /* update to mapped ID */
  1543. if (portnr < ATMEL_MAX_UART)
  1544. at91_uarts[portnr] = pdev;
  1545. }
  1546. void __init at91_add_device_serial(void)
  1547. {
  1548. int i;
  1549. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1550. if (at91_uarts[i])
  1551. platform_device_register(at91_uarts[i]);
  1552. }
  1553. }
  1554. #else
  1555. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1556. void __init at91_add_device_serial(void) {}
  1557. #endif
  1558. /* -------------------------------------------------------------------- */
  1559. /*
  1560. * These devices are always present and don't need any board-specific
  1561. * setup.
  1562. */
  1563. static int __init at91_add_standard_devices(void)
  1564. {
  1565. if (of_have_populated_dt())
  1566. return 0;
  1567. at91_add_device_hdmac();
  1568. at91_add_device_rtc();
  1569. at91_add_device_rtt();
  1570. at91_add_device_trng();
  1571. at91_add_device_watchdog();
  1572. at91_add_device_tc();
  1573. return 0;
  1574. }
  1575. arch_initcall(at91_add_standard_devices);