at91sam9260.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * arch/arm/mach-at91/at91sam9260.c
  3. *
  4. * Copyright (C) 2006 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/proc-fns.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <asm/system_misc.h>
  18. #include <mach/cpu.h>
  19. #include <mach/at91_dbgu.h>
  20. #include <mach/at91sam9260.h>
  21. #include <mach/at91_pmc.h>
  22. #include <mach/at91_rstc.h>
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "clock.h"
  26. #include "sam9_smc.h"
  27. /* --------------------------------------------------------------------
  28. * Clocks
  29. * -------------------------------------------------------------------- */
  30. /*
  31. * The peripheral clocks.
  32. */
  33. static struct clk pioA_clk = {
  34. .name = "pioA_clk",
  35. .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
  36. .type = CLK_TYPE_PERIPHERAL,
  37. };
  38. static struct clk pioB_clk = {
  39. .name = "pioB_clk",
  40. .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
  41. .type = CLK_TYPE_PERIPHERAL,
  42. };
  43. static struct clk pioC_clk = {
  44. .name = "pioC_clk",
  45. .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
  46. .type = CLK_TYPE_PERIPHERAL,
  47. };
  48. static struct clk adc_clk = {
  49. .name = "adc_clk",
  50. .pmc_mask = 1 << AT91SAM9260_ID_ADC,
  51. .type = CLK_TYPE_PERIPHERAL,
  52. };
  53. static struct clk adc_op_clk = {
  54. .name = "adc_op_clk",
  55. .type = CLK_TYPE_PERIPHERAL,
  56. .rate_hz = 5000000,
  57. };
  58. static struct clk usart0_clk = {
  59. .name = "usart0_clk",
  60. .pmc_mask = 1 << AT91SAM9260_ID_US0,
  61. .type = CLK_TYPE_PERIPHERAL,
  62. };
  63. static struct clk usart1_clk = {
  64. .name = "usart1_clk",
  65. .pmc_mask = 1 << AT91SAM9260_ID_US1,
  66. .type = CLK_TYPE_PERIPHERAL,
  67. };
  68. static struct clk usart2_clk = {
  69. .name = "usart2_clk",
  70. .pmc_mask = 1 << AT91SAM9260_ID_US2,
  71. .type = CLK_TYPE_PERIPHERAL,
  72. };
  73. static struct clk mmc_clk = {
  74. .name = "mci_clk",
  75. .pmc_mask = 1 << AT91SAM9260_ID_MCI,
  76. .type = CLK_TYPE_PERIPHERAL,
  77. };
  78. static struct clk udc_clk = {
  79. .name = "udc_clk",
  80. .pmc_mask = 1 << AT91SAM9260_ID_UDP,
  81. .type = CLK_TYPE_PERIPHERAL,
  82. };
  83. static struct clk twi_clk = {
  84. .name = "twi_clk",
  85. .pmc_mask = 1 << AT91SAM9260_ID_TWI,
  86. .type = CLK_TYPE_PERIPHERAL,
  87. };
  88. static struct clk spi0_clk = {
  89. .name = "spi0_clk",
  90. .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
  91. .type = CLK_TYPE_PERIPHERAL,
  92. };
  93. static struct clk spi1_clk = {
  94. .name = "spi1_clk",
  95. .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
  96. .type = CLK_TYPE_PERIPHERAL,
  97. };
  98. static struct clk ssc_clk = {
  99. .name = "ssc_clk",
  100. .pmc_mask = 1 << AT91SAM9260_ID_SSC,
  101. .type = CLK_TYPE_PERIPHERAL,
  102. };
  103. static struct clk tc0_clk = {
  104. .name = "tc0_clk",
  105. .pmc_mask = 1 << AT91SAM9260_ID_TC0,
  106. .type = CLK_TYPE_PERIPHERAL,
  107. };
  108. static struct clk tc1_clk = {
  109. .name = "tc1_clk",
  110. .pmc_mask = 1 << AT91SAM9260_ID_TC1,
  111. .type = CLK_TYPE_PERIPHERAL,
  112. };
  113. static struct clk tc2_clk = {
  114. .name = "tc2_clk",
  115. .pmc_mask = 1 << AT91SAM9260_ID_TC2,
  116. .type = CLK_TYPE_PERIPHERAL,
  117. };
  118. static struct clk ohci_clk = {
  119. .name = "ohci_clk",
  120. .pmc_mask = 1 << AT91SAM9260_ID_UHP,
  121. .type = CLK_TYPE_PERIPHERAL,
  122. };
  123. static struct clk macb_clk = {
  124. .name = "pclk",
  125. .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
  126. .type = CLK_TYPE_PERIPHERAL,
  127. };
  128. static struct clk isi_clk = {
  129. .name = "isi_clk",
  130. .pmc_mask = 1 << AT91SAM9260_ID_ISI,
  131. .type = CLK_TYPE_PERIPHERAL,
  132. };
  133. static struct clk usart3_clk = {
  134. .name = "usart3_clk",
  135. .pmc_mask = 1 << AT91SAM9260_ID_US3,
  136. .type = CLK_TYPE_PERIPHERAL,
  137. };
  138. static struct clk usart4_clk = {
  139. .name = "usart4_clk",
  140. .pmc_mask = 1 << AT91SAM9260_ID_US4,
  141. .type = CLK_TYPE_PERIPHERAL,
  142. };
  143. static struct clk usart5_clk = {
  144. .name = "usart5_clk",
  145. .pmc_mask = 1 << AT91SAM9260_ID_US5,
  146. .type = CLK_TYPE_PERIPHERAL,
  147. };
  148. static struct clk tc3_clk = {
  149. .name = "tc3_clk",
  150. .pmc_mask = 1 << AT91SAM9260_ID_TC3,
  151. .type = CLK_TYPE_PERIPHERAL,
  152. };
  153. static struct clk tc4_clk = {
  154. .name = "tc4_clk",
  155. .pmc_mask = 1 << AT91SAM9260_ID_TC4,
  156. .type = CLK_TYPE_PERIPHERAL,
  157. };
  158. static struct clk tc5_clk = {
  159. .name = "tc5_clk",
  160. .pmc_mask = 1 << AT91SAM9260_ID_TC5,
  161. .type = CLK_TYPE_PERIPHERAL,
  162. };
  163. static struct clk *periph_clocks[] __initdata = {
  164. &pioA_clk,
  165. &pioB_clk,
  166. &pioC_clk,
  167. &adc_clk,
  168. &adc_op_clk,
  169. &usart0_clk,
  170. &usart1_clk,
  171. &usart2_clk,
  172. &mmc_clk,
  173. &udc_clk,
  174. &twi_clk,
  175. &spi0_clk,
  176. &spi1_clk,
  177. &ssc_clk,
  178. &tc0_clk,
  179. &tc1_clk,
  180. &tc2_clk,
  181. &ohci_clk,
  182. &macb_clk,
  183. &isi_clk,
  184. &usart3_clk,
  185. &usart4_clk,
  186. &usart5_clk,
  187. &tc3_clk,
  188. &tc4_clk,
  189. &tc5_clk,
  190. // irq0 .. irq2
  191. };
  192. static struct clk_lookup periph_clocks_lookups[] = {
  193. /* One additional fake clock for macb_hclk */
  194. CLKDEV_CON_ID("hclk", &macb_clk),
  195. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  196. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  197. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  198. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  199. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  200. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  201. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  202. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  203. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
  204. /* more usart lookup table for DT entries */
  205. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  206. CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
  207. CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
  208. CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
  209. CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
  210. CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
  211. CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
  212. /* more tc lookup table for DT entries */
  213. CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
  214. CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
  215. CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
  216. CLKDEV_CON_DEV_ID("t0_clk", "fffdc000.timer", &tc3_clk),
  217. CLKDEV_CON_DEV_ID("t1_clk", "fffdc000.timer", &tc4_clk),
  218. CLKDEV_CON_DEV_ID("t2_clk", "fffdc000.timer", &tc5_clk),
  219. CLKDEV_CON_DEV_ID("hclk", "500000.ohci", &ohci_clk),
  220. /* fake hclk clock */
  221. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  222. CLKDEV_CON_ID("pioA", &pioA_clk),
  223. CLKDEV_CON_ID("pioB", &pioB_clk),
  224. CLKDEV_CON_ID("pioC", &pioC_clk),
  225. };
  226. static struct clk_lookup usart_clocks_lookups[] = {
  227. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  228. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  229. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  230. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  231. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  232. CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
  233. CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
  234. };
  235. /*
  236. * The two programmable clocks.
  237. * You must configure pin multiplexing to bring these signals out.
  238. */
  239. static struct clk pck0 = {
  240. .name = "pck0",
  241. .pmc_mask = AT91_PMC_PCK0,
  242. .type = CLK_TYPE_PROGRAMMABLE,
  243. .id = 0,
  244. };
  245. static struct clk pck1 = {
  246. .name = "pck1",
  247. .pmc_mask = AT91_PMC_PCK1,
  248. .type = CLK_TYPE_PROGRAMMABLE,
  249. .id = 1,
  250. };
  251. static void __init at91sam9260_register_clocks(void)
  252. {
  253. int i;
  254. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  255. clk_register(periph_clocks[i]);
  256. clkdev_add_table(periph_clocks_lookups,
  257. ARRAY_SIZE(periph_clocks_lookups));
  258. clkdev_add_table(usart_clocks_lookups,
  259. ARRAY_SIZE(usart_clocks_lookups));
  260. clk_register(&pck0);
  261. clk_register(&pck1);
  262. }
  263. /* --------------------------------------------------------------------
  264. * GPIO
  265. * -------------------------------------------------------------------- */
  266. static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
  267. {
  268. .id = AT91SAM9260_ID_PIOA,
  269. .regbase = AT91SAM9260_BASE_PIOA,
  270. }, {
  271. .id = AT91SAM9260_ID_PIOB,
  272. .regbase = AT91SAM9260_BASE_PIOB,
  273. }, {
  274. .id = AT91SAM9260_ID_PIOC,
  275. .regbase = AT91SAM9260_BASE_PIOC,
  276. }
  277. };
  278. /* --------------------------------------------------------------------
  279. * AT91SAM9260 processor initialization
  280. * -------------------------------------------------------------------- */
  281. static void __init at91sam9xe_map_io(void)
  282. {
  283. unsigned long sram_size;
  284. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  285. case AT91_CIDR_SRAMSIZ_32K:
  286. sram_size = 2 * SZ_16K;
  287. break;
  288. case AT91_CIDR_SRAMSIZ_16K:
  289. default:
  290. sram_size = SZ_16K;
  291. }
  292. at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
  293. }
  294. static void __init at91sam9260_map_io(void)
  295. {
  296. if (cpu_is_at91sam9xe())
  297. at91sam9xe_map_io();
  298. else if (cpu_is_at91sam9g20())
  299. at91_init_sram(0, AT91SAM9G20_SRAM_BASE, AT91SAM9G20_SRAM_SIZE);
  300. else
  301. at91_init_sram(0, AT91SAM9260_SRAM_BASE, AT91SAM9260_SRAM_SIZE);
  302. }
  303. static void __init at91sam9260_ioremap_registers(void)
  304. {
  305. at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
  306. at91_ioremap_rstc(AT91SAM9260_BASE_RSTC);
  307. at91_ioremap_ramc(0, AT91SAM9260_BASE_SDRAMC, 512);
  308. at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
  309. at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
  310. at91_ioremap_matrix(AT91SAM9260_BASE_MATRIX);
  311. }
  312. static void __init at91sam9260_initialize(void)
  313. {
  314. arm_pm_idle = at91sam9_idle;
  315. arm_pm_restart = at91sam9_alt_restart;
  316. at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
  317. | (1 << AT91SAM9260_ID_IRQ2);
  318. /* Register GPIO subsystem */
  319. at91_gpio_init(at91sam9260_gpio, 3);
  320. }
  321. /* --------------------------------------------------------------------
  322. * Interrupt initialization
  323. * -------------------------------------------------------------------- */
  324. /*
  325. * The default interrupt priority levels (0 = lowest, 7 = highest).
  326. */
  327. static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
  328. 7, /* Advanced Interrupt Controller */
  329. 7, /* System Peripherals */
  330. 1, /* Parallel IO Controller A */
  331. 1, /* Parallel IO Controller B */
  332. 1, /* Parallel IO Controller C */
  333. 0, /* Analog-to-Digital Converter */
  334. 5, /* USART 0 */
  335. 5, /* USART 1 */
  336. 5, /* USART 2 */
  337. 0, /* Multimedia Card Interface */
  338. 2, /* USB Device Port */
  339. 6, /* Two-Wire Interface */
  340. 5, /* Serial Peripheral Interface 0 */
  341. 5, /* Serial Peripheral Interface 1 */
  342. 5, /* Serial Synchronous Controller */
  343. 0,
  344. 0,
  345. 0, /* Timer Counter 0 */
  346. 0, /* Timer Counter 1 */
  347. 0, /* Timer Counter 2 */
  348. 2, /* USB Host port */
  349. 3, /* Ethernet */
  350. 0, /* Image Sensor Interface */
  351. 5, /* USART 3 */
  352. 5, /* USART 4 */
  353. 5, /* USART 5 */
  354. 0, /* Timer Counter 3 */
  355. 0, /* Timer Counter 4 */
  356. 0, /* Timer Counter 5 */
  357. 0, /* Advanced Interrupt Controller */
  358. 0, /* Advanced Interrupt Controller */
  359. 0, /* Advanced Interrupt Controller */
  360. };
  361. struct at91_init_soc __initdata at91sam9260_soc = {
  362. .map_io = at91sam9260_map_io,
  363. .default_irq_priority = at91sam9260_default_irq_priority,
  364. .ioremap_registers = at91sam9260_ioremap_registers,
  365. .register_clocks = at91sam9260_register_clocks,
  366. .init = at91sam9260_initialize,
  367. };