perf_event_xscale.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * ARMv5 [xscale] Performance counter handling code.
  3. *
  4. * Copyright (C) 2010, ARM Ltd., Will Deacon <will.deacon@arm.com>
  5. *
  6. * Based on the previous xscale OProfile code.
  7. *
  8. * There are two variants of the xscale PMU that we support:
  9. * - xscale1pmu: 2 event counters and a cycle counter
  10. * - xscale2pmu: 4 event counters and a cycle counter
  11. * The two variants share event definitions, but have different
  12. * PMU structures.
  13. */
  14. #ifdef CONFIG_CPU_XSCALE
  15. enum xscale_perf_types {
  16. XSCALE_PERFCTR_ICACHE_MISS = 0x00,
  17. XSCALE_PERFCTR_ICACHE_NO_DELIVER = 0x01,
  18. XSCALE_PERFCTR_DATA_STALL = 0x02,
  19. XSCALE_PERFCTR_ITLB_MISS = 0x03,
  20. XSCALE_PERFCTR_DTLB_MISS = 0x04,
  21. XSCALE_PERFCTR_BRANCH = 0x05,
  22. XSCALE_PERFCTR_BRANCH_MISS = 0x06,
  23. XSCALE_PERFCTR_INSTRUCTION = 0x07,
  24. XSCALE_PERFCTR_DCACHE_FULL_STALL = 0x08,
  25. XSCALE_PERFCTR_DCACHE_FULL_STALL_CONTIG = 0x09,
  26. XSCALE_PERFCTR_DCACHE_ACCESS = 0x0A,
  27. XSCALE_PERFCTR_DCACHE_MISS = 0x0B,
  28. XSCALE_PERFCTR_DCACHE_WRITE_BACK = 0x0C,
  29. XSCALE_PERFCTR_PC_CHANGED = 0x0D,
  30. XSCALE_PERFCTR_BCU_REQUEST = 0x10,
  31. XSCALE_PERFCTR_BCU_FULL = 0x11,
  32. XSCALE_PERFCTR_BCU_DRAIN = 0x12,
  33. XSCALE_PERFCTR_BCU_ECC_NO_ELOG = 0x14,
  34. XSCALE_PERFCTR_BCU_1_BIT_ERR = 0x15,
  35. XSCALE_PERFCTR_RMW = 0x16,
  36. /* XSCALE_PERFCTR_CCNT is not hardware defined */
  37. XSCALE_PERFCTR_CCNT = 0xFE,
  38. XSCALE_PERFCTR_UNUSED = 0xFF,
  39. };
  40. enum xscale_counters {
  41. XSCALE_CYCLE_COUNTER = 0,
  42. XSCALE_COUNTER0,
  43. XSCALE_COUNTER1,
  44. XSCALE_COUNTER2,
  45. XSCALE_COUNTER3,
  46. };
  47. static const unsigned xscale_perf_map[PERF_COUNT_HW_MAX] = {
  48. [PERF_COUNT_HW_CPU_CYCLES] = XSCALE_PERFCTR_CCNT,
  49. [PERF_COUNT_HW_INSTRUCTIONS] = XSCALE_PERFCTR_INSTRUCTION,
  50. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  51. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  52. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = XSCALE_PERFCTR_BRANCH,
  53. [PERF_COUNT_HW_BRANCH_MISSES] = XSCALE_PERFCTR_BRANCH_MISS,
  54. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  55. [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = XSCALE_PERFCTR_ICACHE_NO_DELIVER,
  56. [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = HW_OP_UNSUPPORTED,
  57. };
  58. static const unsigned xscale_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  59. [PERF_COUNT_HW_CACHE_OP_MAX]
  60. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  61. [C(L1D)] = {
  62. [C(OP_READ)] = {
  63. [C(RESULT_ACCESS)] = XSCALE_PERFCTR_DCACHE_ACCESS,
  64. [C(RESULT_MISS)] = XSCALE_PERFCTR_DCACHE_MISS,
  65. },
  66. [C(OP_WRITE)] = {
  67. [C(RESULT_ACCESS)] = XSCALE_PERFCTR_DCACHE_ACCESS,
  68. [C(RESULT_MISS)] = XSCALE_PERFCTR_DCACHE_MISS,
  69. },
  70. [C(OP_PREFETCH)] = {
  71. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  72. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  73. },
  74. },
  75. [C(L1I)] = {
  76. [C(OP_READ)] = {
  77. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  78. [C(RESULT_MISS)] = XSCALE_PERFCTR_ICACHE_MISS,
  79. },
  80. [C(OP_WRITE)] = {
  81. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  82. [C(RESULT_MISS)] = XSCALE_PERFCTR_ICACHE_MISS,
  83. },
  84. [C(OP_PREFETCH)] = {
  85. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  86. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  87. },
  88. },
  89. [C(LL)] = {
  90. [C(OP_READ)] = {
  91. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  92. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  93. },
  94. [C(OP_WRITE)] = {
  95. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  96. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  97. },
  98. [C(OP_PREFETCH)] = {
  99. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  100. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  101. },
  102. },
  103. [C(DTLB)] = {
  104. [C(OP_READ)] = {
  105. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  106. [C(RESULT_MISS)] = XSCALE_PERFCTR_DTLB_MISS,
  107. },
  108. [C(OP_WRITE)] = {
  109. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  110. [C(RESULT_MISS)] = XSCALE_PERFCTR_DTLB_MISS,
  111. },
  112. [C(OP_PREFETCH)] = {
  113. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  114. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  115. },
  116. },
  117. [C(ITLB)] = {
  118. [C(OP_READ)] = {
  119. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  120. [C(RESULT_MISS)] = XSCALE_PERFCTR_ITLB_MISS,
  121. },
  122. [C(OP_WRITE)] = {
  123. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  124. [C(RESULT_MISS)] = XSCALE_PERFCTR_ITLB_MISS,
  125. },
  126. [C(OP_PREFETCH)] = {
  127. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  128. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  129. },
  130. },
  131. [C(BPU)] = {
  132. [C(OP_READ)] = {
  133. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  134. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  135. },
  136. [C(OP_WRITE)] = {
  137. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  138. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  139. },
  140. [C(OP_PREFETCH)] = {
  141. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  142. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  143. },
  144. },
  145. [C(NODE)] = {
  146. [C(OP_READ)] = {
  147. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  148. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  149. },
  150. [C(OP_WRITE)] = {
  151. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  152. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  153. },
  154. [C(OP_PREFETCH)] = {
  155. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  156. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  157. },
  158. },
  159. };
  160. #define XSCALE_PMU_ENABLE 0x001
  161. #define XSCALE_PMN_RESET 0x002
  162. #define XSCALE_CCNT_RESET 0x004
  163. #define XSCALE_PMU_RESET (CCNT_RESET | PMN_RESET)
  164. #define XSCALE_PMU_CNT64 0x008
  165. #define XSCALE1_OVERFLOWED_MASK 0x700
  166. #define XSCALE1_CCOUNT_OVERFLOW 0x400
  167. #define XSCALE1_COUNT0_OVERFLOW 0x100
  168. #define XSCALE1_COUNT1_OVERFLOW 0x200
  169. #define XSCALE1_CCOUNT_INT_EN 0x040
  170. #define XSCALE1_COUNT0_INT_EN 0x010
  171. #define XSCALE1_COUNT1_INT_EN 0x020
  172. #define XSCALE1_COUNT0_EVT_SHFT 12
  173. #define XSCALE1_COUNT0_EVT_MASK (0xff << XSCALE1_COUNT0_EVT_SHFT)
  174. #define XSCALE1_COUNT1_EVT_SHFT 20
  175. #define XSCALE1_COUNT1_EVT_MASK (0xff << XSCALE1_COUNT1_EVT_SHFT)
  176. static inline u32
  177. xscale1pmu_read_pmnc(void)
  178. {
  179. u32 val;
  180. asm volatile("mrc p14, 0, %0, c0, c0, 0" : "=r" (val));
  181. return val;
  182. }
  183. static inline void
  184. xscale1pmu_write_pmnc(u32 val)
  185. {
  186. /* upper 4bits and 7, 11 are write-as-0 */
  187. val &= 0xffff77f;
  188. asm volatile("mcr p14, 0, %0, c0, c0, 0" : : "r" (val));
  189. }
  190. static inline int
  191. xscale1_pmnc_counter_has_overflowed(unsigned long pmnc,
  192. enum xscale_counters counter)
  193. {
  194. int ret = 0;
  195. switch (counter) {
  196. case XSCALE_CYCLE_COUNTER:
  197. ret = pmnc & XSCALE1_CCOUNT_OVERFLOW;
  198. break;
  199. case XSCALE_COUNTER0:
  200. ret = pmnc & XSCALE1_COUNT0_OVERFLOW;
  201. break;
  202. case XSCALE_COUNTER1:
  203. ret = pmnc & XSCALE1_COUNT1_OVERFLOW;
  204. break;
  205. default:
  206. WARN_ONCE(1, "invalid counter number (%d)\n", counter);
  207. }
  208. return ret;
  209. }
  210. static irqreturn_t
  211. xscale1pmu_handle_irq(int irq_num, void *dev)
  212. {
  213. unsigned long pmnc;
  214. struct perf_sample_data data;
  215. struct pmu_hw_events *cpuc;
  216. struct pt_regs *regs;
  217. int idx;
  218. /*
  219. * NOTE: there's an A stepping erratum that states if an overflow
  220. * bit already exists and another occurs, the previous
  221. * Overflow bit gets cleared. There's no workaround.
  222. * Fixed in B stepping or later.
  223. */
  224. pmnc = xscale1pmu_read_pmnc();
  225. /*
  226. * Write the value back to clear the overflow flags. Overflow
  227. * flags remain in pmnc for use below. We also disable the PMU
  228. * while we process the interrupt.
  229. */
  230. xscale1pmu_write_pmnc(pmnc & ~XSCALE_PMU_ENABLE);
  231. if (!(pmnc & XSCALE1_OVERFLOWED_MASK))
  232. return IRQ_NONE;
  233. regs = get_irq_regs();
  234. cpuc = &__get_cpu_var(cpu_hw_events);
  235. for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
  236. struct perf_event *event = cpuc->events[idx];
  237. struct hw_perf_event *hwc;
  238. if (!event)
  239. continue;
  240. if (!xscale1_pmnc_counter_has_overflowed(pmnc, idx))
  241. continue;
  242. hwc = &event->hw;
  243. armpmu_event_update(event, hwc, idx);
  244. perf_sample_data_init(&data, 0, hwc->last_period);
  245. if (!armpmu_event_set_period(event, hwc, idx))
  246. continue;
  247. if (perf_event_overflow(event, &data, regs))
  248. cpu_pmu->disable(hwc, idx);
  249. }
  250. irq_work_run();
  251. /*
  252. * Re-enable the PMU.
  253. */
  254. pmnc = xscale1pmu_read_pmnc() | XSCALE_PMU_ENABLE;
  255. xscale1pmu_write_pmnc(pmnc);
  256. return IRQ_HANDLED;
  257. }
  258. static void
  259. xscale1pmu_enable_event(struct hw_perf_event *hwc, int idx)
  260. {
  261. unsigned long val, mask, evt, flags;
  262. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  263. switch (idx) {
  264. case XSCALE_CYCLE_COUNTER:
  265. mask = 0;
  266. evt = XSCALE1_CCOUNT_INT_EN;
  267. break;
  268. case XSCALE_COUNTER0:
  269. mask = XSCALE1_COUNT0_EVT_MASK;
  270. evt = (hwc->config_base << XSCALE1_COUNT0_EVT_SHFT) |
  271. XSCALE1_COUNT0_INT_EN;
  272. break;
  273. case XSCALE_COUNTER1:
  274. mask = XSCALE1_COUNT1_EVT_MASK;
  275. evt = (hwc->config_base << XSCALE1_COUNT1_EVT_SHFT) |
  276. XSCALE1_COUNT1_INT_EN;
  277. break;
  278. default:
  279. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  280. return;
  281. }
  282. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  283. val = xscale1pmu_read_pmnc();
  284. val &= ~mask;
  285. val |= evt;
  286. xscale1pmu_write_pmnc(val);
  287. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  288. }
  289. static void
  290. xscale1pmu_disable_event(struct hw_perf_event *hwc, int idx)
  291. {
  292. unsigned long val, mask, evt, flags;
  293. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  294. switch (idx) {
  295. case XSCALE_CYCLE_COUNTER:
  296. mask = XSCALE1_CCOUNT_INT_EN;
  297. evt = 0;
  298. break;
  299. case XSCALE_COUNTER0:
  300. mask = XSCALE1_COUNT0_INT_EN | XSCALE1_COUNT0_EVT_MASK;
  301. evt = XSCALE_PERFCTR_UNUSED << XSCALE1_COUNT0_EVT_SHFT;
  302. break;
  303. case XSCALE_COUNTER1:
  304. mask = XSCALE1_COUNT1_INT_EN | XSCALE1_COUNT1_EVT_MASK;
  305. evt = XSCALE_PERFCTR_UNUSED << XSCALE1_COUNT1_EVT_SHFT;
  306. break;
  307. default:
  308. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  309. return;
  310. }
  311. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  312. val = xscale1pmu_read_pmnc();
  313. val &= ~mask;
  314. val |= evt;
  315. xscale1pmu_write_pmnc(val);
  316. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  317. }
  318. static int
  319. xscale1pmu_get_event_idx(struct pmu_hw_events *cpuc,
  320. struct hw_perf_event *event)
  321. {
  322. if (XSCALE_PERFCTR_CCNT == event->config_base) {
  323. if (test_and_set_bit(XSCALE_CYCLE_COUNTER, cpuc->used_mask))
  324. return -EAGAIN;
  325. return XSCALE_CYCLE_COUNTER;
  326. } else {
  327. if (!test_and_set_bit(XSCALE_COUNTER1, cpuc->used_mask))
  328. return XSCALE_COUNTER1;
  329. if (!test_and_set_bit(XSCALE_COUNTER0, cpuc->used_mask))
  330. return XSCALE_COUNTER0;
  331. return -EAGAIN;
  332. }
  333. }
  334. static void
  335. xscale1pmu_start(void)
  336. {
  337. unsigned long flags, val;
  338. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  339. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  340. val = xscale1pmu_read_pmnc();
  341. val |= XSCALE_PMU_ENABLE;
  342. xscale1pmu_write_pmnc(val);
  343. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  344. }
  345. static void
  346. xscale1pmu_stop(void)
  347. {
  348. unsigned long flags, val;
  349. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  350. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  351. val = xscale1pmu_read_pmnc();
  352. val &= ~XSCALE_PMU_ENABLE;
  353. xscale1pmu_write_pmnc(val);
  354. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  355. }
  356. static inline u32
  357. xscale1pmu_read_counter(int counter)
  358. {
  359. u32 val = 0;
  360. switch (counter) {
  361. case XSCALE_CYCLE_COUNTER:
  362. asm volatile("mrc p14, 0, %0, c1, c0, 0" : "=r" (val));
  363. break;
  364. case XSCALE_COUNTER0:
  365. asm volatile("mrc p14, 0, %0, c2, c0, 0" : "=r" (val));
  366. break;
  367. case XSCALE_COUNTER1:
  368. asm volatile("mrc p14, 0, %0, c3, c0, 0" : "=r" (val));
  369. break;
  370. }
  371. return val;
  372. }
  373. static inline void
  374. xscale1pmu_write_counter(int counter, u32 val)
  375. {
  376. switch (counter) {
  377. case XSCALE_CYCLE_COUNTER:
  378. asm volatile("mcr p14, 0, %0, c1, c0, 0" : : "r" (val));
  379. break;
  380. case XSCALE_COUNTER0:
  381. asm volatile("mcr p14, 0, %0, c2, c0, 0" : : "r" (val));
  382. break;
  383. case XSCALE_COUNTER1:
  384. asm volatile("mcr p14, 0, %0, c3, c0, 0" : : "r" (val));
  385. break;
  386. }
  387. }
  388. static int xscale_map_event(struct perf_event *event)
  389. {
  390. return map_cpu_event(event, &xscale_perf_map,
  391. &xscale_perf_cache_map, 0xFF);
  392. }
  393. static struct arm_pmu xscale1pmu = {
  394. .id = ARM_PERF_PMU_ID_XSCALE1,
  395. .name = "xscale1",
  396. .handle_irq = xscale1pmu_handle_irq,
  397. .enable = xscale1pmu_enable_event,
  398. .disable = xscale1pmu_disable_event,
  399. .read_counter = xscale1pmu_read_counter,
  400. .write_counter = xscale1pmu_write_counter,
  401. .get_event_idx = xscale1pmu_get_event_idx,
  402. .start = xscale1pmu_start,
  403. .stop = xscale1pmu_stop,
  404. .map_event = xscale_map_event,
  405. .num_events = 3,
  406. .max_period = (1LLU << 32) - 1,
  407. };
  408. static struct arm_pmu *__init xscale1pmu_init(void)
  409. {
  410. return &xscale1pmu;
  411. }
  412. #define XSCALE2_OVERFLOWED_MASK 0x01f
  413. #define XSCALE2_CCOUNT_OVERFLOW 0x001
  414. #define XSCALE2_COUNT0_OVERFLOW 0x002
  415. #define XSCALE2_COUNT1_OVERFLOW 0x004
  416. #define XSCALE2_COUNT2_OVERFLOW 0x008
  417. #define XSCALE2_COUNT3_OVERFLOW 0x010
  418. #define XSCALE2_CCOUNT_INT_EN 0x001
  419. #define XSCALE2_COUNT0_INT_EN 0x002
  420. #define XSCALE2_COUNT1_INT_EN 0x004
  421. #define XSCALE2_COUNT2_INT_EN 0x008
  422. #define XSCALE2_COUNT3_INT_EN 0x010
  423. #define XSCALE2_COUNT0_EVT_SHFT 0
  424. #define XSCALE2_COUNT0_EVT_MASK (0xff << XSCALE2_COUNT0_EVT_SHFT)
  425. #define XSCALE2_COUNT1_EVT_SHFT 8
  426. #define XSCALE2_COUNT1_EVT_MASK (0xff << XSCALE2_COUNT1_EVT_SHFT)
  427. #define XSCALE2_COUNT2_EVT_SHFT 16
  428. #define XSCALE2_COUNT2_EVT_MASK (0xff << XSCALE2_COUNT2_EVT_SHFT)
  429. #define XSCALE2_COUNT3_EVT_SHFT 24
  430. #define XSCALE2_COUNT3_EVT_MASK (0xff << XSCALE2_COUNT3_EVT_SHFT)
  431. static inline u32
  432. xscale2pmu_read_pmnc(void)
  433. {
  434. u32 val;
  435. asm volatile("mrc p14, 0, %0, c0, c1, 0" : "=r" (val));
  436. /* bits 1-2 and 4-23 are read-unpredictable */
  437. return val & 0xff000009;
  438. }
  439. static inline void
  440. xscale2pmu_write_pmnc(u32 val)
  441. {
  442. /* bits 4-23 are write-as-0, 24-31 are write ignored */
  443. val &= 0xf;
  444. asm volatile("mcr p14, 0, %0, c0, c1, 0" : : "r" (val));
  445. }
  446. static inline u32
  447. xscale2pmu_read_overflow_flags(void)
  448. {
  449. u32 val;
  450. asm volatile("mrc p14, 0, %0, c5, c1, 0" : "=r" (val));
  451. return val;
  452. }
  453. static inline void
  454. xscale2pmu_write_overflow_flags(u32 val)
  455. {
  456. asm volatile("mcr p14, 0, %0, c5, c1, 0" : : "r" (val));
  457. }
  458. static inline u32
  459. xscale2pmu_read_event_select(void)
  460. {
  461. u32 val;
  462. asm volatile("mrc p14, 0, %0, c8, c1, 0" : "=r" (val));
  463. return val;
  464. }
  465. static inline void
  466. xscale2pmu_write_event_select(u32 val)
  467. {
  468. asm volatile("mcr p14, 0, %0, c8, c1, 0" : : "r"(val));
  469. }
  470. static inline u32
  471. xscale2pmu_read_int_enable(void)
  472. {
  473. u32 val;
  474. asm volatile("mrc p14, 0, %0, c4, c1, 0" : "=r" (val));
  475. return val;
  476. }
  477. static void
  478. xscale2pmu_write_int_enable(u32 val)
  479. {
  480. asm volatile("mcr p14, 0, %0, c4, c1, 0" : : "r" (val));
  481. }
  482. static inline int
  483. xscale2_pmnc_counter_has_overflowed(unsigned long of_flags,
  484. enum xscale_counters counter)
  485. {
  486. int ret = 0;
  487. switch (counter) {
  488. case XSCALE_CYCLE_COUNTER:
  489. ret = of_flags & XSCALE2_CCOUNT_OVERFLOW;
  490. break;
  491. case XSCALE_COUNTER0:
  492. ret = of_flags & XSCALE2_COUNT0_OVERFLOW;
  493. break;
  494. case XSCALE_COUNTER1:
  495. ret = of_flags & XSCALE2_COUNT1_OVERFLOW;
  496. break;
  497. case XSCALE_COUNTER2:
  498. ret = of_flags & XSCALE2_COUNT2_OVERFLOW;
  499. break;
  500. case XSCALE_COUNTER3:
  501. ret = of_flags & XSCALE2_COUNT3_OVERFLOW;
  502. break;
  503. default:
  504. WARN_ONCE(1, "invalid counter number (%d)\n", counter);
  505. }
  506. return ret;
  507. }
  508. static irqreturn_t
  509. xscale2pmu_handle_irq(int irq_num, void *dev)
  510. {
  511. unsigned long pmnc, of_flags;
  512. struct perf_sample_data data;
  513. struct pmu_hw_events *cpuc;
  514. struct pt_regs *regs;
  515. int idx;
  516. /* Disable the PMU. */
  517. pmnc = xscale2pmu_read_pmnc();
  518. xscale2pmu_write_pmnc(pmnc & ~XSCALE_PMU_ENABLE);
  519. /* Check the overflow flag register. */
  520. of_flags = xscale2pmu_read_overflow_flags();
  521. if (!(of_flags & XSCALE2_OVERFLOWED_MASK))
  522. return IRQ_NONE;
  523. /* Clear the overflow bits. */
  524. xscale2pmu_write_overflow_flags(of_flags);
  525. regs = get_irq_regs();
  526. cpuc = &__get_cpu_var(cpu_hw_events);
  527. for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
  528. struct perf_event *event = cpuc->events[idx];
  529. struct hw_perf_event *hwc;
  530. if (!event)
  531. continue;
  532. if (!xscale2_pmnc_counter_has_overflowed(of_flags, idx))
  533. continue;
  534. hwc = &event->hw;
  535. armpmu_event_update(event, hwc, idx);
  536. perf_sample_data_init(&data, 0, hwc->last_period);
  537. if (!armpmu_event_set_period(event, hwc, idx))
  538. continue;
  539. if (perf_event_overflow(event, &data, regs))
  540. cpu_pmu->disable(hwc, idx);
  541. }
  542. irq_work_run();
  543. /*
  544. * Re-enable the PMU.
  545. */
  546. pmnc = xscale2pmu_read_pmnc() | XSCALE_PMU_ENABLE;
  547. xscale2pmu_write_pmnc(pmnc);
  548. return IRQ_HANDLED;
  549. }
  550. static void
  551. xscale2pmu_enable_event(struct hw_perf_event *hwc, int idx)
  552. {
  553. unsigned long flags, ien, evtsel;
  554. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  555. ien = xscale2pmu_read_int_enable();
  556. evtsel = xscale2pmu_read_event_select();
  557. switch (idx) {
  558. case XSCALE_CYCLE_COUNTER:
  559. ien |= XSCALE2_CCOUNT_INT_EN;
  560. break;
  561. case XSCALE_COUNTER0:
  562. ien |= XSCALE2_COUNT0_INT_EN;
  563. evtsel &= ~XSCALE2_COUNT0_EVT_MASK;
  564. evtsel |= hwc->config_base << XSCALE2_COUNT0_EVT_SHFT;
  565. break;
  566. case XSCALE_COUNTER1:
  567. ien |= XSCALE2_COUNT1_INT_EN;
  568. evtsel &= ~XSCALE2_COUNT1_EVT_MASK;
  569. evtsel |= hwc->config_base << XSCALE2_COUNT1_EVT_SHFT;
  570. break;
  571. case XSCALE_COUNTER2:
  572. ien |= XSCALE2_COUNT2_INT_EN;
  573. evtsel &= ~XSCALE2_COUNT2_EVT_MASK;
  574. evtsel |= hwc->config_base << XSCALE2_COUNT2_EVT_SHFT;
  575. break;
  576. case XSCALE_COUNTER3:
  577. ien |= XSCALE2_COUNT3_INT_EN;
  578. evtsel &= ~XSCALE2_COUNT3_EVT_MASK;
  579. evtsel |= hwc->config_base << XSCALE2_COUNT3_EVT_SHFT;
  580. break;
  581. default:
  582. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  583. return;
  584. }
  585. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  586. xscale2pmu_write_event_select(evtsel);
  587. xscale2pmu_write_int_enable(ien);
  588. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  589. }
  590. static void
  591. xscale2pmu_disable_event(struct hw_perf_event *hwc, int idx)
  592. {
  593. unsigned long flags, ien, evtsel, of_flags;
  594. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  595. ien = xscale2pmu_read_int_enable();
  596. evtsel = xscale2pmu_read_event_select();
  597. switch (idx) {
  598. case XSCALE_CYCLE_COUNTER:
  599. ien &= ~XSCALE2_CCOUNT_INT_EN;
  600. of_flags = XSCALE2_CCOUNT_OVERFLOW;
  601. break;
  602. case XSCALE_COUNTER0:
  603. ien &= ~XSCALE2_COUNT0_INT_EN;
  604. evtsel &= ~XSCALE2_COUNT0_EVT_MASK;
  605. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT0_EVT_SHFT;
  606. of_flags = XSCALE2_COUNT0_OVERFLOW;
  607. break;
  608. case XSCALE_COUNTER1:
  609. ien &= ~XSCALE2_COUNT1_INT_EN;
  610. evtsel &= ~XSCALE2_COUNT1_EVT_MASK;
  611. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT1_EVT_SHFT;
  612. of_flags = XSCALE2_COUNT1_OVERFLOW;
  613. break;
  614. case XSCALE_COUNTER2:
  615. ien &= ~XSCALE2_COUNT2_INT_EN;
  616. evtsel &= ~XSCALE2_COUNT2_EVT_MASK;
  617. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT2_EVT_SHFT;
  618. of_flags = XSCALE2_COUNT2_OVERFLOW;
  619. break;
  620. case XSCALE_COUNTER3:
  621. ien &= ~XSCALE2_COUNT3_INT_EN;
  622. evtsel &= ~XSCALE2_COUNT3_EVT_MASK;
  623. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT3_EVT_SHFT;
  624. of_flags = XSCALE2_COUNT3_OVERFLOW;
  625. break;
  626. default:
  627. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  628. return;
  629. }
  630. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  631. xscale2pmu_write_event_select(evtsel);
  632. xscale2pmu_write_int_enable(ien);
  633. xscale2pmu_write_overflow_flags(of_flags);
  634. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  635. }
  636. static int
  637. xscale2pmu_get_event_idx(struct pmu_hw_events *cpuc,
  638. struct hw_perf_event *event)
  639. {
  640. int idx = xscale1pmu_get_event_idx(cpuc, event);
  641. if (idx >= 0)
  642. goto out;
  643. if (!test_and_set_bit(XSCALE_COUNTER3, cpuc->used_mask))
  644. idx = XSCALE_COUNTER3;
  645. else if (!test_and_set_bit(XSCALE_COUNTER2, cpuc->used_mask))
  646. idx = XSCALE_COUNTER2;
  647. out:
  648. return idx;
  649. }
  650. static void
  651. xscale2pmu_start(void)
  652. {
  653. unsigned long flags, val;
  654. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  655. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  656. val = xscale2pmu_read_pmnc() & ~XSCALE_PMU_CNT64;
  657. val |= XSCALE_PMU_ENABLE;
  658. xscale2pmu_write_pmnc(val);
  659. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  660. }
  661. static void
  662. xscale2pmu_stop(void)
  663. {
  664. unsigned long flags, val;
  665. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  666. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  667. val = xscale2pmu_read_pmnc();
  668. val &= ~XSCALE_PMU_ENABLE;
  669. xscale2pmu_write_pmnc(val);
  670. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  671. }
  672. static inline u32
  673. xscale2pmu_read_counter(int counter)
  674. {
  675. u32 val = 0;
  676. switch (counter) {
  677. case XSCALE_CYCLE_COUNTER:
  678. asm volatile("mrc p14, 0, %0, c1, c1, 0" : "=r" (val));
  679. break;
  680. case XSCALE_COUNTER0:
  681. asm volatile("mrc p14, 0, %0, c0, c2, 0" : "=r" (val));
  682. break;
  683. case XSCALE_COUNTER1:
  684. asm volatile("mrc p14, 0, %0, c1, c2, 0" : "=r" (val));
  685. break;
  686. case XSCALE_COUNTER2:
  687. asm volatile("mrc p14, 0, %0, c2, c2, 0" : "=r" (val));
  688. break;
  689. case XSCALE_COUNTER3:
  690. asm volatile("mrc p14, 0, %0, c3, c2, 0" : "=r" (val));
  691. break;
  692. }
  693. return val;
  694. }
  695. static inline void
  696. xscale2pmu_write_counter(int counter, u32 val)
  697. {
  698. switch (counter) {
  699. case XSCALE_CYCLE_COUNTER:
  700. asm volatile("mcr p14, 0, %0, c1, c1, 0" : : "r" (val));
  701. break;
  702. case XSCALE_COUNTER0:
  703. asm volatile("mcr p14, 0, %0, c0, c2, 0" : : "r" (val));
  704. break;
  705. case XSCALE_COUNTER1:
  706. asm volatile("mcr p14, 0, %0, c1, c2, 0" : : "r" (val));
  707. break;
  708. case XSCALE_COUNTER2:
  709. asm volatile("mcr p14, 0, %0, c2, c2, 0" : : "r" (val));
  710. break;
  711. case XSCALE_COUNTER3:
  712. asm volatile("mcr p14, 0, %0, c3, c2, 0" : : "r" (val));
  713. break;
  714. }
  715. }
  716. static struct arm_pmu xscale2pmu = {
  717. .id = ARM_PERF_PMU_ID_XSCALE2,
  718. .name = "xscale2",
  719. .handle_irq = xscale2pmu_handle_irq,
  720. .enable = xscale2pmu_enable_event,
  721. .disable = xscale2pmu_disable_event,
  722. .read_counter = xscale2pmu_read_counter,
  723. .write_counter = xscale2pmu_write_counter,
  724. .get_event_idx = xscale2pmu_get_event_idx,
  725. .start = xscale2pmu_start,
  726. .stop = xscale2pmu_stop,
  727. .map_event = xscale_map_event,
  728. .num_events = 5,
  729. .max_period = (1LLU << 32) - 1,
  730. };
  731. static struct arm_pmu *__init xscale2pmu_init(void)
  732. {
  733. return &xscale2pmu;
  734. }
  735. #else
  736. static struct arm_pmu *__init xscale1pmu_init(void)
  737. {
  738. return NULL;
  739. }
  740. static struct arm_pmu *__init xscale2pmu_init(void)
  741. {
  742. return NULL;
  743. }
  744. #endif /* CONFIG_CPU_XSCALE */