tegra30.dtsi 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. intc: interrupt-controller {
  6. compatible = "arm,cortex-a9-gic";
  7. reg = <0x50041000 0x1000
  8. 0x50040100 0x0100>;
  9. interrupt-controller;
  10. #interrupt-cells = <3>;
  11. };
  12. apbdma: dma {
  13. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  14. reg = <0x6000a000 0x1400>;
  15. interrupts = <0 104 0x04
  16. 0 105 0x04
  17. 0 106 0x04
  18. 0 107 0x04
  19. 0 108 0x04
  20. 0 109 0x04
  21. 0 110 0x04
  22. 0 111 0x04
  23. 0 112 0x04
  24. 0 113 0x04
  25. 0 114 0x04
  26. 0 115 0x04
  27. 0 116 0x04
  28. 0 117 0x04
  29. 0 118 0x04
  30. 0 119 0x04
  31. 0 128 0x04
  32. 0 129 0x04
  33. 0 130 0x04
  34. 0 131 0x04
  35. 0 132 0x04
  36. 0 133 0x04
  37. 0 134 0x04
  38. 0 135 0x04
  39. 0 136 0x04
  40. 0 137 0x04
  41. 0 138 0x04
  42. 0 139 0x04
  43. 0 140 0x04
  44. 0 141 0x04
  45. 0 142 0x04
  46. 0 143 0x04>;
  47. };
  48. ahb: ahb {
  49. compatible = "nvidia,tegra30-ahb";
  50. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  51. };
  52. gpio: gpio {
  53. compatible = "nvidia,tegra30-gpio", "nvidia,tegra20-gpio";
  54. reg = <0x6000d000 0x1000>;
  55. interrupts = <0 32 0x04
  56. 0 33 0x04
  57. 0 34 0x04
  58. 0 35 0x04
  59. 0 55 0x04
  60. 0 87 0x04
  61. 0 89 0x04
  62. 0 125 0x04>;
  63. #gpio-cells = <2>;
  64. gpio-controller;
  65. #interrupt-cells = <2>;
  66. interrupt-controller;
  67. };
  68. pinmux: pinmux {
  69. compatible = "nvidia,tegra30-pinmux";
  70. reg = <0x70000868 0xd0 /* Pad control registers */
  71. 0x70003000 0x3e0>; /* Mux registers */
  72. };
  73. serial@70006000 {
  74. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  75. reg = <0x70006000 0x40>;
  76. reg-shift = <2>;
  77. interrupts = <0 36 0x04>;
  78. status = "disable";
  79. };
  80. serial@70006040 {
  81. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  82. reg = <0x70006040 0x40>;
  83. reg-shift = <2>;
  84. interrupts = <0 37 0x04>;
  85. status = "disable";
  86. };
  87. serial@70006200 {
  88. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  89. reg = <0x70006200 0x100>;
  90. reg-shift = <2>;
  91. interrupts = <0 46 0x04>;
  92. status = "disable";
  93. };
  94. serial@70006300 {
  95. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  96. reg = <0x70006300 0x100>;
  97. reg-shift = <2>;
  98. interrupts = <0 90 0x04>;
  99. status = "disable";
  100. };
  101. serial@70006400 {
  102. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  103. reg = <0x70006400 0x100>;
  104. reg-shift = <2>;
  105. interrupts = <0 91 0x04>;
  106. status = "disable";
  107. };
  108. i2c@7000c000 {
  109. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  110. reg = <0x7000c000 0x100>;
  111. interrupts = <0 38 0x04>;
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. status = "disable";
  115. };
  116. i2c@7000c400 {
  117. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  118. reg = <0x7000c400 0x100>;
  119. interrupts = <0 84 0x04>;
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. status = "disable";
  123. };
  124. i2c@7000c500 {
  125. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  126. reg = <0x7000c500 0x100>;
  127. interrupts = <0 92 0x04>;
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. status = "disable";
  131. };
  132. i2c@7000c700 {
  133. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  134. reg = <0x7000c700 0x100>;
  135. interrupts = <0 120 0x04>;
  136. #address-cells = <1>;
  137. #size-cells = <0>;
  138. status = "disable";
  139. };
  140. i2c@7000d000 {
  141. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  142. reg = <0x7000d000 0x100>;
  143. interrupts = <0 53 0x04>;
  144. #address-cells = <1>;
  145. #size-cells = <0>;
  146. status = "disable";
  147. };
  148. pmc {
  149. compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
  150. reg = <0x7000e400 0x400>;
  151. };
  152. mc {
  153. compatible = "nvidia,tegra30-mc";
  154. reg = <0x7000f000 0x010
  155. 0x7000f03c 0x1b4
  156. 0x7000f200 0x028
  157. 0x7000f284 0x17c>;
  158. interrupts = <0 77 0x04>;
  159. };
  160. smmu {
  161. compatible = "nvidia,tegra30-smmu";
  162. reg = <0x7000f010 0x02c
  163. 0x7000f1f0 0x010
  164. 0x7000f228 0x05c>;
  165. nvidia,#asids = <4>; /* # of ASIDs */
  166. dma-window = <0 0x40000000>; /* IOVA start & length */
  167. nvidia,ahb = <&ahb>;
  168. };
  169. ahub {
  170. compatible = "nvidia,tegra30-ahub";
  171. reg = <0x70080000 0x200
  172. 0x70080200 0x100>;
  173. interrupts = <0 103 0x04>;
  174. nvidia,dma-request-selector = <&apbdma 1>;
  175. ranges;
  176. #address-cells = <1>;
  177. #size-cells = <1>;
  178. tegra_i2s0: i2s@70080300 {
  179. compatible = "nvidia,tegra30-i2s";
  180. reg = <0x70080300 0x100>;
  181. nvidia,ahub-cif-ids = <4 4>;
  182. status = "disable";
  183. };
  184. tegra_i2s1: i2s@70080400 {
  185. compatible = "nvidia,tegra30-i2s";
  186. reg = <0x70080400 0x100>;
  187. nvidia,ahub-cif-ids = <5 5>;
  188. status = "disable";
  189. };
  190. tegra_i2s2: i2s@70080500 {
  191. compatible = "nvidia,tegra30-i2s";
  192. reg = <0x70080500 0x100>;
  193. nvidia,ahub-cif-ids = <6 6>;
  194. status = "disable";
  195. };
  196. tegra_i2s3: i2s@70080600 {
  197. compatible = "nvidia,tegra30-i2s";
  198. reg = <0x70080600 0x100>;
  199. nvidia,ahub-cif-ids = <7 7>;
  200. status = "disable";
  201. };
  202. tegra_i2s4: i2s@70080700 {
  203. compatible = "nvidia,tegra30-i2s";
  204. reg = <0x70080700 0x100>;
  205. nvidia,ahub-cif-ids = <8 8>;
  206. status = "disable";
  207. };
  208. };
  209. sdhci@78000000 {
  210. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  211. reg = <0x78000000 0x200>;
  212. interrupts = <0 14 0x04>;
  213. status = "disable";
  214. };
  215. sdhci@78000200 {
  216. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  217. reg = <0x78000200 0x200>;
  218. interrupts = <0 15 0x04>;
  219. status = "disable";
  220. };
  221. sdhci@78000400 {
  222. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  223. reg = <0x78000400 0x200>;
  224. interrupts = <0 19 0x04>;
  225. status = "disable";
  226. };
  227. sdhci@78000600 {
  228. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  229. reg = <0x78000600 0x200>;
  230. interrupts = <0 31 0x04>;
  231. status = "disable";
  232. };
  233. pmu {
  234. compatible = "arm,cortex-a9-pmu";
  235. interrupts = <0 144 0x04
  236. 0 145 0x04
  237. 0 146 0x04
  238. 0 147 0x04>;
  239. };
  240. };