Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  15. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  16. select HAVE_ARCH_KGDB
  17. select HAVE_ARCH_TRACEHOOK
  18. select HAVE_KPROBES if !XIP_KERNEL
  19. select HAVE_KRETPROBES if (HAVE_KPROBES)
  20. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  21. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  22. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  23. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  24. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  25. select HAVE_GENERIC_DMA_COHERENT
  26. select HAVE_KERNEL_GZIP
  27. select HAVE_KERNEL_LZO
  28. select HAVE_KERNEL_LZMA
  29. select HAVE_KERNEL_XZ
  30. select HAVE_IRQ_WORK
  31. select HAVE_PERF_EVENTS
  32. select PERF_USE_VMALLOC
  33. select HAVE_REGS_AND_STACK_ACCESS_API
  34. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  35. select HAVE_C_RECORDMCOUNT
  36. select HAVE_GENERIC_HARDIRQS
  37. select HARDIRQS_SW_RESEND
  38. select GENERIC_IRQ_PROBE
  39. select GENERIC_IRQ_SHOW
  40. select GENERIC_IRQ_PROBE
  41. select HARDIRQS_SW_RESEND
  42. select CPU_PM if (SUSPEND || CPU_IDLE)
  43. select GENERIC_PCI_IOMAP
  44. select HAVE_BPF_JIT
  45. select GENERIC_SMP_IDLE_THREAD
  46. select KTIME_SCALAR
  47. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  48. help
  49. The ARM series is a line of low-power-consumption RISC chip designs
  50. licensed by ARM Ltd and targeted at embedded applications and
  51. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  52. manufactured, but legacy ARM-based PC hardware remains popular in
  53. Europe. There is an ARM Linux project with a web page at
  54. <http://www.arm.linux.org.uk/>.
  55. config ARM_HAS_SG_CHAIN
  56. bool
  57. config NEED_SG_DMA_LENGTH
  58. bool
  59. config ARM_DMA_USE_IOMMU
  60. select NEED_SG_DMA_LENGTH
  61. select ARM_HAS_SG_CHAIN
  62. bool
  63. config HAVE_PWM
  64. bool
  65. config MIGHT_HAVE_PCI
  66. bool
  67. config SYS_SUPPORTS_APM_EMULATION
  68. bool
  69. config GENERIC_GPIO
  70. bool
  71. config HAVE_TCM
  72. bool
  73. select GENERIC_ALLOCATOR
  74. config HAVE_PROC_CPU
  75. bool
  76. config NO_IOPORT
  77. bool
  78. config EISA
  79. bool
  80. ---help---
  81. The Extended Industry Standard Architecture (EISA) bus was
  82. developed as an open alternative to the IBM MicroChannel bus.
  83. The EISA bus provided some of the features of the IBM MicroChannel
  84. bus while maintaining backward compatibility with cards made for
  85. the older ISA bus. The EISA bus saw limited use between 1988 and
  86. 1995 when it was made obsolete by the PCI bus.
  87. Say Y here if you are building a kernel for an EISA-based machine.
  88. Otherwise, say N.
  89. config SBUS
  90. bool
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config GENERIC_LOCKBREAK
  105. bool
  106. default y
  107. depends on SMP && PREEMPT
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_INTEGRATOR
  205. bool "ARM Ltd. Integrator family"
  206. select ARM_AMBA
  207. select ARCH_HAS_CPUFREQ
  208. select CLKDEV_LOOKUP
  209. select HAVE_MACH_CLKDEV
  210. select HAVE_TCM
  211. select ICST
  212. select GENERIC_CLOCKEVENTS
  213. select PLAT_VERSATILE
  214. select PLAT_VERSATILE_FPGA_IRQ
  215. select NEED_MACH_IO_H
  216. select NEED_MACH_MEMORY_H
  217. select SPARSE_IRQ
  218. select MULTI_IRQ_HANDLER
  219. help
  220. Support for ARM's Integrator platform.
  221. config ARCH_REALVIEW
  222. bool "ARM Ltd. RealView family"
  223. select ARM_AMBA
  224. select CLKDEV_LOOKUP
  225. select HAVE_MACH_CLKDEV
  226. select ICST
  227. select GENERIC_CLOCKEVENTS
  228. select ARCH_WANT_OPTIONAL_GPIOLIB
  229. select PLAT_VERSATILE
  230. select PLAT_VERSATILE_CLCD
  231. select ARM_TIMER_SP804
  232. select GPIO_PL061 if GPIOLIB
  233. select NEED_MACH_MEMORY_H
  234. help
  235. This enables support for ARM Ltd RealView boards.
  236. config ARCH_VERSATILE
  237. bool "ARM Ltd. Versatile family"
  238. select ARM_AMBA
  239. select ARM_VIC
  240. select CLKDEV_LOOKUP
  241. select HAVE_MACH_CLKDEV
  242. select ICST
  243. select GENERIC_CLOCKEVENTS
  244. select ARCH_WANT_OPTIONAL_GPIOLIB
  245. select PLAT_VERSATILE
  246. select PLAT_VERSATILE_CLCD
  247. select PLAT_VERSATILE_FPGA_IRQ
  248. select ARM_TIMER_SP804
  249. help
  250. This enables support for ARM Ltd Versatile board.
  251. config ARCH_VEXPRESS
  252. bool "ARM Ltd. Versatile Express family"
  253. select ARCH_WANT_OPTIONAL_GPIOLIB
  254. select ARM_AMBA
  255. select ARM_TIMER_SP804
  256. select CLKDEV_LOOKUP
  257. select HAVE_MACH_CLKDEV
  258. select GENERIC_CLOCKEVENTS
  259. select HAVE_CLK
  260. select HAVE_PATA_PLATFORM
  261. select ICST
  262. select NO_IOPORT
  263. select PLAT_VERSATILE
  264. select PLAT_VERSATILE_CLCD
  265. help
  266. This enables support for the ARM Ltd Versatile Express boards.
  267. config ARCH_AT91
  268. bool "Atmel AT91"
  269. select ARCH_REQUIRE_GPIOLIB
  270. select HAVE_CLK
  271. select CLKDEV_LOOKUP
  272. select IRQ_DOMAIN
  273. select NEED_MACH_IO_H if PCCARD
  274. help
  275. This enables support for systems based on Atmel
  276. AT91RM9200 and AT91SAM9* processors.
  277. config ARCH_BCMRING
  278. bool "Broadcom BCMRING"
  279. depends on MMU
  280. select CPU_V6
  281. select ARM_AMBA
  282. select ARM_TIMER_SP804
  283. select CLKDEV_LOOKUP
  284. select GENERIC_CLOCKEVENTS
  285. select ARCH_WANT_OPTIONAL_GPIOLIB
  286. help
  287. Support for Broadcom's BCMRing platform.
  288. config ARCH_HIGHBANK
  289. bool "Calxeda Highbank-based"
  290. select ARCH_WANT_OPTIONAL_GPIOLIB
  291. select ARM_AMBA
  292. select ARM_GIC
  293. select ARM_TIMER_SP804
  294. select CACHE_L2X0
  295. select CLKDEV_LOOKUP
  296. select CPU_V7
  297. select GENERIC_CLOCKEVENTS
  298. select HAVE_ARM_SCU
  299. select HAVE_SMP
  300. select SPARSE_IRQ
  301. select USE_OF
  302. help
  303. Support for the Calxeda Highbank SoC based boards.
  304. config ARCH_CLPS711X
  305. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  306. select CPU_ARM720T
  307. select ARCH_USES_GETTIMEOFFSET
  308. select NEED_MACH_MEMORY_H
  309. help
  310. Support for Cirrus Logic 711x/721x/731x based boards.
  311. config ARCH_CNS3XXX
  312. bool "Cavium Networks CNS3XXX family"
  313. select CPU_V6K
  314. select GENERIC_CLOCKEVENTS
  315. select ARM_GIC
  316. select MIGHT_HAVE_CACHE_L2X0
  317. select MIGHT_HAVE_PCI
  318. select PCI_DOMAINS if PCI
  319. help
  320. Support for Cavium Networks CNS3XXX platform.
  321. config ARCH_GEMINI
  322. bool "Cortina Systems Gemini"
  323. select CPU_FA526
  324. select ARCH_REQUIRE_GPIOLIB
  325. select ARCH_USES_GETTIMEOFFSET
  326. help
  327. Support for the Cortina Systems Gemini family SoCs
  328. config ARCH_PRIMA2
  329. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  330. select CPU_V7
  331. select NO_IOPORT
  332. select GENERIC_CLOCKEVENTS
  333. select CLKDEV_LOOKUP
  334. select GENERIC_IRQ_CHIP
  335. select MIGHT_HAVE_CACHE_L2X0
  336. select PINCTRL
  337. select PINCTRL_SIRF
  338. select USE_OF
  339. select ZONE_DMA
  340. help
  341. Support for CSR SiRFSoC ARM Cortex A9 Platform
  342. config ARCH_EBSA110
  343. bool "EBSA-110"
  344. select CPU_SA110
  345. select ISA
  346. select NO_IOPORT
  347. select ARCH_USES_GETTIMEOFFSET
  348. select NEED_MACH_IO_H
  349. select NEED_MACH_MEMORY_H
  350. help
  351. This is an evaluation board for the StrongARM processor available
  352. from Digital. It has limited hardware on-board, including an
  353. Ethernet interface, two PCMCIA sockets, two serial ports and a
  354. parallel port.
  355. config ARCH_EP93XX
  356. bool "EP93xx-based"
  357. select CPU_ARM920T
  358. select ARM_AMBA
  359. select ARM_VIC
  360. select CLKDEV_LOOKUP
  361. select ARCH_REQUIRE_GPIOLIB
  362. select ARCH_HAS_HOLES_MEMORYMODEL
  363. select ARCH_USES_GETTIMEOFFSET
  364. select NEED_MACH_MEMORY_H
  365. help
  366. This enables support for the Cirrus EP93xx series of CPUs.
  367. config ARCH_FOOTBRIDGE
  368. bool "FootBridge"
  369. select CPU_SA110
  370. select FOOTBRIDGE
  371. select GENERIC_CLOCKEVENTS
  372. select HAVE_IDE
  373. select NEED_MACH_IO_H
  374. select NEED_MACH_MEMORY_H
  375. help
  376. Support for systems based on the DC21285 companion chip
  377. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  378. config ARCH_MXC
  379. bool "Freescale MXC/iMX-based"
  380. select GENERIC_CLOCKEVENTS
  381. select ARCH_REQUIRE_GPIOLIB
  382. select CLKDEV_LOOKUP
  383. select CLKSRC_MMIO
  384. select GENERIC_IRQ_CHIP
  385. select MULTI_IRQ_HANDLER
  386. help
  387. Support for Freescale MXC/iMX-based family of processors
  388. config ARCH_MXS
  389. bool "Freescale MXS-based"
  390. select GENERIC_CLOCKEVENTS
  391. select ARCH_REQUIRE_GPIOLIB
  392. select CLKDEV_LOOKUP
  393. select CLKSRC_MMIO
  394. select COMMON_CLK
  395. select HAVE_CLK_PREPARE
  396. select PINCTRL
  397. select USE_OF
  398. help
  399. Support for Freescale MXS-based family of processors
  400. config ARCH_NETX
  401. bool "Hilscher NetX based"
  402. select CLKSRC_MMIO
  403. select CPU_ARM926T
  404. select ARM_VIC
  405. select GENERIC_CLOCKEVENTS
  406. help
  407. This enables support for systems based on the Hilscher NetX Soc
  408. config ARCH_H720X
  409. bool "Hynix HMS720x-based"
  410. select CPU_ARM720T
  411. select ISA_DMA_API
  412. select ARCH_USES_GETTIMEOFFSET
  413. help
  414. This enables support for systems based on the Hynix HMS720x
  415. config ARCH_IOP13XX
  416. bool "IOP13xx-based"
  417. depends on MMU
  418. select CPU_XSC3
  419. select PLAT_IOP
  420. select PCI
  421. select ARCH_SUPPORTS_MSI
  422. select VMSPLIT_1G
  423. select NEED_MACH_IO_H
  424. select NEED_MACH_MEMORY_H
  425. select NEED_RET_TO_USER
  426. help
  427. Support for Intel's IOP13XX (XScale) family of processors.
  428. config ARCH_IOP32X
  429. bool "IOP32x-based"
  430. depends on MMU
  431. select CPU_XSCALE
  432. select NEED_MACH_IO_H
  433. select NEED_RET_TO_USER
  434. select PLAT_IOP
  435. select PCI
  436. select ARCH_REQUIRE_GPIOLIB
  437. help
  438. Support for Intel's 80219 and IOP32X (XScale) family of
  439. processors.
  440. config ARCH_IOP33X
  441. bool "IOP33x-based"
  442. depends on MMU
  443. select CPU_XSCALE
  444. select NEED_MACH_IO_H
  445. select NEED_RET_TO_USER
  446. select PLAT_IOP
  447. select PCI
  448. select ARCH_REQUIRE_GPIOLIB
  449. help
  450. Support for Intel's IOP33X (XScale) family of processors.
  451. config ARCH_IXP4XX
  452. bool "IXP4xx-based"
  453. depends on MMU
  454. select ARCH_HAS_DMA_SET_COHERENT_MASK
  455. select CLKSRC_MMIO
  456. select CPU_XSCALE
  457. select ARCH_REQUIRE_GPIOLIB
  458. select GENERIC_CLOCKEVENTS
  459. select MIGHT_HAVE_PCI
  460. select NEED_MACH_IO_H
  461. select DMABOUNCE if PCI
  462. help
  463. Support for Intel's IXP4XX (XScale) family of processors.
  464. config ARCH_DOVE
  465. bool "Marvell Dove"
  466. select CPU_V7
  467. select PCI
  468. select ARCH_REQUIRE_GPIOLIB
  469. select GENERIC_CLOCKEVENTS
  470. select NEED_MACH_IO_H
  471. select PLAT_ORION
  472. help
  473. Support for the Marvell Dove SoC 88AP510
  474. config ARCH_KIRKWOOD
  475. bool "Marvell Kirkwood"
  476. select CPU_FEROCEON
  477. select PCI
  478. select ARCH_REQUIRE_GPIOLIB
  479. select GENERIC_CLOCKEVENTS
  480. select NEED_MACH_IO_H
  481. select PLAT_ORION
  482. help
  483. Support for the following Marvell Kirkwood series SoCs:
  484. 88F6180, 88F6192 and 88F6281.
  485. config ARCH_LPC32XX
  486. bool "NXP LPC32XX"
  487. select CLKSRC_MMIO
  488. select CPU_ARM926T
  489. select ARCH_REQUIRE_GPIOLIB
  490. select HAVE_IDE
  491. select ARM_AMBA
  492. select USB_ARCH_HAS_OHCI
  493. select CLKDEV_LOOKUP
  494. select GENERIC_CLOCKEVENTS
  495. select USE_OF
  496. help
  497. Support for the NXP LPC32XX family of processors
  498. config ARCH_MV78XX0
  499. bool "Marvell MV78xx0"
  500. select CPU_FEROCEON
  501. select PCI
  502. select ARCH_REQUIRE_GPIOLIB
  503. select GENERIC_CLOCKEVENTS
  504. select NEED_MACH_IO_H
  505. select PLAT_ORION
  506. help
  507. Support for the following Marvell MV78xx0 series SoCs:
  508. MV781x0, MV782x0.
  509. config ARCH_ORION5X
  510. bool "Marvell Orion"
  511. depends on MMU
  512. select CPU_FEROCEON
  513. select PCI
  514. select ARCH_REQUIRE_GPIOLIB
  515. select GENERIC_CLOCKEVENTS
  516. select PLAT_ORION
  517. help
  518. Support for the following Marvell Orion 5x series SoCs:
  519. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  520. Orion-2 (5281), Orion-1-90 (6183).
  521. config ARCH_MMP
  522. bool "Marvell PXA168/910/MMP2"
  523. depends on MMU
  524. select ARCH_REQUIRE_GPIOLIB
  525. select CLKDEV_LOOKUP
  526. select GENERIC_CLOCKEVENTS
  527. select GPIO_PXA
  528. select IRQ_DOMAIN
  529. select PLAT_PXA
  530. select SPARSE_IRQ
  531. select GENERIC_ALLOCATOR
  532. help
  533. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  534. config ARCH_KS8695
  535. bool "Micrel/Kendin KS8695"
  536. select CPU_ARM922T
  537. select ARCH_REQUIRE_GPIOLIB
  538. select ARCH_USES_GETTIMEOFFSET
  539. select NEED_MACH_MEMORY_H
  540. help
  541. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  542. System-on-Chip devices.
  543. config ARCH_W90X900
  544. bool "Nuvoton W90X900 CPU"
  545. select CPU_ARM926T
  546. select ARCH_REQUIRE_GPIOLIB
  547. select CLKDEV_LOOKUP
  548. select CLKSRC_MMIO
  549. select GENERIC_CLOCKEVENTS
  550. help
  551. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  552. At present, the w90x900 has been renamed nuc900, regarding
  553. the ARM series product line, you can login the following
  554. link address to know more.
  555. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  556. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  557. config ARCH_TEGRA
  558. bool "NVIDIA Tegra"
  559. select CLKDEV_LOOKUP
  560. select CLKSRC_MMIO
  561. select GENERIC_CLOCKEVENTS
  562. select GENERIC_GPIO
  563. select HAVE_CLK
  564. select HAVE_SMP
  565. select MIGHT_HAVE_CACHE_L2X0
  566. select NEED_MACH_IO_H if PCI
  567. select ARCH_HAS_CPUFREQ
  568. help
  569. This enables support for NVIDIA Tegra based systems (Tegra APX,
  570. Tegra 6xx and Tegra 2 series).
  571. config ARCH_PICOXCELL
  572. bool "Picochip picoXcell"
  573. select ARCH_REQUIRE_GPIOLIB
  574. select ARM_PATCH_PHYS_VIRT
  575. select ARM_VIC
  576. select CPU_V6K
  577. select DW_APB_TIMER
  578. select GENERIC_CLOCKEVENTS
  579. select GENERIC_GPIO
  580. select HAVE_TCM
  581. select NO_IOPORT
  582. select SPARSE_IRQ
  583. select USE_OF
  584. help
  585. This enables support for systems based on the Picochip picoXcell
  586. family of Femtocell devices. The picoxcell support requires device tree
  587. for all boards.
  588. config ARCH_PNX4008
  589. bool "Philips Nexperia PNX4008 Mobile"
  590. select CPU_ARM926T
  591. select CLKDEV_LOOKUP
  592. select ARCH_USES_GETTIMEOFFSET
  593. help
  594. This enables support for Philips PNX4008 mobile platform.
  595. config ARCH_PXA
  596. bool "PXA2xx/PXA3xx-based"
  597. depends on MMU
  598. select ARCH_MTD_XIP
  599. select ARCH_HAS_CPUFREQ
  600. select CLKDEV_LOOKUP
  601. select CLKSRC_MMIO
  602. select ARCH_REQUIRE_GPIOLIB
  603. select GENERIC_CLOCKEVENTS
  604. select GPIO_PXA
  605. select PLAT_PXA
  606. select SPARSE_IRQ
  607. select AUTO_ZRELADDR
  608. select MULTI_IRQ_HANDLER
  609. select ARM_CPU_SUSPEND if PM
  610. select HAVE_IDE
  611. help
  612. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  613. config ARCH_MSM
  614. bool "Qualcomm MSM"
  615. select HAVE_CLK
  616. select GENERIC_CLOCKEVENTS
  617. select ARCH_REQUIRE_GPIOLIB
  618. select CLKDEV_LOOKUP
  619. help
  620. Support for Qualcomm MSM/QSD based systems. This runs on the
  621. apps processor of the MSM/QSD and depends on a shared memory
  622. interface to the modem processor which runs the baseband
  623. stack and controls some vital subsystems
  624. (clock and power control, etc).
  625. config ARCH_SHMOBILE
  626. bool "Renesas SH-Mobile / R-Mobile"
  627. select HAVE_CLK
  628. select CLKDEV_LOOKUP
  629. select HAVE_MACH_CLKDEV
  630. select HAVE_SMP
  631. select GENERIC_CLOCKEVENTS
  632. select MIGHT_HAVE_CACHE_L2X0
  633. select NO_IOPORT
  634. select SPARSE_IRQ
  635. select MULTI_IRQ_HANDLER
  636. select PM_GENERIC_DOMAINS if PM
  637. select NEED_MACH_MEMORY_H
  638. help
  639. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  640. config ARCH_RPC
  641. bool "RiscPC"
  642. select ARCH_ACORN
  643. select FIQ
  644. select ARCH_MAY_HAVE_PC_FDC
  645. select HAVE_PATA_PLATFORM
  646. select ISA_DMA_API
  647. select NO_IOPORT
  648. select ARCH_SPARSEMEM_ENABLE
  649. select ARCH_USES_GETTIMEOFFSET
  650. select HAVE_IDE
  651. select NEED_MACH_IO_H
  652. select NEED_MACH_MEMORY_H
  653. help
  654. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  655. CD-ROM interface, serial and parallel port, and the floppy drive.
  656. config ARCH_SA1100
  657. bool "SA1100-based"
  658. select CLKSRC_MMIO
  659. select CPU_SA1100
  660. select ISA
  661. select ARCH_SPARSEMEM_ENABLE
  662. select ARCH_MTD_XIP
  663. select ARCH_HAS_CPUFREQ
  664. select CPU_FREQ
  665. select GENERIC_CLOCKEVENTS
  666. select CLKDEV_LOOKUP
  667. select ARCH_REQUIRE_GPIOLIB
  668. select HAVE_IDE
  669. select NEED_MACH_MEMORY_H
  670. select SPARSE_IRQ
  671. help
  672. Support for StrongARM 11x0 based boards.
  673. config ARCH_S3C24XX
  674. bool "Samsung S3C24XX SoCs"
  675. select GENERIC_GPIO
  676. select ARCH_HAS_CPUFREQ
  677. select HAVE_CLK
  678. select CLKDEV_LOOKUP
  679. select ARCH_USES_GETTIMEOFFSET
  680. select HAVE_S3C2410_I2C if I2C
  681. select HAVE_S3C_RTC if RTC_CLASS
  682. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  683. select NEED_MACH_IO_H
  684. help
  685. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  686. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  687. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  688. Samsung SMDK2410 development board (and derivatives).
  689. config ARCH_S3C64XX
  690. bool "Samsung S3C64XX"
  691. select PLAT_SAMSUNG
  692. select CPU_V6
  693. select ARM_VIC
  694. select HAVE_CLK
  695. select HAVE_TCM
  696. select CLKDEV_LOOKUP
  697. select NO_IOPORT
  698. select ARCH_USES_GETTIMEOFFSET
  699. select ARCH_HAS_CPUFREQ
  700. select ARCH_REQUIRE_GPIOLIB
  701. select SAMSUNG_CLKSRC
  702. select SAMSUNG_IRQ_VIC_TIMER
  703. select S3C_GPIO_TRACK
  704. select S3C_DEV_NAND
  705. select USB_ARCH_HAS_OHCI
  706. select SAMSUNG_GPIOLIB_4BIT
  707. select HAVE_S3C2410_I2C if I2C
  708. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  709. help
  710. Samsung S3C64XX series based systems
  711. config ARCH_S5P64X0
  712. bool "Samsung S5P6440 S5P6450"
  713. select CPU_V6
  714. select GENERIC_GPIO
  715. select HAVE_CLK
  716. select CLKDEV_LOOKUP
  717. select CLKSRC_MMIO
  718. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  719. select GENERIC_CLOCKEVENTS
  720. select HAVE_S3C2410_I2C if I2C
  721. select HAVE_S3C_RTC if RTC_CLASS
  722. help
  723. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  724. SMDK6450.
  725. config ARCH_S5PC100
  726. bool "Samsung S5PC100"
  727. select GENERIC_GPIO
  728. select HAVE_CLK
  729. select CLKDEV_LOOKUP
  730. select CPU_V7
  731. select ARCH_USES_GETTIMEOFFSET
  732. select HAVE_S3C2410_I2C if I2C
  733. select HAVE_S3C_RTC if RTC_CLASS
  734. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  735. help
  736. Samsung S5PC100 series based systems
  737. config ARCH_S5PV210
  738. bool "Samsung S5PV210/S5PC110"
  739. select CPU_V7
  740. select ARCH_SPARSEMEM_ENABLE
  741. select ARCH_HAS_HOLES_MEMORYMODEL
  742. select GENERIC_GPIO
  743. select HAVE_CLK
  744. select CLKDEV_LOOKUP
  745. select CLKSRC_MMIO
  746. select ARCH_HAS_CPUFREQ
  747. select GENERIC_CLOCKEVENTS
  748. select HAVE_S3C2410_I2C if I2C
  749. select HAVE_S3C_RTC if RTC_CLASS
  750. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  751. select NEED_MACH_MEMORY_H
  752. help
  753. Samsung S5PV210/S5PC110 series based systems
  754. config ARCH_EXYNOS
  755. bool "SAMSUNG EXYNOS"
  756. select CPU_V7
  757. select ARCH_SPARSEMEM_ENABLE
  758. select ARCH_HAS_HOLES_MEMORYMODEL
  759. select GENERIC_GPIO
  760. select HAVE_CLK
  761. select CLKDEV_LOOKUP
  762. select ARCH_HAS_CPUFREQ
  763. select GENERIC_CLOCKEVENTS
  764. select HAVE_S3C_RTC if RTC_CLASS
  765. select HAVE_S3C2410_I2C if I2C
  766. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  767. select NEED_MACH_MEMORY_H
  768. help
  769. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  770. config ARCH_SHARK
  771. bool "Shark"
  772. select CPU_SA110
  773. select ISA
  774. select ISA_DMA
  775. select ZONE_DMA
  776. select PCI
  777. select ARCH_USES_GETTIMEOFFSET
  778. select NEED_MACH_MEMORY_H
  779. select NEED_MACH_IO_H
  780. help
  781. Support for the StrongARM based Digital DNARD machine, also known
  782. as "Shark" (<http://www.shark-linux.de/shark.html>).
  783. config ARCH_U300
  784. bool "ST-Ericsson U300 Series"
  785. depends on MMU
  786. select CLKSRC_MMIO
  787. select CPU_ARM926T
  788. select HAVE_TCM
  789. select ARM_AMBA
  790. select ARM_PATCH_PHYS_VIRT
  791. select ARM_VIC
  792. select GENERIC_CLOCKEVENTS
  793. select CLKDEV_LOOKUP
  794. select HAVE_MACH_CLKDEV
  795. select GENERIC_GPIO
  796. select ARCH_REQUIRE_GPIOLIB
  797. help
  798. Support for ST-Ericsson U300 series mobile platforms.
  799. config ARCH_U8500
  800. bool "ST-Ericsson U8500 Series"
  801. depends on MMU
  802. select CPU_V7
  803. select ARM_AMBA
  804. select GENERIC_CLOCKEVENTS
  805. select CLKDEV_LOOKUP
  806. select ARCH_REQUIRE_GPIOLIB
  807. select ARCH_HAS_CPUFREQ
  808. select HAVE_SMP
  809. select MIGHT_HAVE_CACHE_L2X0
  810. help
  811. Support for ST-Ericsson's Ux500 architecture
  812. config ARCH_NOMADIK
  813. bool "STMicroelectronics Nomadik"
  814. select ARM_AMBA
  815. select ARM_VIC
  816. select CPU_ARM926T
  817. select CLKDEV_LOOKUP
  818. select GENERIC_CLOCKEVENTS
  819. select PINCTRL
  820. select MIGHT_HAVE_CACHE_L2X0
  821. select ARCH_REQUIRE_GPIOLIB
  822. help
  823. Support for the Nomadik platform by ST-Ericsson
  824. config ARCH_DAVINCI
  825. bool "TI DaVinci"
  826. select GENERIC_CLOCKEVENTS
  827. select ARCH_REQUIRE_GPIOLIB
  828. select ZONE_DMA
  829. select HAVE_IDE
  830. select CLKDEV_LOOKUP
  831. select GENERIC_ALLOCATOR
  832. select GENERIC_IRQ_CHIP
  833. select ARCH_HAS_HOLES_MEMORYMODEL
  834. help
  835. Support for TI's DaVinci platform.
  836. config ARCH_OMAP
  837. bool "TI OMAP"
  838. select HAVE_CLK
  839. select ARCH_REQUIRE_GPIOLIB
  840. select ARCH_HAS_CPUFREQ
  841. select CLKSRC_MMIO
  842. select GENERIC_CLOCKEVENTS
  843. select ARCH_HAS_HOLES_MEMORYMODEL
  844. help
  845. Support for TI's OMAP platform (OMAP1/2/3/4).
  846. config PLAT_SPEAR
  847. bool "ST SPEAr"
  848. select ARM_AMBA
  849. select ARCH_REQUIRE_GPIOLIB
  850. select CLKDEV_LOOKUP
  851. select COMMON_CLK
  852. select CLKSRC_MMIO
  853. select GENERIC_CLOCKEVENTS
  854. select HAVE_CLK
  855. help
  856. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  857. config ARCH_VT8500
  858. bool "VIA/WonderMedia 85xx"
  859. select CPU_ARM926T
  860. select GENERIC_GPIO
  861. select ARCH_HAS_CPUFREQ
  862. select GENERIC_CLOCKEVENTS
  863. select ARCH_REQUIRE_GPIOLIB
  864. select HAVE_PWM
  865. help
  866. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  867. config ARCH_ZYNQ
  868. bool "Xilinx Zynq ARM Cortex A9 Platform"
  869. select CPU_V7
  870. select GENERIC_CLOCKEVENTS
  871. select CLKDEV_LOOKUP
  872. select ARM_GIC
  873. select ARM_AMBA
  874. select ICST
  875. select MIGHT_HAVE_CACHE_L2X0
  876. select USE_OF
  877. help
  878. Support for Xilinx Zynq ARM Cortex A9 Platform
  879. endchoice
  880. #
  881. # This is sorted alphabetically by mach-* pathname. However, plat-*
  882. # Kconfigs may be included either alphabetically (according to the
  883. # plat- suffix) or along side the corresponding mach-* source.
  884. #
  885. source "arch/arm/mach-at91/Kconfig"
  886. source "arch/arm/mach-bcmring/Kconfig"
  887. source "arch/arm/mach-clps711x/Kconfig"
  888. source "arch/arm/mach-cns3xxx/Kconfig"
  889. source "arch/arm/mach-davinci/Kconfig"
  890. source "arch/arm/mach-dove/Kconfig"
  891. source "arch/arm/mach-ep93xx/Kconfig"
  892. source "arch/arm/mach-footbridge/Kconfig"
  893. source "arch/arm/mach-gemini/Kconfig"
  894. source "arch/arm/mach-h720x/Kconfig"
  895. source "arch/arm/mach-integrator/Kconfig"
  896. source "arch/arm/mach-iop32x/Kconfig"
  897. source "arch/arm/mach-iop33x/Kconfig"
  898. source "arch/arm/mach-iop13xx/Kconfig"
  899. source "arch/arm/mach-ixp4xx/Kconfig"
  900. source "arch/arm/mach-kirkwood/Kconfig"
  901. source "arch/arm/mach-ks8695/Kconfig"
  902. source "arch/arm/mach-lpc32xx/Kconfig"
  903. source "arch/arm/mach-msm/Kconfig"
  904. source "arch/arm/mach-mv78xx0/Kconfig"
  905. source "arch/arm/plat-mxc/Kconfig"
  906. source "arch/arm/mach-mxs/Kconfig"
  907. source "arch/arm/mach-netx/Kconfig"
  908. source "arch/arm/mach-nomadik/Kconfig"
  909. source "arch/arm/plat-nomadik/Kconfig"
  910. source "arch/arm/plat-omap/Kconfig"
  911. source "arch/arm/mach-omap1/Kconfig"
  912. source "arch/arm/mach-omap2/Kconfig"
  913. source "arch/arm/mach-orion5x/Kconfig"
  914. source "arch/arm/mach-pxa/Kconfig"
  915. source "arch/arm/plat-pxa/Kconfig"
  916. source "arch/arm/mach-mmp/Kconfig"
  917. source "arch/arm/mach-realview/Kconfig"
  918. source "arch/arm/mach-sa1100/Kconfig"
  919. source "arch/arm/plat-samsung/Kconfig"
  920. source "arch/arm/plat-s3c24xx/Kconfig"
  921. source "arch/arm/plat-spear/Kconfig"
  922. source "arch/arm/mach-s3c24xx/Kconfig"
  923. if ARCH_S3C24XX
  924. source "arch/arm/mach-s3c2412/Kconfig"
  925. source "arch/arm/mach-s3c2440/Kconfig"
  926. endif
  927. if ARCH_S3C64XX
  928. source "arch/arm/mach-s3c64xx/Kconfig"
  929. endif
  930. source "arch/arm/mach-s5p64x0/Kconfig"
  931. source "arch/arm/mach-s5pc100/Kconfig"
  932. source "arch/arm/mach-s5pv210/Kconfig"
  933. source "arch/arm/mach-exynos/Kconfig"
  934. source "arch/arm/mach-shmobile/Kconfig"
  935. source "arch/arm/mach-tegra/Kconfig"
  936. source "arch/arm/mach-u300/Kconfig"
  937. source "arch/arm/mach-ux500/Kconfig"
  938. source "arch/arm/mach-versatile/Kconfig"
  939. source "arch/arm/mach-vexpress/Kconfig"
  940. source "arch/arm/plat-versatile/Kconfig"
  941. source "arch/arm/mach-vt8500/Kconfig"
  942. source "arch/arm/mach-w90x900/Kconfig"
  943. # Definitions to make life easier
  944. config ARCH_ACORN
  945. bool
  946. config PLAT_IOP
  947. bool
  948. select GENERIC_CLOCKEVENTS
  949. config PLAT_ORION
  950. bool
  951. select CLKSRC_MMIO
  952. select GENERIC_IRQ_CHIP
  953. select COMMON_CLK
  954. config PLAT_PXA
  955. bool
  956. config PLAT_VERSATILE
  957. bool
  958. config ARM_TIMER_SP804
  959. bool
  960. select CLKSRC_MMIO
  961. select HAVE_SCHED_CLOCK
  962. source arch/arm/mm/Kconfig
  963. config ARM_NR_BANKS
  964. int
  965. default 16 if ARCH_EP93XX
  966. default 8
  967. config IWMMXT
  968. bool "Enable iWMMXt support"
  969. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  970. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  971. help
  972. Enable support for iWMMXt context switching at run time if
  973. running on a CPU that supports it.
  974. config XSCALE_PMU
  975. bool
  976. depends on CPU_XSCALE
  977. default y
  978. config CPU_HAS_PMU
  979. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  980. (!ARCH_OMAP3 || OMAP3_EMU)
  981. default y
  982. bool
  983. config MULTI_IRQ_HANDLER
  984. bool
  985. help
  986. Allow each machine to specify it's own IRQ handler at run time.
  987. if !MMU
  988. source "arch/arm/Kconfig-nommu"
  989. endif
  990. config ARM_ERRATA_326103
  991. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  992. depends on CPU_V6
  993. help
  994. Executing a SWP instruction to read-only memory does not set bit 11
  995. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  996. treat the access as a read, preventing a COW from occurring and
  997. causing the faulting task to livelock.
  998. config ARM_ERRATA_411920
  999. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1000. depends on CPU_V6 || CPU_V6K
  1001. help
  1002. Invalidation of the Instruction Cache operation can
  1003. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1004. It does not affect the MPCore. This option enables the ARM Ltd.
  1005. recommended workaround.
  1006. config ARM_ERRATA_430973
  1007. bool "ARM errata: Stale prediction on replaced interworking branch"
  1008. depends on CPU_V7
  1009. help
  1010. This option enables the workaround for the 430973 Cortex-A8
  1011. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1012. interworking branch is replaced with another code sequence at the
  1013. same virtual address, whether due to self-modifying code or virtual
  1014. to physical address re-mapping, Cortex-A8 does not recover from the
  1015. stale interworking branch prediction. This results in Cortex-A8
  1016. executing the new code sequence in the incorrect ARM or Thumb state.
  1017. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1018. and also flushes the branch target cache at every context switch.
  1019. Note that setting specific bits in the ACTLR register may not be
  1020. available in non-secure mode.
  1021. config ARM_ERRATA_458693
  1022. bool "ARM errata: Processor deadlock when a false hazard is created"
  1023. depends on CPU_V7
  1024. help
  1025. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1026. erratum. For very specific sequences of memory operations, it is
  1027. possible for a hazard condition intended for a cache line to instead
  1028. be incorrectly associated with a different cache line. This false
  1029. hazard might then cause a processor deadlock. The workaround enables
  1030. the L1 caching of the NEON accesses and disables the PLD instruction
  1031. in the ACTLR register. Note that setting specific bits in the ACTLR
  1032. register may not be available in non-secure mode.
  1033. config ARM_ERRATA_460075
  1034. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1035. depends on CPU_V7
  1036. help
  1037. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1038. erratum. Any asynchronous access to the L2 cache may encounter a
  1039. situation in which recent store transactions to the L2 cache are lost
  1040. and overwritten with stale memory contents from external memory. The
  1041. workaround disables the write-allocate mode for the L2 cache via the
  1042. ACTLR register. Note that setting specific bits in the ACTLR register
  1043. may not be available in non-secure mode.
  1044. config ARM_ERRATA_742230
  1045. bool "ARM errata: DMB operation may be faulty"
  1046. depends on CPU_V7 && SMP
  1047. help
  1048. This option enables the workaround for the 742230 Cortex-A9
  1049. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1050. between two write operations may not ensure the correct visibility
  1051. ordering of the two writes. This workaround sets a specific bit in
  1052. the diagnostic register of the Cortex-A9 which causes the DMB
  1053. instruction to behave as a DSB, ensuring the correct behaviour of
  1054. the two writes.
  1055. config ARM_ERRATA_742231
  1056. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1057. depends on CPU_V7 && SMP
  1058. help
  1059. This option enables the workaround for the 742231 Cortex-A9
  1060. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1061. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1062. accessing some data located in the same cache line, may get corrupted
  1063. data due to bad handling of the address hazard when the line gets
  1064. replaced from one of the CPUs at the same time as another CPU is
  1065. accessing it. This workaround sets specific bits in the diagnostic
  1066. register of the Cortex-A9 which reduces the linefill issuing
  1067. capabilities of the processor.
  1068. config PL310_ERRATA_588369
  1069. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1070. depends on CACHE_L2X0
  1071. help
  1072. The PL310 L2 cache controller implements three types of Clean &
  1073. Invalidate maintenance operations: by Physical Address
  1074. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1075. They are architecturally defined to behave as the execution of a
  1076. clean operation followed immediately by an invalidate operation,
  1077. both performing to the same memory location. This functionality
  1078. is not correctly implemented in PL310 as clean lines are not
  1079. invalidated as a result of these operations.
  1080. config ARM_ERRATA_720789
  1081. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1082. depends on CPU_V7
  1083. help
  1084. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1085. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1086. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1087. As a consequence of this erratum, some TLB entries which should be
  1088. invalidated are not, resulting in an incoherency in the system page
  1089. tables. The workaround changes the TLB flushing routines to invalidate
  1090. entries regardless of the ASID.
  1091. config PL310_ERRATA_727915
  1092. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1093. depends on CACHE_L2X0
  1094. help
  1095. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1096. operation (offset 0x7FC). This operation runs in background so that
  1097. PL310 can handle normal accesses while it is in progress. Under very
  1098. rare circumstances, due to this erratum, write data can be lost when
  1099. PL310 treats a cacheable write transaction during a Clean &
  1100. Invalidate by Way operation.
  1101. config ARM_ERRATA_743622
  1102. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1103. depends on CPU_V7
  1104. help
  1105. This option enables the workaround for the 743622 Cortex-A9
  1106. (r2p*) erratum. Under very rare conditions, a faulty
  1107. optimisation in the Cortex-A9 Store Buffer may lead to data
  1108. corruption. This workaround sets a specific bit in the diagnostic
  1109. register of the Cortex-A9 which disables the Store Buffer
  1110. optimisation, preventing the defect from occurring. This has no
  1111. visible impact on the overall performance or power consumption of the
  1112. processor.
  1113. config ARM_ERRATA_751472
  1114. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1115. depends on CPU_V7
  1116. help
  1117. This option enables the workaround for the 751472 Cortex-A9 (prior
  1118. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1119. completion of a following broadcasted operation if the second
  1120. operation is received by a CPU before the ICIALLUIS has completed,
  1121. potentially leading to corrupted entries in the cache or TLB.
  1122. config PL310_ERRATA_753970
  1123. bool "PL310 errata: cache sync operation may be faulty"
  1124. depends on CACHE_PL310
  1125. help
  1126. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1127. Under some condition the effect of cache sync operation on
  1128. the store buffer still remains when the operation completes.
  1129. This means that the store buffer is always asked to drain and
  1130. this prevents it from merging any further writes. The workaround
  1131. is to replace the normal offset of cache sync operation (0x730)
  1132. by another offset targeting an unmapped PL310 register 0x740.
  1133. This has the same effect as the cache sync operation: store buffer
  1134. drain and waiting for all buffers empty.
  1135. config ARM_ERRATA_754322
  1136. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1137. depends on CPU_V7
  1138. help
  1139. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1140. r3p*) erratum. A speculative memory access may cause a page table walk
  1141. which starts prior to an ASID switch but completes afterwards. This
  1142. can populate the micro-TLB with a stale entry which may be hit with
  1143. the new ASID. This workaround places two dsb instructions in the mm
  1144. switching code so that no page table walks can cross the ASID switch.
  1145. config ARM_ERRATA_754327
  1146. bool "ARM errata: no automatic Store Buffer drain"
  1147. depends on CPU_V7 && SMP
  1148. help
  1149. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1150. r2p0) erratum. The Store Buffer does not have any automatic draining
  1151. mechanism and therefore a livelock may occur if an external agent
  1152. continuously polls a memory location waiting to observe an update.
  1153. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1154. written polling loops from denying visibility of updates to memory.
  1155. config ARM_ERRATA_364296
  1156. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1157. depends on CPU_V6 && !SMP
  1158. help
  1159. This options enables the workaround for the 364296 ARM1136
  1160. r0p2 erratum (possible cache data corruption with
  1161. hit-under-miss enabled). It sets the undocumented bit 31 in
  1162. the auxiliary control register and the FI bit in the control
  1163. register, thus disabling hit-under-miss without putting the
  1164. processor into full low interrupt latency mode. ARM11MPCore
  1165. is not affected.
  1166. config ARM_ERRATA_764369
  1167. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1168. depends on CPU_V7 && SMP
  1169. help
  1170. This option enables the workaround for erratum 764369
  1171. affecting Cortex-A9 MPCore with two or more processors (all
  1172. current revisions). Under certain timing circumstances, a data
  1173. cache line maintenance operation by MVA targeting an Inner
  1174. Shareable memory region may fail to proceed up to either the
  1175. Point of Coherency or to the Point of Unification of the
  1176. system. This workaround adds a DSB instruction before the
  1177. relevant cache maintenance functions and sets a specific bit
  1178. in the diagnostic control register of the SCU.
  1179. config PL310_ERRATA_769419
  1180. bool "PL310 errata: no automatic Store Buffer drain"
  1181. depends on CACHE_L2X0
  1182. help
  1183. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1184. not automatically drain. This can cause normal, non-cacheable
  1185. writes to be retained when the memory system is idle, leading
  1186. to suboptimal I/O performance for drivers using coherent DMA.
  1187. This option adds a write barrier to the cpu_idle loop so that,
  1188. on systems with an outer cache, the store buffer is drained
  1189. explicitly.
  1190. endmenu
  1191. source "arch/arm/common/Kconfig"
  1192. menu "Bus support"
  1193. config ARM_AMBA
  1194. bool
  1195. config ISA
  1196. bool
  1197. help
  1198. Find out whether you have ISA slots on your motherboard. ISA is the
  1199. name of a bus system, i.e. the way the CPU talks to the other stuff
  1200. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1201. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1202. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1203. # Select ISA DMA controller support
  1204. config ISA_DMA
  1205. bool
  1206. select ISA_DMA_API
  1207. # Select ISA DMA interface
  1208. config ISA_DMA_API
  1209. bool
  1210. config PCI
  1211. bool "PCI support" if MIGHT_HAVE_PCI
  1212. help
  1213. Find out whether you have a PCI motherboard. PCI is the name of a
  1214. bus system, i.e. the way the CPU talks to the other stuff inside
  1215. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1216. VESA. If you have PCI, say Y, otherwise N.
  1217. config PCI_DOMAINS
  1218. bool
  1219. depends on PCI
  1220. config PCI_NANOENGINE
  1221. bool "BSE nanoEngine PCI support"
  1222. depends on SA1100_NANOENGINE
  1223. help
  1224. Enable PCI on the BSE nanoEngine board.
  1225. config PCI_SYSCALL
  1226. def_bool PCI
  1227. # Select the host bridge type
  1228. config PCI_HOST_VIA82C505
  1229. bool
  1230. depends on PCI && ARCH_SHARK
  1231. default y
  1232. config PCI_HOST_ITE8152
  1233. bool
  1234. depends on PCI && MACH_ARMCORE
  1235. default y
  1236. select DMABOUNCE
  1237. source "drivers/pci/Kconfig"
  1238. source "drivers/pcmcia/Kconfig"
  1239. endmenu
  1240. menu "Kernel Features"
  1241. config HAVE_SMP
  1242. bool
  1243. help
  1244. This option should be selected by machines which have an SMP-
  1245. capable CPU.
  1246. The only effect of this option is to make the SMP-related
  1247. options available to the user for configuration.
  1248. config SMP
  1249. bool "Symmetric Multi-Processing"
  1250. depends on CPU_V6K || CPU_V7
  1251. depends on GENERIC_CLOCKEVENTS
  1252. depends on HAVE_SMP
  1253. depends on MMU
  1254. select USE_GENERIC_SMP_HELPERS
  1255. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1256. help
  1257. This enables support for systems with more than one CPU. If you have
  1258. a system with only one CPU, like most personal computers, say N. If
  1259. you have a system with more than one CPU, say Y.
  1260. If you say N here, the kernel will run on single and multiprocessor
  1261. machines, but will use only one CPU of a multiprocessor machine. If
  1262. you say Y here, the kernel will run on many, but not all, single
  1263. processor machines. On a single processor machine, the kernel will
  1264. run faster if you say N here.
  1265. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1266. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1267. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1268. If you don't know what to do here, say N.
  1269. config SMP_ON_UP
  1270. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1271. depends on EXPERIMENTAL
  1272. depends on SMP && !XIP_KERNEL
  1273. default y
  1274. help
  1275. SMP kernels contain instructions which fail on non-SMP processors.
  1276. Enabling this option allows the kernel to modify itself to make
  1277. these instructions safe. Disabling it allows about 1K of space
  1278. savings.
  1279. If you don't know what to do here, say Y.
  1280. config ARM_CPU_TOPOLOGY
  1281. bool "Support cpu topology definition"
  1282. depends on SMP && CPU_V7
  1283. default y
  1284. help
  1285. Support ARM cpu topology definition. The MPIDR register defines
  1286. affinity between processors which is then used to describe the cpu
  1287. topology of an ARM System.
  1288. config SCHED_MC
  1289. bool "Multi-core scheduler support"
  1290. depends on ARM_CPU_TOPOLOGY
  1291. help
  1292. Multi-core scheduler support improves the CPU scheduler's decision
  1293. making when dealing with multi-core CPU chips at a cost of slightly
  1294. increased overhead in some places. If unsure say N here.
  1295. config SCHED_SMT
  1296. bool "SMT scheduler support"
  1297. depends on ARM_CPU_TOPOLOGY
  1298. help
  1299. Improves the CPU scheduler's decision making when dealing with
  1300. MultiThreading at a cost of slightly increased overhead in some
  1301. places. If unsure say N here.
  1302. config HAVE_ARM_SCU
  1303. bool
  1304. help
  1305. This option enables support for the ARM system coherency unit
  1306. config ARM_ARCH_TIMER
  1307. bool "Architected timer support"
  1308. depends on CPU_V7
  1309. help
  1310. This option enables support for the ARM architected timer
  1311. config HAVE_ARM_TWD
  1312. bool
  1313. depends on SMP
  1314. help
  1315. This options enables support for the ARM timer and watchdog unit
  1316. choice
  1317. prompt "Memory split"
  1318. default VMSPLIT_3G
  1319. help
  1320. Select the desired split between kernel and user memory.
  1321. If you are not absolutely sure what you are doing, leave this
  1322. option alone!
  1323. config VMSPLIT_3G
  1324. bool "3G/1G user/kernel split"
  1325. config VMSPLIT_2G
  1326. bool "2G/2G user/kernel split"
  1327. config VMSPLIT_1G
  1328. bool "1G/3G user/kernel split"
  1329. endchoice
  1330. config PAGE_OFFSET
  1331. hex
  1332. default 0x40000000 if VMSPLIT_1G
  1333. default 0x80000000 if VMSPLIT_2G
  1334. default 0xC0000000
  1335. config NR_CPUS
  1336. int "Maximum number of CPUs (2-32)"
  1337. range 2 32
  1338. depends on SMP
  1339. default "4"
  1340. config HOTPLUG_CPU
  1341. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1342. depends on SMP && HOTPLUG && EXPERIMENTAL
  1343. help
  1344. Say Y here to experiment with turning CPUs off and on. CPUs
  1345. can be controlled through /sys/devices/system/cpu.
  1346. config LOCAL_TIMERS
  1347. bool "Use local timer interrupts"
  1348. depends on SMP
  1349. default y
  1350. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1351. help
  1352. Enable support for local timers on SMP platforms, rather then the
  1353. legacy IPI broadcast method. Local timers allows the system
  1354. accounting to be spread across the timer interval, preventing a
  1355. "thundering herd" at every timer tick.
  1356. config ARCH_NR_GPIO
  1357. int
  1358. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1359. default 355 if ARCH_U8500
  1360. default 264 if MACH_H4700
  1361. default 0
  1362. help
  1363. Maximum number of GPIOs in the system.
  1364. If unsure, leave the default value.
  1365. source kernel/Kconfig.preempt
  1366. config HZ
  1367. int
  1368. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1369. ARCH_S5PV210 || ARCH_EXYNOS4
  1370. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1371. default AT91_TIMER_HZ if ARCH_AT91
  1372. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1373. default 100
  1374. config THUMB2_KERNEL
  1375. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1376. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1377. select AEABI
  1378. select ARM_ASM_UNIFIED
  1379. select ARM_UNWIND
  1380. help
  1381. By enabling this option, the kernel will be compiled in
  1382. Thumb-2 mode. A compiler/assembler that understand the unified
  1383. ARM-Thumb syntax is needed.
  1384. If unsure, say N.
  1385. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1386. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1387. depends on THUMB2_KERNEL && MODULES
  1388. default y
  1389. help
  1390. Various binutils versions can resolve Thumb-2 branches to
  1391. locally-defined, preemptible global symbols as short-range "b.n"
  1392. branch instructions.
  1393. This is a problem, because there's no guarantee the final
  1394. destination of the symbol, or any candidate locations for a
  1395. trampoline, are within range of the branch. For this reason, the
  1396. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1397. relocation in modules at all, and it makes little sense to add
  1398. support.
  1399. The symptom is that the kernel fails with an "unsupported
  1400. relocation" error when loading some modules.
  1401. Until fixed tools are available, passing
  1402. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1403. code which hits this problem, at the cost of a bit of extra runtime
  1404. stack usage in some cases.
  1405. The problem is described in more detail at:
  1406. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1407. Only Thumb-2 kernels are affected.
  1408. Unless you are sure your tools don't have this problem, say Y.
  1409. config ARM_ASM_UNIFIED
  1410. bool
  1411. config AEABI
  1412. bool "Use the ARM EABI to compile the kernel"
  1413. help
  1414. This option allows for the kernel to be compiled using the latest
  1415. ARM ABI (aka EABI). This is only useful if you are using a user
  1416. space environment that is also compiled with EABI.
  1417. Since there are major incompatibilities between the legacy ABI and
  1418. EABI, especially with regard to structure member alignment, this
  1419. option also changes the kernel syscall calling convention to
  1420. disambiguate both ABIs and allow for backward compatibility support
  1421. (selected with CONFIG_OABI_COMPAT).
  1422. To use this you need GCC version 4.0.0 or later.
  1423. config OABI_COMPAT
  1424. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1425. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1426. default y
  1427. help
  1428. This option preserves the old syscall interface along with the
  1429. new (ARM EABI) one. It also provides a compatibility layer to
  1430. intercept syscalls that have structure arguments which layout
  1431. in memory differs between the legacy ABI and the new ARM EABI
  1432. (only for non "thumb" binaries). This option adds a tiny
  1433. overhead to all syscalls and produces a slightly larger kernel.
  1434. If you know you'll be using only pure EABI user space then you
  1435. can say N here. If this option is not selected and you attempt
  1436. to execute a legacy ABI binary then the result will be
  1437. UNPREDICTABLE (in fact it can be predicted that it won't work
  1438. at all). If in doubt say Y.
  1439. config ARCH_HAS_HOLES_MEMORYMODEL
  1440. bool
  1441. config ARCH_SPARSEMEM_ENABLE
  1442. bool
  1443. config ARCH_SPARSEMEM_DEFAULT
  1444. def_bool ARCH_SPARSEMEM_ENABLE
  1445. config ARCH_SELECT_MEMORY_MODEL
  1446. def_bool ARCH_SPARSEMEM_ENABLE
  1447. config HAVE_ARCH_PFN_VALID
  1448. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1449. config HIGHMEM
  1450. bool "High Memory Support"
  1451. depends on MMU
  1452. help
  1453. The address space of ARM processors is only 4 Gigabytes large
  1454. and it has to accommodate user address space, kernel address
  1455. space as well as some memory mapped IO. That means that, if you
  1456. have a large amount of physical memory and/or IO, not all of the
  1457. memory can be "permanently mapped" by the kernel. The physical
  1458. memory that is not permanently mapped is called "high memory".
  1459. Depending on the selected kernel/user memory split, minimum
  1460. vmalloc space and actual amount of RAM, you may not need this
  1461. option which should result in a slightly faster kernel.
  1462. If unsure, say n.
  1463. config HIGHPTE
  1464. bool "Allocate 2nd-level pagetables from highmem"
  1465. depends on HIGHMEM
  1466. config HW_PERF_EVENTS
  1467. bool "Enable hardware performance counter support for perf events"
  1468. depends on PERF_EVENTS && CPU_HAS_PMU
  1469. default y
  1470. help
  1471. Enable hardware performance counter support for perf events. If
  1472. disabled, perf events will use software events only.
  1473. source "mm/Kconfig"
  1474. config FORCE_MAX_ZONEORDER
  1475. int "Maximum zone order" if ARCH_SHMOBILE
  1476. range 11 64 if ARCH_SHMOBILE
  1477. default "9" if SA1111
  1478. default "11"
  1479. help
  1480. The kernel memory allocator divides physically contiguous memory
  1481. blocks into "zones", where each zone is a power of two number of
  1482. pages. This option selects the largest power of two that the kernel
  1483. keeps in the memory allocator. If you need to allocate very large
  1484. blocks of physically contiguous memory, then you may need to
  1485. increase this value.
  1486. This config option is actually maximum order plus one. For example,
  1487. a value of 11 means that the largest free memory block is 2^10 pages.
  1488. config LEDS
  1489. bool "Timer and CPU usage LEDs"
  1490. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1491. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1492. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1493. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1494. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1495. ARCH_AT91 || ARCH_DAVINCI || \
  1496. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1497. help
  1498. If you say Y here, the LEDs on your machine will be used
  1499. to provide useful information about your current system status.
  1500. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1501. be able to select which LEDs are active using the options below. If
  1502. you are compiling a kernel for the EBSA-110 or the LART however, the
  1503. red LED will simply flash regularly to indicate that the system is
  1504. still functional. It is safe to say Y here if you have a CATS
  1505. system, but the driver will do nothing.
  1506. config LEDS_TIMER
  1507. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1508. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1509. || MACH_OMAP_PERSEUS2
  1510. depends on LEDS
  1511. depends on !GENERIC_CLOCKEVENTS
  1512. default y if ARCH_EBSA110
  1513. help
  1514. If you say Y here, one of the system LEDs (the green one on the
  1515. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1516. will flash regularly to indicate that the system is still
  1517. operational. This is mainly useful to kernel hackers who are
  1518. debugging unstable kernels.
  1519. The LART uses the same LED for both Timer LED and CPU usage LED
  1520. functions. You may choose to use both, but the Timer LED function
  1521. will overrule the CPU usage LED.
  1522. config LEDS_CPU
  1523. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1524. !ARCH_OMAP) \
  1525. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1526. || MACH_OMAP_PERSEUS2
  1527. depends on LEDS
  1528. help
  1529. If you say Y here, the red LED will be used to give a good real
  1530. time indication of CPU usage, by lighting whenever the idle task
  1531. is not currently executing.
  1532. The LART uses the same LED for both Timer LED and CPU usage LED
  1533. functions. You may choose to use both, but the Timer LED function
  1534. will overrule the CPU usage LED.
  1535. config ALIGNMENT_TRAP
  1536. bool
  1537. depends on CPU_CP15_MMU
  1538. default y if !ARCH_EBSA110
  1539. select HAVE_PROC_CPU if PROC_FS
  1540. help
  1541. ARM processors cannot fetch/store information which is not
  1542. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1543. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1544. fetch/store instructions will be emulated in software if you say
  1545. here, which has a severe performance impact. This is necessary for
  1546. correct operation of some network protocols. With an IP-only
  1547. configuration it is safe to say N, otherwise say Y.
  1548. config UACCESS_WITH_MEMCPY
  1549. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1550. depends on MMU && EXPERIMENTAL
  1551. default y if CPU_FEROCEON
  1552. help
  1553. Implement faster copy_to_user and clear_user methods for CPU
  1554. cores where a 8-word STM instruction give significantly higher
  1555. memory write throughput than a sequence of individual 32bit stores.
  1556. A possible side effect is a slight increase in scheduling latency
  1557. between threads sharing the same address space if they invoke
  1558. such copy operations with large buffers.
  1559. However, if the CPU data cache is using a write-allocate mode,
  1560. this option is unlikely to provide any performance gain.
  1561. config SECCOMP
  1562. bool
  1563. prompt "Enable seccomp to safely compute untrusted bytecode"
  1564. ---help---
  1565. This kernel feature is useful for number crunching applications
  1566. that may need to compute untrusted bytecode during their
  1567. execution. By using pipes or other transports made available to
  1568. the process as file descriptors supporting the read/write
  1569. syscalls, it's possible to isolate those applications in
  1570. their own address space using seccomp. Once seccomp is
  1571. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1572. and the task is only allowed to execute a few safe syscalls
  1573. defined by each seccomp mode.
  1574. config CC_STACKPROTECTOR
  1575. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1576. depends on EXPERIMENTAL
  1577. help
  1578. This option turns on the -fstack-protector GCC feature. This
  1579. feature puts, at the beginning of functions, a canary value on
  1580. the stack just before the return address, and validates
  1581. the value just before actually returning. Stack based buffer
  1582. overflows (that need to overwrite this return address) now also
  1583. overwrite the canary, which gets detected and the attack is then
  1584. neutralized via a kernel panic.
  1585. This feature requires gcc version 4.2 or above.
  1586. config DEPRECATED_PARAM_STRUCT
  1587. bool "Provide old way to pass kernel parameters"
  1588. help
  1589. This was deprecated in 2001 and announced to live on for 5 years.
  1590. Some old boot loaders still use this way.
  1591. endmenu
  1592. menu "Boot options"
  1593. config USE_OF
  1594. bool "Flattened Device Tree support"
  1595. select OF
  1596. select OF_EARLY_FLATTREE
  1597. select IRQ_DOMAIN
  1598. help
  1599. Include support for flattened device tree machine descriptions.
  1600. # Compressed boot loader in ROM. Yes, we really want to ask about
  1601. # TEXT and BSS so we preserve their values in the config files.
  1602. config ZBOOT_ROM_TEXT
  1603. hex "Compressed ROM boot loader base address"
  1604. default "0"
  1605. help
  1606. The physical address at which the ROM-able zImage is to be
  1607. placed in the target. Platforms which normally make use of
  1608. ROM-able zImage formats normally set this to a suitable
  1609. value in their defconfig file.
  1610. If ZBOOT_ROM is not enabled, this has no effect.
  1611. config ZBOOT_ROM_BSS
  1612. hex "Compressed ROM boot loader BSS address"
  1613. default "0"
  1614. help
  1615. The base address of an area of read/write memory in the target
  1616. for the ROM-able zImage which must be available while the
  1617. decompressor is running. It must be large enough to hold the
  1618. entire decompressed kernel plus an additional 128 KiB.
  1619. Platforms which normally make use of ROM-able zImage formats
  1620. normally set this to a suitable value in their defconfig file.
  1621. If ZBOOT_ROM is not enabled, this has no effect.
  1622. config ZBOOT_ROM
  1623. bool "Compressed boot loader in ROM/flash"
  1624. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1625. help
  1626. Say Y here if you intend to execute your compressed kernel image
  1627. (zImage) directly from ROM or flash. If unsure, say N.
  1628. choice
  1629. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1630. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1631. default ZBOOT_ROM_NONE
  1632. help
  1633. Include experimental SD/MMC loading code in the ROM-able zImage.
  1634. With this enabled it is possible to write the ROM-able zImage
  1635. kernel image to an MMC or SD card and boot the kernel straight
  1636. from the reset vector. At reset the processor Mask ROM will load
  1637. the first part of the ROM-able zImage which in turn loads the
  1638. rest the kernel image to RAM.
  1639. config ZBOOT_ROM_NONE
  1640. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1641. help
  1642. Do not load image from SD or MMC
  1643. config ZBOOT_ROM_MMCIF
  1644. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1645. help
  1646. Load image from MMCIF hardware block.
  1647. config ZBOOT_ROM_SH_MOBILE_SDHI
  1648. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1649. help
  1650. Load image from SDHI hardware block
  1651. endchoice
  1652. config ARM_APPENDED_DTB
  1653. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1654. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1655. help
  1656. With this option, the boot code will look for a device tree binary
  1657. (DTB) appended to zImage
  1658. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1659. This is meant as a backward compatibility convenience for those
  1660. systems with a bootloader that can't be upgraded to accommodate
  1661. the documented boot protocol using a device tree.
  1662. Beware that there is very little in terms of protection against
  1663. this option being confused by leftover garbage in memory that might
  1664. look like a DTB header after a reboot if no actual DTB is appended
  1665. to zImage. Do not leave this option active in a production kernel
  1666. if you don't intend to always append a DTB. Proper passing of the
  1667. location into r2 of a bootloader provided DTB is always preferable
  1668. to this option.
  1669. config ARM_ATAG_DTB_COMPAT
  1670. bool "Supplement the appended DTB with traditional ATAG information"
  1671. depends on ARM_APPENDED_DTB
  1672. help
  1673. Some old bootloaders can't be updated to a DTB capable one, yet
  1674. they provide ATAGs with memory configuration, the ramdisk address,
  1675. the kernel cmdline string, etc. Such information is dynamically
  1676. provided by the bootloader and can't always be stored in a static
  1677. DTB. To allow a device tree enabled kernel to be used with such
  1678. bootloaders, this option allows zImage to extract the information
  1679. from the ATAG list and store it at run time into the appended DTB.
  1680. config CMDLINE
  1681. string "Default kernel command string"
  1682. default ""
  1683. help
  1684. On some architectures (EBSA110 and CATS), there is currently no way
  1685. for the boot loader to pass arguments to the kernel. For these
  1686. architectures, you should supply some command-line options at build
  1687. time by entering them here. As a minimum, you should specify the
  1688. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1689. choice
  1690. prompt "Kernel command line type" if CMDLINE != ""
  1691. default CMDLINE_FROM_BOOTLOADER
  1692. config CMDLINE_FROM_BOOTLOADER
  1693. bool "Use bootloader kernel arguments if available"
  1694. help
  1695. Uses the command-line options passed by the boot loader. If
  1696. the boot loader doesn't provide any, the default kernel command
  1697. string provided in CMDLINE will be used.
  1698. config CMDLINE_EXTEND
  1699. bool "Extend bootloader kernel arguments"
  1700. help
  1701. The command-line arguments provided by the boot loader will be
  1702. appended to the default kernel command string.
  1703. config CMDLINE_FORCE
  1704. bool "Always use the default kernel command string"
  1705. help
  1706. Always use the default kernel command string, even if the boot
  1707. loader passes other arguments to the kernel.
  1708. This is useful if you cannot or don't want to change the
  1709. command-line options your boot loader passes to the kernel.
  1710. endchoice
  1711. config XIP_KERNEL
  1712. bool "Kernel Execute-In-Place from ROM"
  1713. depends on !ZBOOT_ROM && !ARM_LPAE
  1714. help
  1715. Execute-In-Place allows the kernel to run from non-volatile storage
  1716. directly addressable by the CPU, such as NOR flash. This saves RAM
  1717. space since the text section of the kernel is not loaded from flash
  1718. to RAM. Read-write sections, such as the data section and stack,
  1719. are still copied to RAM. The XIP kernel is not compressed since
  1720. it has to run directly from flash, so it will take more space to
  1721. store it. The flash address used to link the kernel object files,
  1722. and for storing it, is configuration dependent. Therefore, if you
  1723. say Y here, you must know the proper physical address where to
  1724. store the kernel image depending on your own flash memory usage.
  1725. Also note that the make target becomes "make xipImage" rather than
  1726. "make zImage" or "make Image". The final kernel binary to put in
  1727. ROM memory will be arch/arm/boot/xipImage.
  1728. If unsure, say N.
  1729. config XIP_PHYS_ADDR
  1730. hex "XIP Kernel Physical Location"
  1731. depends on XIP_KERNEL
  1732. default "0x00080000"
  1733. help
  1734. This is the physical address in your flash memory the kernel will
  1735. be linked for and stored to. This address is dependent on your
  1736. own flash usage.
  1737. config KEXEC
  1738. bool "Kexec system call (EXPERIMENTAL)"
  1739. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1740. help
  1741. kexec is a system call that implements the ability to shutdown your
  1742. current kernel, and to start another kernel. It is like a reboot
  1743. but it is independent of the system firmware. And like a reboot
  1744. you can start any kernel with it, not just Linux.
  1745. It is an ongoing process to be certain the hardware in a machine
  1746. is properly shutdown, so do not be surprised if this code does not
  1747. initially work for you. It may help to enable device hotplugging
  1748. support.
  1749. config ATAGS_PROC
  1750. bool "Export atags in procfs"
  1751. depends on KEXEC
  1752. default y
  1753. help
  1754. Should the atags used to boot the kernel be exported in an "atags"
  1755. file in procfs. Useful with kexec.
  1756. config CRASH_DUMP
  1757. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1758. depends on EXPERIMENTAL
  1759. help
  1760. Generate crash dump after being started by kexec. This should
  1761. be normally only set in special crash dump kernels which are
  1762. loaded in the main kernel with kexec-tools into a specially
  1763. reserved region and then later executed after a crash by
  1764. kdump/kexec. The crash dump kernel must be compiled to a
  1765. memory address not used by the main kernel
  1766. For more details see Documentation/kdump/kdump.txt
  1767. config AUTO_ZRELADDR
  1768. bool "Auto calculation of the decompressed kernel image address"
  1769. depends on !ZBOOT_ROM && !ARCH_U300
  1770. help
  1771. ZRELADDR is the physical address where the decompressed kernel
  1772. image will be placed. If AUTO_ZRELADDR is selected, the address
  1773. will be determined at run-time by masking the current IP with
  1774. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1775. from start of memory.
  1776. endmenu
  1777. menu "CPU Power Management"
  1778. if ARCH_HAS_CPUFREQ
  1779. source "drivers/cpufreq/Kconfig"
  1780. config CPU_FREQ_IMX
  1781. tristate "CPUfreq driver for i.MX CPUs"
  1782. depends on ARCH_MXC && CPU_FREQ
  1783. help
  1784. This enables the CPUfreq driver for i.MX CPUs.
  1785. config CPU_FREQ_SA1100
  1786. bool
  1787. config CPU_FREQ_SA1110
  1788. bool
  1789. config CPU_FREQ_INTEGRATOR
  1790. tristate "CPUfreq driver for ARM Integrator CPUs"
  1791. depends on ARCH_INTEGRATOR && CPU_FREQ
  1792. default y
  1793. help
  1794. This enables the CPUfreq driver for ARM Integrator CPUs.
  1795. For details, take a look at <file:Documentation/cpu-freq>.
  1796. If in doubt, say Y.
  1797. config CPU_FREQ_PXA
  1798. bool
  1799. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1800. default y
  1801. select CPU_FREQ_TABLE
  1802. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1803. config CPU_FREQ_S3C
  1804. bool
  1805. help
  1806. Internal configuration node for common cpufreq on Samsung SoC
  1807. config CPU_FREQ_S3C24XX
  1808. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1809. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1810. select CPU_FREQ_S3C
  1811. help
  1812. This enables the CPUfreq driver for the Samsung S3C24XX family
  1813. of CPUs.
  1814. For details, take a look at <file:Documentation/cpu-freq>.
  1815. If in doubt, say N.
  1816. config CPU_FREQ_S3C24XX_PLL
  1817. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1818. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1819. help
  1820. Compile in support for changing the PLL frequency from the
  1821. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1822. after a frequency change, so by default it is not enabled.
  1823. This also means that the PLL tables for the selected CPU(s) will
  1824. be built which may increase the size of the kernel image.
  1825. config CPU_FREQ_S3C24XX_DEBUG
  1826. bool "Debug CPUfreq Samsung driver core"
  1827. depends on CPU_FREQ_S3C24XX
  1828. help
  1829. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1830. config CPU_FREQ_S3C24XX_IODEBUG
  1831. bool "Debug CPUfreq Samsung driver IO timing"
  1832. depends on CPU_FREQ_S3C24XX
  1833. help
  1834. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1835. config CPU_FREQ_S3C24XX_DEBUGFS
  1836. bool "Export debugfs for CPUFreq"
  1837. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1838. help
  1839. Export status information via debugfs.
  1840. endif
  1841. source "drivers/cpuidle/Kconfig"
  1842. endmenu
  1843. menu "Floating point emulation"
  1844. comment "At least one emulation must be selected"
  1845. config FPE_NWFPE
  1846. bool "NWFPE math emulation"
  1847. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1848. ---help---
  1849. Say Y to include the NWFPE floating point emulator in the kernel.
  1850. This is necessary to run most binaries. Linux does not currently
  1851. support floating point hardware so you need to say Y here even if
  1852. your machine has an FPA or floating point co-processor podule.
  1853. You may say N here if you are going to load the Acorn FPEmulator
  1854. early in the bootup.
  1855. config FPE_NWFPE_XP
  1856. bool "Support extended precision"
  1857. depends on FPE_NWFPE
  1858. help
  1859. Say Y to include 80-bit support in the kernel floating-point
  1860. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1861. Note that gcc does not generate 80-bit operations by default,
  1862. so in most cases this option only enlarges the size of the
  1863. floating point emulator without any good reason.
  1864. You almost surely want to say N here.
  1865. config FPE_FASTFPE
  1866. bool "FastFPE math emulation (EXPERIMENTAL)"
  1867. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1868. ---help---
  1869. Say Y here to include the FAST floating point emulator in the kernel.
  1870. This is an experimental much faster emulator which now also has full
  1871. precision for the mantissa. It does not support any exceptions.
  1872. It is very simple, and approximately 3-6 times faster than NWFPE.
  1873. It should be sufficient for most programs. It may be not suitable
  1874. for scientific calculations, but you have to check this for yourself.
  1875. If you do not feel you need a faster FP emulation you should better
  1876. choose NWFPE.
  1877. config VFP
  1878. bool "VFP-format floating point maths"
  1879. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1880. help
  1881. Say Y to include VFP support code in the kernel. This is needed
  1882. if your hardware includes a VFP unit.
  1883. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1884. release notes and additional status information.
  1885. Say N if your target does not have VFP hardware.
  1886. config VFPv3
  1887. bool
  1888. depends on VFP
  1889. default y if CPU_V7
  1890. config NEON
  1891. bool "Advanced SIMD (NEON) Extension support"
  1892. depends on VFPv3 && CPU_V7
  1893. help
  1894. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1895. Extension.
  1896. endmenu
  1897. menu "Userspace binary formats"
  1898. source "fs/Kconfig.binfmt"
  1899. config ARTHUR
  1900. tristate "RISC OS personality"
  1901. depends on !AEABI
  1902. help
  1903. Say Y here to include the kernel code necessary if you want to run
  1904. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1905. experimental; if this sounds frightening, say N and sleep in peace.
  1906. You can also say M here to compile this support as a module (which
  1907. will be called arthur).
  1908. endmenu
  1909. menu "Power management options"
  1910. source "kernel/power/Kconfig"
  1911. config ARCH_SUSPEND_POSSIBLE
  1912. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1913. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1914. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1915. def_bool y
  1916. config ARM_CPU_SUSPEND
  1917. def_bool PM_SLEEP
  1918. endmenu
  1919. source "net/Kconfig"
  1920. source "drivers/Kconfig"
  1921. source "fs/Kconfig"
  1922. source "arch/arm/Kconfig.debug"
  1923. source "security/Kconfig"
  1924. source "crypto/Kconfig"
  1925. source "lib/Kconfig"