hw.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <linux/firmware.h>
  22. #include "mac.h"
  23. #include "ani.h"
  24. #include "eeprom.h"
  25. #include "calib.h"
  26. #include "reg.h"
  27. #include "phy.h"
  28. #include "btcoex.h"
  29. #include "../regd.h"
  30. #define ATHEROS_VENDOR_ID 0x168c
  31. #define AR5416_DEVID_PCI 0x0023
  32. #define AR5416_DEVID_PCIE 0x0024
  33. #define AR9160_DEVID_PCI 0x0027
  34. #define AR9280_DEVID_PCI 0x0029
  35. #define AR9280_DEVID_PCIE 0x002a
  36. #define AR9285_DEVID_PCIE 0x002b
  37. #define AR2427_DEVID_PCIE 0x002c
  38. #define AR9287_DEVID_PCI 0x002d
  39. #define AR9287_DEVID_PCIE 0x002e
  40. #define AR9300_DEVID_PCIE 0x0030
  41. #define AR9300_DEVID_AR9340 0x0031
  42. #define AR9300_DEVID_AR9485_PCIE 0x0032
  43. #define AR9300_DEVID_AR9580 0x0033
  44. #define AR9300_DEVID_AR9462 0x0034
  45. #define AR9300_DEVID_AR9330 0x0035
  46. #define AR9300_DEVID_QCA955X 0x0038
  47. #define AR9485_DEVID_AR1111 0x0037
  48. #define AR9300_DEVID_AR9565 0x0036
  49. #define AR5416_AR9100_DEVID 0x000b
  50. #define AR_SUBVENDOR_ID_NOG 0x0e11
  51. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  52. #define AR5416_MAGIC 0x19641014
  53. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  54. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  55. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  56. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  57. #define ATH_DEFAULT_NOISE_FLOOR -95
  58. #define ATH9K_RSSI_BAD -128
  59. #define ATH9K_NUM_CHANNELS 38
  60. /* Register read/write primitives */
  61. #define REG_WRITE(_ah, _reg, _val) \
  62. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  63. #define REG_READ(_ah, _reg) \
  64. (_ah)->reg_ops.read((_ah), (_reg))
  65. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  66. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  67. #define REG_RMW(_ah, _reg, _set, _clr) \
  68. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  69. #define ENABLE_REGWRITE_BUFFER(_ah) \
  70. do { \
  71. if ((_ah)->reg_ops.enable_write_buffer) \
  72. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  73. } while (0)
  74. #define REGWRITE_BUFFER_FLUSH(_ah) \
  75. do { \
  76. if ((_ah)->reg_ops.write_flush) \
  77. (_ah)->reg_ops.write_flush((_ah)); \
  78. } while (0)
  79. #define PR_EEP(_s, _val) \
  80. do { \
  81. len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
  82. _s, (_val)); \
  83. } while (0)
  84. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  85. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  86. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  87. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  88. #define REG_READ_FIELD(_a, _r, _f) \
  89. (((REG_READ(_a, _r) & _f) >> _f##_S))
  90. #define REG_SET_BIT(_a, _r, _f) \
  91. REG_RMW(_a, _r, (_f), 0)
  92. #define REG_CLR_BIT(_a, _r, _f) \
  93. REG_RMW(_a, _r, 0, (_f))
  94. #define DO_DELAY(x) do { \
  95. if (((++(x) % 64) == 0) && \
  96. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  97. != ATH_USB)) \
  98. udelay(1); \
  99. } while (0)
  100. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  101. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  102. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  103. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  104. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  105. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  106. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  107. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  108. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  109. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
  110. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
  111. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
  112. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
  113. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
  114. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
  115. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
  116. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
  117. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
  118. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
  119. #define AR_GPIOD_MASK 0x00001FFF
  120. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  121. #define BASE_ACTIVATE_DELAY 100
  122. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  123. #define COEF_SCALE_S 24
  124. #define HT40_CHANNEL_CENTER_SHIFT 10
  125. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  126. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  127. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  128. #define ATH9K_NUM_QUEUES 10
  129. #define MAX_RATE_POWER 63
  130. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  131. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  132. #define AH_TIME_QUANTUM 10
  133. #define AR_KEYTABLE_SIZE 128
  134. #define POWER_UP_TIME 10000
  135. #define SPUR_RSSI_THRESH 40
  136. #define UPPER_5G_SUB_BAND_START 5700
  137. #define MID_5G_SUB_BAND_START 5400
  138. #define CAB_TIMEOUT_VAL 10
  139. #define BEACON_TIMEOUT_VAL 10
  140. #define MIN_BEACON_TIMEOUT_VAL 1
  141. #define SLEEP_SLOP 3
  142. #define INIT_CONFIG_STATUS 0x00000000
  143. #define INIT_RSSI_THR 0x00000700
  144. #define INIT_BCON_CNTRL_REG 0x00000000
  145. #define TU_TO_USEC(_tu) ((_tu) << 10)
  146. #define ATH9K_HW_RX_HP_QDEPTH 16
  147. #define ATH9K_HW_RX_LP_QDEPTH 128
  148. #define PAPRD_GAIN_TABLE_ENTRIES 32
  149. #define PAPRD_TABLE_SZ 24
  150. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  151. /*
  152. * Wake on Wireless
  153. */
  154. /* Keep Alive Frame */
  155. #define KAL_FRAME_LEN 28
  156. #define KAL_FRAME_TYPE 0x2 /* data frame */
  157. #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
  158. #define KAL_DURATION_ID 0x3d
  159. #define KAL_NUM_DATA_WORDS 6
  160. #define KAL_NUM_DESC_WORDS 12
  161. #define KAL_ANTENNA_MODE 1
  162. #define KAL_TO_DS 1
  163. #define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
  164. #define KAL_TIMEOUT 900
  165. #define MAX_PATTERN_SIZE 256
  166. #define MAX_PATTERN_MASK_SIZE 32
  167. #define MAX_NUM_PATTERN 8
  168. #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
  169. deauthenticate packets */
  170. /*
  171. * WoW trigger mapping to hardware code
  172. */
  173. #define AH_WOW_USER_PATTERN_EN BIT(0)
  174. #define AH_WOW_MAGIC_PATTERN_EN BIT(1)
  175. #define AH_WOW_LINK_CHANGE BIT(2)
  176. #define AH_WOW_BEACON_MISS BIT(3)
  177. enum ath_hw_txq_subtype {
  178. ATH_TXQ_AC_BE = 0,
  179. ATH_TXQ_AC_BK = 1,
  180. ATH_TXQ_AC_VI = 2,
  181. ATH_TXQ_AC_VO = 3,
  182. };
  183. enum ath_ini_subsys {
  184. ATH_INI_PRE = 0,
  185. ATH_INI_CORE,
  186. ATH_INI_POST,
  187. ATH_INI_NUM_SPLIT,
  188. };
  189. enum ath9k_hw_caps {
  190. ATH9K_HW_CAP_HT = BIT(0),
  191. ATH9K_HW_CAP_RFSILENT = BIT(1),
  192. ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
  193. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
  194. ATH9K_HW_CAP_EDMA = BIT(4),
  195. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
  196. ATH9K_HW_CAP_LDPC = BIT(6),
  197. ATH9K_HW_CAP_FASTCLOCK = BIT(7),
  198. ATH9K_HW_CAP_SGI_20 = BIT(8),
  199. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
  200. ATH9K_HW_CAP_2GHZ = BIT(11),
  201. ATH9K_HW_CAP_5GHZ = BIT(12),
  202. ATH9K_HW_CAP_APM = BIT(13),
  203. ATH9K_HW_CAP_RTT = BIT(14),
  204. ATH9K_HW_CAP_MCI = BIT(15),
  205. ATH9K_HW_CAP_DFS = BIT(16),
  206. ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(17),
  207. ATH9K_HW_CAP_PAPRD = BIT(18),
  208. ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(19),
  209. ATH9K_HW_CAP_BT_ANT_DIV = BIT(20),
  210. };
  211. /*
  212. * WoW device capabilities
  213. * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
  214. * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
  215. * an exact user defined pattern or de-authentication/disassoc pattern.
  216. * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
  217. * bytes of the pattern for user defined pattern, de-authentication and
  218. * disassociation patterns for all types of possible frames recieved
  219. * of those types.
  220. */
  221. struct ath9k_hw_capabilities {
  222. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  223. u16 rts_aggr_limit;
  224. u8 tx_chainmask;
  225. u8 rx_chainmask;
  226. u8 max_txchains;
  227. u8 max_rxchains;
  228. u8 num_gpio_pins;
  229. u8 rx_hp_qdepth;
  230. u8 rx_lp_qdepth;
  231. u8 rx_status_len;
  232. u8 tx_desc_len;
  233. u8 txs_len;
  234. };
  235. struct ath9k_ops_config {
  236. int dma_beacon_response_time;
  237. int sw_beacon_response_time;
  238. int additional_swba_backoff;
  239. int ack_6mb;
  240. u32 cwm_ignore_extcca;
  241. bool pcieSerDesWrite;
  242. u8 pcie_clock_req;
  243. u32 pcie_waen;
  244. u8 analog_shiftreg;
  245. u32 ofdm_trig_low;
  246. u32 ofdm_trig_high;
  247. u32 cck_trig_high;
  248. u32 cck_trig_low;
  249. u32 enable_paprd;
  250. int serialize_regmode;
  251. bool rx_intr_mitigation;
  252. bool tx_intr_mitigation;
  253. #define SPUR_DISABLE 0
  254. #define SPUR_ENABLE_IOCTL 1
  255. #define SPUR_ENABLE_EEPROM 2
  256. #define AR_SPUR_5413_1 1640
  257. #define AR_SPUR_5413_2 1200
  258. #define AR_NO_SPUR 0x8000
  259. #define AR_BASE_FREQ_2GHZ 2300
  260. #define AR_BASE_FREQ_5GHZ 4900
  261. #define AR_SPUR_FEEQ_BOUND_HT40 19
  262. #define AR_SPUR_FEEQ_BOUND_HT20 10
  263. int spurmode;
  264. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  265. u8 max_txtrig_level;
  266. u16 ani_poll_interval; /* ANI poll interval in ms */
  267. /* Platform specific config */
  268. u32 aspm_l1_fix;
  269. u32 xlna_gpio;
  270. u32 ant_ctrl_comm2g_switch_enable;
  271. bool xatten_margin_cfg;
  272. bool alt_mingainidx;
  273. };
  274. enum ath9k_int {
  275. ATH9K_INT_RX = 0x00000001,
  276. ATH9K_INT_RXDESC = 0x00000002,
  277. ATH9K_INT_RXHP = 0x00000001,
  278. ATH9K_INT_RXLP = 0x00000002,
  279. ATH9K_INT_RXNOFRM = 0x00000008,
  280. ATH9K_INT_RXEOL = 0x00000010,
  281. ATH9K_INT_RXORN = 0x00000020,
  282. ATH9K_INT_TX = 0x00000040,
  283. ATH9K_INT_TXDESC = 0x00000080,
  284. ATH9K_INT_TIM_TIMER = 0x00000100,
  285. ATH9K_INT_MCI = 0x00000200,
  286. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  287. ATH9K_INT_TXURN = 0x00000800,
  288. ATH9K_INT_MIB = 0x00001000,
  289. ATH9K_INT_RXPHY = 0x00004000,
  290. ATH9K_INT_RXKCM = 0x00008000,
  291. ATH9K_INT_SWBA = 0x00010000,
  292. ATH9K_INT_BMISS = 0x00040000,
  293. ATH9K_INT_BNR = 0x00100000,
  294. ATH9K_INT_TIM = 0x00200000,
  295. ATH9K_INT_DTIM = 0x00400000,
  296. ATH9K_INT_DTIMSYNC = 0x00800000,
  297. ATH9K_INT_GPIO = 0x01000000,
  298. ATH9K_INT_CABEND = 0x02000000,
  299. ATH9K_INT_TSFOOR = 0x04000000,
  300. ATH9K_INT_GENTIMER = 0x08000000,
  301. ATH9K_INT_CST = 0x10000000,
  302. ATH9K_INT_GTT = 0x20000000,
  303. ATH9K_INT_FATAL = 0x40000000,
  304. ATH9K_INT_GLOBAL = 0x80000000,
  305. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  306. ATH9K_INT_DTIM |
  307. ATH9K_INT_DTIMSYNC |
  308. ATH9K_INT_TSFOOR |
  309. ATH9K_INT_CABEND,
  310. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  311. ATH9K_INT_RXDESC |
  312. ATH9K_INT_RXEOL |
  313. ATH9K_INT_RXORN |
  314. ATH9K_INT_TXURN |
  315. ATH9K_INT_TXDESC |
  316. ATH9K_INT_MIB |
  317. ATH9K_INT_RXPHY |
  318. ATH9K_INT_RXKCM |
  319. ATH9K_INT_SWBA |
  320. ATH9K_INT_BMISS |
  321. ATH9K_INT_GPIO,
  322. ATH9K_INT_NOCARD = 0xffffffff
  323. };
  324. #define MAX_RTT_TABLE_ENTRY 6
  325. #define MAX_IQCAL_MEASUREMENT 8
  326. #define MAX_CL_TAB_ENTRY 16
  327. #define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
  328. enum ath9k_cal_flags {
  329. RTT_DONE,
  330. PAPRD_PACKET_SENT,
  331. PAPRD_DONE,
  332. NFCAL_PENDING,
  333. NFCAL_INTF,
  334. TXIQCAL_DONE,
  335. TXCLCAL_DONE,
  336. SW_PKDET_DONE,
  337. };
  338. struct ath9k_hw_cal_data {
  339. u16 channel;
  340. u16 channelFlags;
  341. unsigned long cal_flags;
  342. int32_t CalValid;
  343. int8_t iCoff;
  344. int8_t qCoff;
  345. u8 caldac[2];
  346. u16 small_signal_gain[AR9300_MAX_CHAINS];
  347. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  348. u32 num_measures[AR9300_MAX_CHAINS];
  349. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  350. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  351. u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
  352. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  353. };
  354. struct ath9k_channel {
  355. struct ieee80211_channel *chan;
  356. u16 channel;
  357. u16 channelFlags;
  358. s16 noisefloor;
  359. };
  360. #define CHANNEL_5GHZ BIT(0)
  361. #define CHANNEL_HALF BIT(1)
  362. #define CHANNEL_QUARTER BIT(2)
  363. #define CHANNEL_HT BIT(3)
  364. #define CHANNEL_HT40PLUS BIT(4)
  365. #define CHANNEL_HT40MINUS BIT(5)
  366. #define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
  367. #define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
  368. #define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
  369. #define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
  370. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  371. (IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  372. #define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
  373. #define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
  374. #define IS_CHAN_HT40(_c) \
  375. (!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
  376. #define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
  377. #define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
  378. enum ath9k_power_mode {
  379. ATH9K_PM_AWAKE = 0,
  380. ATH9K_PM_FULL_SLEEP,
  381. ATH9K_PM_NETWORK_SLEEP,
  382. ATH9K_PM_UNDEFINED
  383. };
  384. enum ser_reg_mode {
  385. SER_REG_MODE_OFF = 0,
  386. SER_REG_MODE_ON = 1,
  387. SER_REG_MODE_AUTO = 2,
  388. };
  389. enum ath9k_rx_qtype {
  390. ATH9K_RX_QUEUE_HP,
  391. ATH9K_RX_QUEUE_LP,
  392. ATH9K_RX_QUEUE_MAX,
  393. };
  394. struct ath9k_beacon_state {
  395. u32 bs_nexttbtt;
  396. u32 bs_nextdtim;
  397. u32 bs_intval;
  398. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  399. u32 bs_dtimperiod;
  400. u16 bs_cfpperiod;
  401. u16 bs_cfpmaxduration;
  402. u32 bs_cfpnext;
  403. u16 bs_timoffset;
  404. u16 bs_bmissthreshold;
  405. u32 bs_sleepduration;
  406. u32 bs_tsfoor_threshold;
  407. };
  408. struct chan_centers {
  409. u16 synth_center;
  410. u16 ctl_center;
  411. u16 ext_center;
  412. };
  413. enum {
  414. ATH9K_RESET_POWER_ON,
  415. ATH9K_RESET_WARM,
  416. ATH9K_RESET_COLD,
  417. };
  418. struct ath9k_hw_version {
  419. u32 magic;
  420. u16 devid;
  421. u16 subvendorid;
  422. u32 macVersion;
  423. u16 macRev;
  424. u16 phyRev;
  425. u16 analog5GhzRev;
  426. u16 analog2GhzRev;
  427. enum ath_usb_dev usbdev;
  428. };
  429. /* Generic TSF timer definitions */
  430. #define ATH_MAX_GEN_TIMER 16
  431. #define AR_GENTMR_BIT(_index) (1 << (_index))
  432. /*
  433. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  434. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  435. */
  436. #define debruijn32 0x077CB531U
  437. struct ath_gen_timer_configuration {
  438. u32 next_addr;
  439. u32 period_addr;
  440. u32 mode_addr;
  441. u32 mode_mask;
  442. };
  443. struct ath_gen_timer {
  444. void (*trigger)(void *arg);
  445. void (*overflow)(void *arg);
  446. void *arg;
  447. u8 index;
  448. };
  449. struct ath_gen_timer_table {
  450. u32 gen_timer_index[32];
  451. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  452. union {
  453. unsigned long timer_bits;
  454. u16 val;
  455. } timer_mask;
  456. };
  457. struct ath_hw_antcomb_conf {
  458. u8 main_lna_conf;
  459. u8 alt_lna_conf;
  460. u8 fast_div_bias;
  461. u8 main_gaintb;
  462. u8 alt_gaintb;
  463. int lna1_lna2_delta;
  464. int lna1_lna2_switch_delta;
  465. u8 div_group;
  466. };
  467. /**
  468. * struct ath_hw_radar_conf - radar detection initialization parameters
  469. *
  470. * @pulse_inband: threshold for checking the ratio of in-band power
  471. * to total power for short radar pulses (half dB steps)
  472. * @pulse_inband_step: threshold for checking an in-band power to total
  473. * power ratio increase for short radar pulses (half dB steps)
  474. * @pulse_height: threshold for detecting the beginning of a short
  475. * radar pulse (dB step)
  476. * @pulse_rssi: threshold for detecting if a short radar pulse is
  477. * gone (dB step)
  478. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  479. *
  480. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  481. * @radar_inband: threshold for checking the ratio of in-band power
  482. * to total power for long radar pulses (half dB steps)
  483. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  484. *
  485. * @ext_channel: enable extension channel radar detection
  486. */
  487. struct ath_hw_radar_conf {
  488. unsigned int pulse_inband;
  489. unsigned int pulse_inband_step;
  490. unsigned int pulse_height;
  491. unsigned int pulse_rssi;
  492. unsigned int pulse_maxlen;
  493. unsigned int radar_rssi;
  494. unsigned int radar_inband;
  495. int fir_power;
  496. bool ext_channel;
  497. };
  498. /**
  499. * struct ath_hw_private_ops - callbacks used internally by hardware code
  500. *
  501. * This structure contains private callbacks designed to only be used internally
  502. * by the hardware core.
  503. *
  504. * @init_cal_settings: setup types of calibrations supported
  505. * @init_cal: starts actual calibration
  506. *
  507. * @init_mode_gain_regs: Initialize TX/RX gain registers
  508. *
  509. * @rf_set_freq: change frequency
  510. * @spur_mitigate_freq: spur mitigation
  511. * @set_rf_regs:
  512. * @compute_pll_control: compute the PLL control value to use for
  513. * AR_RTC_PLL_CONTROL for a given channel
  514. * @setup_calibration: set up calibration
  515. * @iscal_supported: used to query if a type of calibration is supported
  516. *
  517. * @ani_cache_ini_regs: cache the values for ANI from the initial
  518. * register settings through the register initialization.
  519. */
  520. struct ath_hw_private_ops {
  521. /* Calibration ops */
  522. void (*init_cal_settings)(struct ath_hw *ah);
  523. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  524. void (*init_mode_gain_regs)(struct ath_hw *ah);
  525. void (*setup_calibration)(struct ath_hw *ah,
  526. struct ath9k_cal_list *currCal);
  527. /* PHY ops */
  528. int (*rf_set_freq)(struct ath_hw *ah,
  529. struct ath9k_channel *chan);
  530. void (*spur_mitigate_freq)(struct ath_hw *ah,
  531. struct ath9k_channel *chan);
  532. bool (*set_rf_regs)(struct ath_hw *ah,
  533. struct ath9k_channel *chan,
  534. u16 modesIndex);
  535. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  536. void (*init_bb)(struct ath_hw *ah,
  537. struct ath9k_channel *chan);
  538. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  539. void (*olc_init)(struct ath_hw *ah);
  540. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  541. void (*mark_phy_inactive)(struct ath_hw *ah);
  542. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  543. bool (*rfbus_req)(struct ath_hw *ah);
  544. void (*rfbus_done)(struct ath_hw *ah);
  545. void (*restore_chainmask)(struct ath_hw *ah);
  546. u32 (*compute_pll_control)(struct ath_hw *ah,
  547. struct ath9k_channel *chan);
  548. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  549. int param);
  550. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  551. void (*set_radar_params)(struct ath_hw *ah,
  552. struct ath_hw_radar_conf *conf);
  553. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  554. u8 *ini_reloaded);
  555. /* ANI */
  556. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  557. };
  558. /**
  559. * struct ath_spec_scan - parameters for Atheros spectral scan
  560. *
  561. * @enabled: enable/disable spectral scan
  562. * @short_repeat: controls whether the chip is in spectral scan mode
  563. * for 4 usec (enabled) or 204 usec (disabled)
  564. * @count: number of scan results requested. There are special meanings
  565. * in some chip revisions:
  566. * AR92xx: highest bit set (>=128) for endless mode
  567. * (spectral scan won't stopped until explicitly disabled)
  568. * AR9300 and newer: 0 for endless mode
  569. * @endless: true if endless mode is intended. Otherwise, count value is
  570. * corrected to the next possible value.
  571. * @period: time duration between successive spectral scan entry points
  572. * (period*256*Tclk). Tclk = ath_common->clockrate
  573. * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
  574. *
  575. * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
  576. * Typically it's 44MHz in 2/5GHz on later chips, but there's
  577. * a "fast clock" check for this in 5GHz.
  578. *
  579. */
  580. struct ath_spec_scan {
  581. bool enabled;
  582. bool short_repeat;
  583. bool endless;
  584. u8 count;
  585. u8 period;
  586. u8 fft_period;
  587. };
  588. /**
  589. * struct ath_hw_ops - callbacks used by hardware code and driver code
  590. *
  591. * This structure contains callbacks designed to to be used internally by
  592. * hardware code and also by the lower level driver.
  593. *
  594. * @config_pci_powersave:
  595. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  596. *
  597. * @spectral_scan_config: set parameters for spectral scan and enable/disable it
  598. * @spectral_scan_trigger: trigger a spectral scan run
  599. * @spectral_scan_wait: wait for a spectral scan run to finish
  600. */
  601. struct ath_hw_ops {
  602. void (*config_pci_powersave)(struct ath_hw *ah,
  603. bool power_off);
  604. void (*rx_enable)(struct ath_hw *ah);
  605. void (*set_desc_link)(void *ds, u32 link);
  606. bool (*calibrate)(struct ath_hw *ah,
  607. struct ath9k_channel *chan,
  608. u8 rxchainmask,
  609. bool longcal);
  610. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  611. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  612. struct ath_tx_info *i);
  613. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  614. struct ath_tx_status *ts);
  615. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  616. struct ath_hw_antcomb_conf *antconf);
  617. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  618. struct ath_hw_antcomb_conf *antconf);
  619. void (*spectral_scan_config)(struct ath_hw *ah,
  620. struct ath_spec_scan *param);
  621. void (*spectral_scan_trigger)(struct ath_hw *ah);
  622. void (*spectral_scan_wait)(struct ath_hw *ah);
  623. void (*tx99_start)(struct ath_hw *ah, u32 qnum);
  624. void (*tx99_stop)(struct ath_hw *ah);
  625. void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
  626. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  627. void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
  628. #endif
  629. };
  630. struct ath_nf_limits {
  631. s16 max;
  632. s16 min;
  633. s16 nominal;
  634. };
  635. enum ath_cal_list {
  636. TX_IQ_CAL = BIT(0),
  637. TX_IQ_ON_AGC_CAL = BIT(1),
  638. TX_CL_CAL = BIT(2),
  639. };
  640. /* ah_flags */
  641. #define AH_USE_EEPROM 0x1
  642. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  643. #define AH_FASTCC 0x4
  644. struct ath_hw {
  645. struct ath_ops reg_ops;
  646. struct device *dev;
  647. struct ieee80211_hw *hw;
  648. struct ath_common common;
  649. struct ath9k_hw_version hw_version;
  650. struct ath9k_ops_config config;
  651. struct ath9k_hw_capabilities caps;
  652. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  653. struct ath9k_channel *curchan;
  654. union {
  655. struct ar5416_eeprom_def def;
  656. struct ar5416_eeprom_4k map4k;
  657. struct ar9287_eeprom map9287;
  658. struct ar9300_eeprom ar9300_eep;
  659. } eeprom;
  660. const struct eeprom_ops *eep_ops;
  661. bool sw_mgmt_crypto;
  662. bool is_pciexpress;
  663. bool aspm_enabled;
  664. bool is_monitoring;
  665. bool need_an_top2_fixup;
  666. u16 tx_trig_level;
  667. u32 nf_regs[6];
  668. struct ath_nf_limits nf_2g;
  669. struct ath_nf_limits nf_5g;
  670. u16 rfsilent;
  671. u32 rfkill_gpio;
  672. u32 rfkill_polarity;
  673. u32 ah_flags;
  674. bool reset_power_on;
  675. bool htc_reset_init;
  676. enum nl80211_iftype opmode;
  677. enum ath9k_power_mode power_mode;
  678. s8 noise;
  679. struct ath9k_hw_cal_data *caldata;
  680. struct ath9k_pacal_info pacal_info;
  681. struct ar5416Stats stats;
  682. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  683. enum ath9k_int imask;
  684. u32 imrs2_reg;
  685. u32 txok_interrupt_mask;
  686. u32 txerr_interrupt_mask;
  687. u32 txdesc_interrupt_mask;
  688. u32 txeol_interrupt_mask;
  689. u32 txurn_interrupt_mask;
  690. atomic_t intr_ref_cnt;
  691. bool chip_fullsleep;
  692. u32 atim_window;
  693. u32 modes_index;
  694. /* Calibration */
  695. u32 supp_cals;
  696. struct ath9k_cal_list iq_caldata;
  697. struct ath9k_cal_list adcgain_caldata;
  698. struct ath9k_cal_list adcdc_caldata;
  699. struct ath9k_cal_list *cal_list;
  700. struct ath9k_cal_list *cal_list_last;
  701. struct ath9k_cal_list *cal_list_curr;
  702. #define totalPowerMeasI meas0.unsign
  703. #define totalPowerMeasQ meas1.unsign
  704. #define totalIqCorrMeas meas2.sign
  705. #define totalAdcIOddPhase meas0.unsign
  706. #define totalAdcIEvenPhase meas1.unsign
  707. #define totalAdcQOddPhase meas2.unsign
  708. #define totalAdcQEvenPhase meas3.unsign
  709. #define totalAdcDcOffsetIOddPhase meas0.sign
  710. #define totalAdcDcOffsetIEvenPhase meas1.sign
  711. #define totalAdcDcOffsetQOddPhase meas2.sign
  712. #define totalAdcDcOffsetQEvenPhase meas3.sign
  713. union {
  714. u32 unsign[AR5416_MAX_CHAINS];
  715. int32_t sign[AR5416_MAX_CHAINS];
  716. } meas0;
  717. union {
  718. u32 unsign[AR5416_MAX_CHAINS];
  719. int32_t sign[AR5416_MAX_CHAINS];
  720. } meas1;
  721. union {
  722. u32 unsign[AR5416_MAX_CHAINS];
  723. int32_t sign[AR5416_MAX_CHAINS];
  724. } meas2;
  725. union {
  726. u32 unsign[AR5416_MAX_CHAINS];
  727. int32_t sign[AR5416_MAX_CHAINS];
  728. } meas3;
  729. u16 cal_samples;
  730. u8 enabled_cals;
  731. u32 sta_id1_defaults;
  732. u32 misc_mode;
  733. /* Private to hardware code */
  734. struct ath_hw_private_ops private_ops;
  735. /* Accessed by the lower level driver */
  736. struct ath_hw_ops ops;
  737. /* Used to program the radio on non single-chip devices */
  738. u32 *analogBank6Data;
  739. int coverage_class;
  740. u32 slottime;
  741. u32 globaltxtimeout;
  742. /* ANI */
  743. u32 aniperiod;
  744. enum ath9k_ani_cmd ani_function;
  745. u32 ani_skip_count;
  746. struct ar5416AniState ani;
  747. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  748. struct ath_btcoex_hw btcoex_hw;
  749. #endif
  750. u32 intr_txqs;
  751. u8 txchainmask;
  752. u8 rxchainmask;
  753. struct ath_hw_radar_conf radar_conf;
  754. u32 originalGain[22];
  755. int initPDADC;
  756. int PDADCdelta;
  757. int led_pin;
  758. u32 gpio_mask;
  759. u32 gpio_val;
  760. struct ar5416IniArray iniModes;
  761. struct ar5416IniArray iniCommon;
  762. struct ar5416IniArray iniBB_RfGain;
  763. struct ar5416IniArray iniBank6;
  764. struct ar5416IniArray iniAddac;
  765. struct ar5416IniArray iniPcieSerdes;
  766. struct ar5416IniArray iniPcieSerdesLowPower;
  767. struct ar5416IniArray iniModesFastClock;
  768. struct ar5416IniArray iniAdditional;
  769. struct ar5416IniArray iniModesRxGain;
  770. struct ar5416IniArray ini_modes_rx_gain_bounds;
  771. struct ar5416IniArray iniModesTxGain;
  772. struct ar5416IniArray iniCckfirNormal;
  773. struct ar5416IniArray iniCckfirJapan2484;
  774. struct ar5416IniArray iniModes_9271_ANI_reg;
  775. struct ar5416IniArray ini_radio_post_sys2ant;
  776. struct ar5416IniArray ini_modes_rxgain_5g_xlna;
  777. struct ar5416IniArray ini_modes_rxgain_bb_core;
  778. struct ar5416IniArray ini_modes_rxgain_bb_postamble;
  779. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  780. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  781. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  782. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  783. u32 intr_gen_timer_trigger;
  784. u32 intr_gen_timer_thresh;
  785. struct ath_gen_timer_table hw_gen_timers;
  786. struct ar9003_txs *ts_ring;
  787. u32 ts_paddr_start;
  788. u32 ts_paddr_end;
  789. u16 ts_tail;
  790. u16 ts_size;
  791. u32 bb_watchdog_last_status;
  792. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  793. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  794. unsigned int paprd_target_power;
  795. unsigned int paprd_training_power;
  796. unsigned int paprd_ratemask;
  797. unsigned int paprd_ratemask_ht40;
  798. bool paprd_table_write_done;
  799. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  800. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  801. /*
  802. * Store the permanent value of Reg 0x4004in WARegVal
  803. * so we dont have to R/M/W. We should not be reading
  804. * this register when in sleep states.
  805. */
  806. u32 WARegVal;
  807. /* Enterprise mode cap */
  808. u32 ent_mode;
  809. #ifdef CONFIG_PM_SLEEP
  810. u32 wow_event_mask;
  811. #endif
  812. bool is_clk_25mhz;
  813. int (*get_mac_revision)(void);
  814. int (*external_reset)(void);
  815. const struct firmware *eeprom_blob;
  816. };
  817. struct ath_bus_ops {
  818. enum ath_bus_type ath_bus_type;
  819. void (*read_cachesize)(struct ath_common *common, int *csz);
  820. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  821. void (*bt_coex_prep)(struct ath_common *common);
  822. void (*aspm_init)(struct ath_common *common);
  823. };
  824. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  825. {
  826. return &ah->common;
  827. }
  828. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  829. {
  830. return &(ath9k_hw_common(ah)->regulatory);
  831. }
  832. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  833. {
  834. return &ah->private_ops;
  835. }
  836. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  837. {
  838. return &ah->ops;
  839. }
  840. static inline u8 get_streams(int mask)
  841. {
  842. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  843. }
  844. /* Initialization, Detach, Reset */
  845. void ath9k_hw_deinit(struct ath_hw *ah);
  846. int ath9k_hw_init(struct ath_hw *ah);
  847. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  848. struct ath9k_hw_cal_data *caldata, bool fastcc);
  849. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  850. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  851. /* GPIO / RFKILL / Antennae */
  852. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  853. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  854. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  855. u32 ah_signal_type);
  856. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  857. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  858. /* General Operation */
  859. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  860. int hw_delay);
  861. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  862. void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
  863. int column, unsigned int *writecnt);
  864. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  865. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  866. u8 phy, int kbps,
  867. u32 frameLen, u16 rateix, bool shortPreamble);
  868. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  869. struct ath9k_channel *chan,
  870. struct chan_centers *centers);
  871. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  872. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  873. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  874. bool ath9k_hw_disable(struct ath_hw *ah);
  875. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  876. void ath9k_hw_setopmode(struct ath_hw *ah);
  877. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  878. void ath9k_hw_write_associd(struct ath_hw *ah);
  879. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  880. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  881. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  882. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  883. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
  884. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  885. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  886. void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
  887. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  888. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  889. const struct ath9k_beacon_state *bs);
  890. void ath9k_hw_check_nav(struct ath_hw *ah);
  891. bool ath9k_hw_check_alive(struct ath_hw *ah);
  892. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  893. #ifdef CONFIG_ATH9K_DEBUGFS
  894. void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
  895. #else
  896. static inline void ath9k_debug_sync_cause(struct ath_common *common,
  897. u32 sync_cause) {}
  898. #endif
  899. /* Generic hw timer primitives */
  900. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  901. void (*trigger)(void *),
  902. void (*overflow)(void *),
  903. void *arg,
  904. u8 timer_index);
  905. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  906. struct ath_gen_timer *timer,
  907. u32 timer_next,
  908. u32 timer_period);
  909. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  910. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  911. void ath_gen_timer_isr(struct ath_hw *hw);
  912. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  913. /* PHY */
  914. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  915. u32 *coef_mantissa, u32 *coef_exponent);
  916. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  917. bool test);
  918. /*
  919. * Code Specific to AR5008, AR9001 or AR9002,
  920. * we stuff these here to avoid callbacks for AR9003.
  921. */
  922. int ar9002_hw_rf_claim(struct ath_hw *ah);
  923. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  924. /*
  925. * Code specific to AR9003, we stuff these here to avoid callbacks
  926. * for older families
  927. */
  928. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  929. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  930. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  931. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  932. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  933. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  934. struct ath9k_hw_cal_data *caldata,
  935. int chain);
  936. int ar9003_paprd_create_curve(struct ath_hw *ah,
  937. struct ath9k_hw_cal_data *caldata, int chain);
  938. void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  939. int ar9003_paprd_init_table(struct ath_hw *ah);
  940. bool ar9003_paprd_is_done(struct ath_hw *ah);
  941. bool ar9003_is_paprd_enabled(struct ath_hw *ah);
  942. void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
  943. /* Hardware family op attach helpers */
  944. int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  945. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  946. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  947. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  948. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  949. int ar9002_hw_attach_ops(struct ath_hw *ah);
  950. void ar9003_hw_attach_ops(struct ath_hw *ah);
  951. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  952. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  953. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  954. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  955. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  956. {
  957. return ah->btcoex_hw.enabled;
  958. }
  959. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  960. {
  961. return ah->common.btcoex_enabled &&
  962. (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
  963. }
  964. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  965. static inline enum ath_btcoex_scheme
  966. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  967. {
  968. return ah->btcoex_hw.scheme;
  969. }
  970. #else
  971. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  972. {
  973. return false;
  974. }
  975. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  976. {
  977. return false;
  978. }
  979. static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  980. {
  981. }
  982. static inline enum ath_btcoex_scheme
  983. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  984. {
  985. return ATH_BTCOEX_CFG_NONE;
  986. }
  987. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  988. #ifdef CONFIG_PM_SLEEP
  989. const char *ath9k_hw_wow_event_to_string(u32 wow_event);
  990. void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
  991. u8 *user_mask, int pattern_count,
  992. int pattern_len);
  993. u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
  994. void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
  995. #else
  996. static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
  997. {
  998. return NULL;
  999. }
  1000. static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
  1001. u8 *user_pattern,
  1002. u8 *user_mask,
  1003. int pattern_count,
  1004. int pattern_len)
  1005. {
  1006. }
  1007. static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
  1008. {
  1009. return 0;
  1010. }
  1011. static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
  1012. {
  1013. }
  1014. #endif
  1015. #define ATH9K_CLOCK_RATE_CCK 22
  1016. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  1017. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  1018. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  1019. #endif