lantiq_etop.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  14. *
  15. * Copyright (C) 2011 John Crispin <blogic@openwrt.org>
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/errno.h>
  20. #include <linux/types.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/uaccess.h>
  23. #include <linux/in.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/phy.h>
  27. #include <linux/ip.h>
  28. #include <linux/tcp.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/mm.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/init.h>
  34. #include <linux/delay.h>
  35. #include <linux/io.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/module.h>
  38. #include <asm/checksum.h>
  39. #include <lantiq_soc.h>
  40. #include <xway_dma.h>
  41. #include <lantiq_platform.h>
  42. #define LTQ_ETOP_MDIO 0x11804
  43. #define MDIO_REQUEST 0x80000000
  44. #define MDIO_READ 0x40000000
  45. #define MDIO_ADDR_MASK 0x1f
  46. #define MDIO_ADDR_OFFSET 0x15
  47. #define MDIO_REG_MASK 0x1f
  48. #define MDIO_REG_OFFSET 0x10
  49. #define MDIO_VAL_MASK 0xffff
  50. #define PPE32_CGEN 0x800
  51. #define LQ_PPE32_ENET_MAC_CFG 0x1840
  52. #define LTQ_ETOP_ENETS0 0x11850
  53. #define LTQ_ETOP_MAC_DA0 0x1186C
  54. #define LTQ_ETOP_MAC_DA1 0x11870
  55. #define LTQ_ETOP_CFG 0x16020
  56. #define LTQ_ETOP_IGPLEN 0x16080
  57. #define MAX_DMA_CHAN 0x8
  58. #define MAX_DMA_CRC_LEN 0x4
  59. #define MAX_DMA_DATA_LEN 0x600
  60. #define ETOP_FTCU BIT(28)
  61. #define ETOP_MII_MASK 0xf
  62. #define ETOP_MII_NORMAL 0xd
  63. #define ETOP_MII_REVERSE 0xe
  64. #define ETOP_PLEN_UNDER 0x40
  65. #define ETOP_CGEN 0x800
  66. /* use 2 static channels for TX/RX */
  67. #define LTQ_ETOP_TX_CHANNEL 1
  68. #define LTQ_ETOP_RX_CHANNEL 6
  69. #define IS_TX(x) (x == LTQ_ETOP_TX_CHANNEL)
  70. #define IS_RX(x) (x == LTQ_ETOP_RX_CHANNEL)
  71. #define ltq_etop_r32(x) ltq_r32(ltq_etop_membase + (x))
  72. #define ltq_etop_w32(x, y) ltq_w32(x, ltq_etop_membase + (y))
  73. #define ltq_etop_w32_mask(x, y, z) \
  74. ltq_w32_mask(x, y, ltq_etop_membase + (z))
  75. #define DRV_VERSION "1.0"
  76. static void __iomem *ltq_etop_membase;
  77. struct ltq_etop_chan {
  78. int idx;
  79. int tx_free;
  80. struct net_device *netdev;
  81. struct napi_struct napi;
  82. struct ltq_dma_channel dma;
  83. struct sk_buff *skb[LTQ_DESC_NUM];
  84. };
  85. struct ltq_etop_priv {
  86. struct net_device *netdev;
  87. struct platform_device *pdev;
  88. struct ltq_eth_data *pldata;
  89. struct resource *res;
  90. struct mii_bus *mii_bus;
  91. struct phy_device *phydev;
  92. struct ltq_etop_chan ch[MAX_DMA_CHAN];
  93. int tx_free[MAX_DMA_CHAN >> 1];
  94. spinlock_t lock;
  95. };
  96. static int
  97. ltq_etop_alloc_skb(struct ltq_etop_chan *ch)
  98. {
  99. ch->skb[ch->dma.desc] = netdev_alloc_skb(ch->netdev, MAX_DMA_DATA_LEN);
  100. if (!ch->skb[ch->dma.desc])
  101. return -ENOMEM;
  102. ch->dma.desc_base[ch->dma.desc].addr = dma_map_single(NULL,
  103. ch->skb[ch->dma.desc]->data, MAX_DMA_DATA_LEN,
  104. DMA_FROM_DEVICE);
  105. ch->dma.desc_base[ch->dma.desc].addr =
  106. CPHYSADDR(ch->skb[ch->dma.desc]->data);
  107. ch->dma.desc_base[ch->dma.desc].ctl =
  108. LTQ_DMA_OWN | LTQ_DMA_RX_OFFSET(NET_IP_ALIGN) |
  109. MAX_DMA_DATA_LEN;
  110. skb_reserve(ch->skb[ch->dma.desc], NET_IP_ALIGN);
  111. return 0;
  112. }
  113. static void
  114. ltq_etop_hw_receive(struct ltq_etop_chan *ch)
  115. {
  116. struct ltq_etop_priv *priv = netdev_priv(ch->netdev);
  117. struct ltq_dma_desc *desc = &ch->dma.desc_base[ch->dma.desc];
  118. struct sk_buff *skb = ch->skb[ch->dma.desc];
  119. int len = (desc->ctl & LTQ_DMA_SIZE_MASK) - MAX_DMA_CRC_LEN;
  120. unsigned long flags;
  121. spin_lock_irqsave(&priv->lock, flags);
  122. if (ltq_etop_alloc_skb(ch)) {
  123. netdev_err(ch->netdev,
  124. "failed to allocate new rx buffer, stopping DMA\n");
  125. ltq_dma_close(&ch->dma);
  126. }
  127. ch->dma.desc++;
  128. ch->dma.desc %= LTQ_DESC_NUM;
  129. spin_unlock_irqrestore(&priv->lock, flags);
  130. skb_put(skb, len);
  131. skb->protocol = eth_type_trans(skb, ch->netdev);
  132. netif_receive_skb(skb);
  133. }
  134. static int
  135. ltq_etop_poll_rx(struct napi_struct *napi, int budget)
  136. {
  137. struct ltq_etop_chan *ch = container_of(napi,
  138. struct ltq_etop_chan, napi);
  139. int rx = 0;
  140. int complete = 0;
  141. while ((rx < budget) && !complete) {
  142. struct ltq_dma_desc *desc = &ch->dma.desc_base[ch->dma.desc];
  143. if ((desc->ctl & (LTQ_DMA_OWN | LTQ_DMA_C)) == LTQ_DMA_C) {
  144. ltq_etop_hw_receive(ch);
  145. rx++;
  146. } else {
  147. complete = 1;
  148. }
  149. }
  150. if (complete || !rx) {
  151. napi_complete(&ch->napi);
  152. ltq_dma_ack_irq(&ch->dma);
  153. }
  154. return rx;
  155. }
  156. static int
  157. ltq_etop_poll_tx(struct napi_struct *napi, int budget)
  158. {
  159. struct ltq_etop_chan *ch =
  160. container_of(napi, struct ltq_etop_chan, napi);
  161. struct ltq_etop_priv *priv = netdev_priv(ch->netdev);
  162. struct netdev_queue *txq =
  163. netdev_get_tx_queue(ch->netdev, ch->idx >> 1);
  164. unsigned long flags;
  165. spin_lock_irqsave(&priv->lock, flags);
  166. while ((ch->dma.desc_base[ch->tx_free].ctl &
  167. (LTQ_DMA_OWN | LTQ_DMA_C)) == LTQ_DMA_C) {
  168. dev_kfree_skb_any(ch->skb[ch->tx_free]);
  169. ch->skb[ch->tx_free] = NULL;
  170. memset(&ch->dma.desc_base[ch->tx_free], 0,
  171. sizeof(struct ltq_dma_desc));
  172. ch->tx_free++;
  173. ch->tx_free %= LTQ_DESC_NUM;
  174. }
  175. spin_unlock_irqrestore(&priv->lock, flags);
  176. if (netif_tx_queue_stopped(txq))
  177. netif_tx_start_queue(txq);
  178. napi_complete(&ch->napi);
  179. ltq_dma_ack_irq(&ch->dma);
  180. return 1;
  181. }
  182. static irqreturn_t
  183. ltq_etop_dma_irq(int irq, void *_priv)
  184. {
  185. struct ltq_etop_priv *priv = _priv;
  186. int ch = irq - LTQ_DMA_CH0_INT;
  187. napi_schedule(&priv->ch[ch].napi);
  188. return IRQ_HANDLED;
  189. }
  190. static void
  191. ltq_etop_free_channel(struct net_device *dev, struct ltq_etop_chan *ch)
  192. {
  193. struct ltq_etop_priv *priv = netdev_priv(dev);
  194. ltq_dma_free(&ch->dma);
  195. if (ch->dma.irq)
  196. free_irq(ch->dma.irq, priv);
  197. if (IS_RX(ch->idx)) {
  198. int desc;
  199. for (desc = 0; desc < LTQ_DESC_NUM; desc++)
  200. dev_kfree_skb_any(ch->skb[ch->dma.desc]);
  201. }
  202. }
  203. static void
  204. ltq_etop_hw_exit(struct net_device *dev)
  205. {
  206. struct ltq_etop_priv *priv = netdev_priv(dev);
  207. int i;
  208. ltq_pmu_disable(PMU_PPE);
  209. for (i = 0; i < MAX_DMA_CHAN; i++)
  210. if (IS_TX(i) || IS_RX(i))
  211. ltq_etop_free_channel(dev, &priv->ch[i]);
  212. }
  213. static int
  214. ltq_etop_hw_init(struct net_device *dev)
  215. {
  216. struct ltq_etop_priv *priv = netdev_priv(dev);
  217. int i;
  218. ltq_pmu_enable(PMU_PPE);
  219. switch (priv->pldata->mii_mode) {
  220. case PHY_INTERFACE_MODE_RMII:
  221. ltq_etop_w32_mask(ETOP_MII_MASK,
  222. ETOP_MII_REVERSE, LTQ_ETOP_CFG);
  223. break;
  224. case PHY_INTERFACE_MODE_MII:
  225. ltq_etop_w32_mask(ETOP_MII_MASK,
  226. ETOP_MII_NORMAL, LTQ_ETOP_CFG);
  227. break;
  228. default:
  229. netdev_err(dev, "unknown mii mode %d\n",
  230. priv->pldata->mii_mode);
  231. return -ENOTSUPP;
  232. }
  233. /* enable crc generation */
  234. ltq_etop_w32(PPE32_CGEN, LQ_PPE32_ENET_MAC_CFG);
  235. ltq_dma_init_port(DMA_PORT_ETOP);
  236. for (i = 0; i < MAX_DMA_CHAN; i++) {
  237. int irq = LTQ_DMA_CH0_INT + i;
  238. struct ltq_etop_chan *ch = &priv->ch[i];
  239. ch->idx = ch->dma.nr = i;
  240. if (IS_TX(i)) {
  241. ltq_dma_alloc_tx(&ch->dma);
  242. request_irq(irq, ltq_etop_dma_irq, 0, "etop_tx", priv);
  243. } else if (IS_RX(i)) {
  244. ltq_dma_alloc_rx(&ch->dma);
  245. for (ch->dma.desc = 0; ch->dma.desc < LTQ_DESC_NUM;
  246. ch->dma.desc++)
  247. if (ltq_etop_alloc_skb(ch))
  248. return -ENOMEM;
  249. ch->dma.desc = 0;
  250. request_irq(irq, ltq_etop_dma_irq, 0, "etop_rx", priv);
  251. }
  252. ch->dma.irq = irq;
  253. }
  254. return 0;
  255. }
  256. static void
  257. ltq_etop_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  258. {
  259. strlcpy(info->driver, "Lantiq ETOP", sizeof(info->driver));
  260. strlcpy(info->bus_info, "internal", sizeof(info->bus_info));
  261. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  262. }
  263. static int
  264. ltq_etop_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  265. {
  266. struct ltq_etop_priv *priv = netdev_priv(dev);
  267. return phy_ethtool_gset(priv->phydev, cmd);
  268. }
  269. static int
  270. ltq_etop_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  271. {
  272. struct ltq_etop_priv *priv = netdev_priv(dev);
  273. return phy_ethtool_sset(priv->phydev, cmd);
  274. }
  275. static int
  276. ltq_etop_nway_reset(struct net_device *dev)
  277. {
  278. struct ltq_etop_priv *priv = netdev_priv(dev);
  279. return phy_start_aneg(priv->phydev);
  280. }
  281. static const struct ethtool_ops ltq_etop_ethtool_ops = {
  282. .get_drvinfo = ltq_etop_get_drvinfo,
  283. .get_settings = ltq_etop_get_settings,
  284. .set_settings = ltq_etop_set_settings,
  285. .nway_reset = ltq_etop_nway_reset,
  286. };
  287. static int
  288. ltq_etop_mdio_wr(struct mii_bus *bus, int phy_addr, int phy_reg, u16 phy_data)
  289. {
  290. u32 val = MDIO_REQUEST |
  291. ((phy_addr & MDIO_ADDR_MASK) << MDIO_ADDR_OFFSET) |
  292. ((phy_reg & MDIO_REG_MASK) << MDIO_REG_OFFSET) |
  293. phy_data;
  294. while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
  295. ;
  296. ltq_etop_w32(val, LTQ_ETOP_MDIO);
  297. return 0;
  298. }
  299. static int
  300. ltq_etop_mdio_rd(struct mii_bus *bus, int phy_addr, int phy_reg)
  301. {
  302. u32 val = MDIO_REQUEST | MDIO_READ |
  303. ((phy_addr & MDIO_ADDR_MASK) << MDIO_ADDR_OFFSET) |
  304. ((phy_reg & MDIO_REG_MASK) << MDIO_REG_OFFSET);
  305. while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
  306. ;
  307. ltq_etop_w32(val, LTQ_ETOP_MDIO);
  308. while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
  309. ;
  310. val = ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_VAL_MASK;
  311. return val;
  312. }
  313. static void
  314. ltq_etop_mdio_link(struct net_device *dev)
  315. {
  316. /* nothing to do */
  317. }
  318. static int
  319. ltq_etop_mdio_probe(struct net_device *dev)
  320. {
  321. struct ltq_etop_priv *priv = netdev_priv(dev);
  322. struct phy_device *phydev = NULL;
  323. int phy_addr;
  324. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  325. if (priv->mii_bus->phy_map[phy_addr]) {
  326. phydev = priv->mii_bus->phy_map[phy_addr];
  327. break;
  328. }
  329. }
  330. if (!phydev) {
  331. netdev_err(dev, "no PHY found\n");
  332. return -ENODEV;
  333. }
  334. phydev = phy_connect(dev, dev_name(&phydev->dev),
  335. &ltq_etop_mdio_link, priv->pldata->mii_mode);
  336. if (IS_ERR(phydev)) {
  337. netdev_err(dev, "Could not attach to PHY\n");
  338. return PTR_ERR(phydev);
  339. }
  340. phydev->supported &= (SUPPORTED_10baseT_Half
  341. | SUPPORTED_10baseT_Full
  342. | SUPPORTED_100baseT_Half
  343. | SUPPORTED_100baseT_Full
  344. | SUPPORTED_Autoneg
  345. | SUPPORTED_MII
  346. | SUPPORTED_TP);
  347. phydev->advertising = phydev->supported;
  348. priv->phydev = phydev;
  349. pr_info("%s: attached PHY [%s] (phy_addr=%s, irq=%d)\n",
  350. dev->name, phydev->drv->name,
  351. dev_name(&phydev->dev), phydev->irq);
  352. return 0;
  353. }
  354. static int
  355. ltq_etop_mdio_init(struct net_device *dev)
  356. {
  357. struct ltq_etop_priv *priv = netdev_priv(dev);
  358. int i;
  359. int err;
  360. priv->mii_bus = mdiobus_alloc();
  361. if (!priv->mii_bus) {
  362. netdev_err(dev, "failed to allocate mii bus\n");
  363. err = -ENOMEM;
  364. goto err_out;
  365. }
  366. priv->mii_bus->priv = dev;
  367. priv->mii_bus->read = ltq_etop_mdio_rd;
  368. priv->mii_bus->write = ltq_etop_mdio_wr;
  369. priv->mii_bus->name = "ltq_mii";
  370. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  371. priv->pdev->name, priv->pdev->id);
  372. priv->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  373. if (!priv->mii_bus->irq) {
  374. err = -ENOMEM;
  375. goto err_out_free_mdiobus;
  376. }
  377. for (i = 0; i < PHY_MAX_ADDR; ++i)
  378. priv->mii_bus->irq[i] = PHY_POLL;
  379. if (mdiobus_register(priv->mii_bus)) {
  380. err = -ENXIO;
  381. goto err_out_free_mdio_irq;
  382. }
  383. if (ltq_etop_mdio_probe(dev)) {
  384. err = -ENXIO;
  385. goto err_out_unregister_bus;
  386. }
  387. return 0;
  388. err_out_unregister_bus:
  389. mdiobus_unregister(priv->mii_bus);
  390. err_out_free_mdio_irq:
  391. kfree(priv->mii_bus->irq);
  392. err_out_free_mdiobus:
  393. mdiobus_free(priv->mii_bus);
  394. err_out:
  395. return err;
  396. }
  397. static void
  398. ltq_etop_mdio_cleanup(struct net_device *dev)
  399. {
  400. struct ltq_etop_priv *priv = netdev_priv(dev);
  401. phy_disconnect(priv->phydev);
  402. mdiobus_unregister(priv->mii_bus);
  403. kfree(priv->mii_bus->irq);
  404. mdiobus_free(priv->mii_bus);
  405. }
  406. static int
  407. ltq_etop_open(struct net_device *dev)
  408. {
  409. struct ltq_etop_priv *priv = netdev_priv(dev);
  410. int i;
  411. for (i = 0; i < MAX_DMA_CHAN; i++) {
  412. struct ltq_etop_chan *ch = &priv->ch[i];
  413. if (!IS_TX(i) && (!IS_RX(i)))
  414. continue;
  415. ltq_dma_open(&ch->dma);
  416. napi_enable(&ch->napi);
  417. }
  418. phy_start(priv->phydev);
  419. netif_tx_start_all_queues(dev);
  420. return 0;
  421. }
  422. static int
  423. ltq_etop_stop(struct net_device *dev)
  424. {
  425. struct ltq_etop_priv *priv = netdev_priv(dev);
  426. int i;
  427. netif_tx_stop_all_queues(dev);
  428. phy_stop(priv->phydev);
  429. for (i = 0; i < MAX_DMA_CHAN; i++) {
  430. struct ltq_etop_chan *ch = &priv->ch[i];
  431. if (!IS_RX(i) && !IS_TX(i))
  432. continue;
  433. napi_disable(&ch->napi);
  434. ltq_dma_close(&ch->dma);
  435. }
  436. return 0;
  437. }
  438. static int
  439. ltq_etop_tx(struct sk_buff *skb, struct net_device *dev)
  440. {
  441. int queue = skb_get_queue_mapping(skb);
  442. struct netdev_queue *txq = netdev_get_tx_queue(dev, queue);
  443. struct ltq_etop_priv *priv = netdev_priv(dev);
  444. struct ltq_etop_chan *ch = &priv->ch[(queue << 1) | 1];
  445. struct ltq_dma_desc *desc = &ch->dma.desc_base[ch->dma.desc];
  446. int len;
  447. unsigned long flags;
  448. u32 byte_offset;
  449. len = skb->len < ETH_ZLEN ? ETH_ZLEN : skb->len;
  450. if ((desc->ctl & (LTQ_DMA_OWN | LTQ_DMA_C)) || ch->skb[ch->dma.desc]) {
  451. dev_kfree_skb_any(skb);
  452. netdev_err(dev, "tx ring full\n");
  453. netif_tx_stop_queue(txq);
  454. return NETDEV_TX_BUSY;
  455. }
  456. /* dma needs to start on a 16 byte aligned address */
  457. byte_offset = CPHYSADDR(skb->data) % 16;
  458. ch->skb[ch->dma.desc] = skb;
  459. dev->trans_start = jiffies;
  460. spin_lock_irqsave(&priv->lock, flags);
  461. desc->addr = ((unsigned int) dma_map_single(NULL, skb->data, len,
  462. DMA_TO_DEVICE)) - byte_offset;
  463. wmb();
  464. desc->ctl = LTQ_DMA_OWN | LTQ_DMA_SOP | LTQ_DMA_EOP |
  465. LTQ_DMA_TX_OFFSET(byte_offset) | (len & LTQ_DMA_SIZE_MASK);
  466. ch->dma.desc++;
  467. ch->dma.desc %= LTQ_DESC_NUM;
  468. spin_unlock_irqrestore(&priv->lock, flags);
  469. if (ch->dma.desc_base[ch->dma.desc].ctl & LTQ_DMA_OWN)
  470. netif_tx_stop_queue(txq);
  471. return NETDEV_TX_OK;
  472. }
  473. static int
  474. ltq_etop_change_mtu(struct net_device *dev, int new_mtu)
  475. {
  476. int ret = eth_change_mtu(dev, new_mtu);
  477. if (!ret) {
  478. struct ltq_etop_priv *priv = netdev_priv(dev);
  479. unsigned long flags;
  480. spin_lock_irqsave(&priv->lock, flags);
  481. ltq_etop_w32((ETOP_PLEN_UNDER << 16) | new_mtu,
  482. LTQ_ETOP_IGPLEN);
  483. spin_unlock_irqrestore(&priv->lock, flags);
  484. }
  485. return ret;
  486. }
  487. static int
  488. ltq_etop_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  489. {
  490. struct ltq_etop_priv *priv = netdev_priv(dev);
  491. /* TODO: mii-toll reports "No MII transceiver present!." ?!*/
  492. return phy_mii_ioctl(priv->phydev, rq, cmd);
  493. }
  494. static int
  495. ltq_etop_set_mac_address(struct net_device *dev, void *p)
  496. {
  497. int ret = eth_mac_addr(dev, p);
  498. if (!ret) {
  499. struct ltq_etop_priv *priv = netdev_priv(dev);
  500. unsigned long flags;
  501. /* store the mac for the unicast filter */
  502. spin_lock_irqsave(&priv->lock, flags);
  503. ltq_etop_w32(*((u32 *)dev->dev_addr), LTQ_ETOP_MAC_DA0);
  504. ltq_etop_w32(*((u16 *)&dev->dev_addr[4]) << 16,
  505. LTQ_ETOP_MAC_DA1);
  506. spin_unlock_irqrestore(&priv->lock, flags);
  507. }
  508. return ret;
  509. }
  510. static void
  511. ltq_etop_set_multicast_list(struct net_device *dev)
  512. {
  513. struct ltq_etop_priv *priv = netdev_priv(dev);
  514. unsigned long flags;
  515. /* ensure that the unicast filter is not enabled in promiscious mode */
  516. spin_lock_irqsave(&priv->lock, flags);
  517. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI))
  518. ltq_etop_w32_mask(ETOP_FTCU, 0, LTQ_ETOP_ENETS0);
  519. else
  520. ltq_etop_w32_mask(0, ETOP_FTCU, LTQ_ETOP_ENETS0);
  521. spin_unlock_irqrestore(&priv->lock, flags);
  522. }
  523. static u16
  524. ltq_etop_select_queue(struct net_device *dev, struct sk_buff *skb)
  525. {
  526. /* we are currently only using the first queue */
  527. return 0;
  528. }
  529. static int
  530. ltq_etop_init(struct net_device *dev)
  531. {
  532. struct ltq_etop_priv *priv = netdev_priv(dev);
  533. struct sockaddr mac;
  534. int err;
  535. bool random_mac = false;
  536. ether_setup(dev);
  537. dev->watchdog_timeo = 10 * HZ;
  538. err = ltq_etop_hw_init(dev);
  539. if (err)
  540. goto err_hw;
  541. ltq_etop_change_mtu(dev, 1500);
  542. memcpy(&mac, &priv->pldata->mac, sizeof(struct sockaddr));
  543. if (!is_valid_ether_addr(mac.sa_data)) {
  544. pr_warn("etop: invalid MAC, using random\n");
  545. eth_random_addr(mac.sa_data);
  546. random_mac = true;
  547. }
  548. err = ltq_etop_set_mac_address(dev, &mac);
  549. if (err)
  550. goto err_netdev;
  551. /* Set addr_assign_type here, ltq_etop_set_mac_address would reset it. */
  552. if (random_mac)
  553. dev->addr_assign_type = NET_ADDR_RANDOM;
  554. ltq_etop_set_multicast_list(dev);
  555. err = ltq_etop_mdio_init(dev);
  556. if (err)
  557. goto err_netdev;
  558. return 0;
  559. err_netdev:
  560. unregister_netdev(dev);
  561. free_netdev(dev);
  562. err_hw:
  563. ltq_etop_hw_exit(dev);
  564. return err;
  565. }
  566. static void
  567. ltq_etop_tx_timeout(struct net_device *dev)
  568. {
  569. int err;
  570. ltq_etop_hw_exit(dev);
  571. err = ltq_etop_hw_init(dev);
  572. if (err)
  573. goto err_hw;
  574. dev->trans_start = jiffies;
  575. netif_wake_queue(dev);
  576. return;
  577. err_hw:
  578. ltq_etop_hw_exit(dev);
  579. netdev_err(dev, "failed to restart etop after TX timeout\n");
  580. }
  581. static const struct net_device_ops ltq_eth_netdev_ops = {
  582. .ndo_open = ltq_etop_open,
  583. .ndo_stop = ltq_etop_stop,
  584. .ndo_start_xmit = ltq_etop_tx,
  585. .ndo_change_mtu = ltq_etop_change_mtu,
  586. .ndo_do_ioctl = ltq_etop_ioctl,
  587. .ndo_set_mac_address = ltq_etop_set_mac_address,
  588. .ndo_validate_addr = eth_validate_addr,
  589. .ndo_set_rx_mode = ltq_etop_set_multicast_list,
  590. .ndo_select_queue = ltq_etop_select_queue,
  591. .ndo_init = ltq_etop_init,
  592. .ndo_tx_timeout = ltq_etop_tx_timeout,
  593. };
  594. static int __init
  595. ltq_etop_probe(struct platform_device *pdev)
  596. {
  597. struct net_device *dev;
  598. struct ltq_etop_priv *priv;
  599. struct resource *res;
  600. int err;
  601. int i;
  602. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  603. if (!res) {
  604. dev_err(&pdev->dev, "failed to get etop resource\n");
  605. err = -ENOENT;
  606. goto err_out;
  607. }
  608. res = devm_request_mem_region(&pdev->dev, res->start,
  609. resource_size(res), dev_name(&pdev->dev));
  610. if (!res) {
  611. dev_err(&pdev->dev, "failed to request etop resource\n");
  612. err = -EBUSY;
  613. goto err_out;
  614. }
  615. ltq_etop_membase = devm_ioremap_nocache(&pdev->dev,
  616. res->start, resource_size(res));
  617. if (!ltq_etop_membase) {
  618. dev_err(&pdev->dev, "failed to remap etop engine %d\n",
  619. pdev->id);
  620. err = -ENOMEM;
  621. goto err_out;
  622. }
  623. dev = alloc_etherdev_mq(sizeof(struct ltq_etop_priv), 4);
  624. if (!dev) {
  625. err = -ENOMEM;
  626. goto err_out;
  627. }
  628. strcpy(dev->name, "eth%d");
  629. dev->netdev_ops = &ltq_eth_netdev_ops;
  630. dev->ethtool_ops = &ltq_etop_ethtool_ops;
  631. priv = netdev_priv(dev);
  632. priv->res = res;
  633. priv->pdev = pdev;
  634. priv->pldata = dev_get_platdata(&pdev->dev);
  635. priv->netdev = dev;
  636. spin_lock_init(&priv->lock);
  637. for (i = 0; i < MAX_DMA_CHAN; i++) {
  638. if (IS_TX(i))
  639. netif_napi_add(dev, &priv->ch[i].napi,
  640. ltq_etop_poll_tx, 8);
  641. else if (IS_RX(i))
  642. netif_napi_add(dev, &priv->ch[i].napi,
  643. ltq_etop_poll_rx, 32);
  644. priv->ch[i].netdev = dev;
  645. }
  646. err = register_netdev(dev);
  647. if (err)
  648. goto err_free;
  649. platform_set_drvdata(pdev, dev);
  650. return 0;
  651. err_free:
  652. free_netdev(dev);
  653. err_out:
  654. return err;
  655. }
  656. static int
  657. ltq_etop_remove(struct platform_device *pdev)
  658. {
  659. struct net_device *dev = platform_get_drvdata(pdev);
  660. if (dev) {
  661. netif_tx_stop_all_queues(dev);
  662. ltq_etop_hw_exit(dev);
  663. ltq_etop_mdio_cleanup(dev);
  664. unregister_netdev(dev);
  665. }
  666. return 0;
  667. }
  668. static struct platform_driver ltq_mii_driver = {
  669. .remove = ltq_etop_remove,
  670. .driver = {
  671. .name = "ltq_etop",
  672. .owner = THIS_MODULE,
  673. },
  674. };
  675. int __init
  676. init_ltq_etop(void)
  677. {
  678. int ret = platform_driver_probe(&ltq_mii_driver, ltq_etop_probe);
  679. if (ret)
  680. pr_err("ltq_etop: Error registering platform driver!");
  681. return ret;
  682. }
  683. static void __exit
  684. exit_ltq_etop(void)
  685. {
  686. platform_driver_unregister(&ltq_mii_driver);
  687. }
  688. module_init(init_ltq_etop);
  689. module_exit(exit_ltq_etop);
  690. MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
  691. MODULE_DESCRIPTION("Lantiq SoC ETOP");
  692. MODULE_LICENSE("GPL");