i915_dma.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. /* Really want an OS-independent resettable timer. Would like to have
  38. * this loop run for (eg) 3 sec, but have the timer reset every time
  39. * the head pointer changes, so that EBUSY only happens if the ring
  40. * actually stalls for (eg) 3 seconds.
  41. */
  42. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  46. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  47. u32 last_acthd = I915_READ(acthd_reg);
  48. u32 acthd;
  49. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  50. int i;
  51. trace_i915_ring_wait_begin (dev);
  52. for (i = 0; i < 100000; i++) {
  53. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  54. acthd = I915_READ(acthd_reg);
  55. ring->space = ring->head - (ring->tail + 8);
  56. if (ring->space < 0)
  57. ring->space += ring->Size;
  58. if (ring->space >= n) {
  59. trace_i915_ring_wait_end (dev);
  60. return 0;
  61. }
  62. if (dev->primary->master) {
  63. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  64. if (master_priv->sarea_priv)
  65. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  66. }
  67. if (ring->head != last_head)
  68. i = 0;
  69. if (acthd != last_acthd)
  70. i = 0;
  71. last_head = ring->head;
  72. last_acthd = acthd;
  73. msleep_interruptible(10);
  74. }
  75. trace_i915_ring_wait_end (dev);
  76. return -EBUSY;
  77. }
  78. /* As a ringbuffer is only allowed to wrap between instructions, fill
  79. * the tail with NOOPs.
  80. */
  81. int i915_wrap_ring(struct drm_device *dev)
  82. {
  83. drm_i915_private_t *dev_priv = dev->dev_private;
  84. volatile unsigned int *virt;
  85. int rem;
  86. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  87. if (dev_priv->ring.space < rem) {
  88. int ret = i915_wait_ring(dev, rem, __func__);
  89. if (ret)
  90. return ret;
  91. }
  92. dev_priv->ring.space -= rem;
  93. virt = (unsigned int *)
  94. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  95. rem /= 4;
  96. while (rem--)
  97. *virt++ = MI_NOOP;
  98. dev_priv->ring.tail = 0;
  99. return 0;
  100. }
  101. /**
  102. * Sets up the hardware status page for devices that need a physical address
  103. * in the register.
  104. */
  105. static int i915_init_phys_hws(struct drm_device *dev)
  106. {
  107. drm_i915_private_t *dev_priv = dev->dev_private;
  108. /* Program Hardware Status Page */
  109. dev_priv->status_page_dmah =
  110. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  111. if (!dev_priv->status_page_dmah) {
  112. DRM_ERROR("Can not allocate hardware status page\n");
  113. return -ENOMEM;
  114. }
  115. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  116. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  117. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  118. if (IS_I965G(dev))
  119. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  120. 0xf0;
  121. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  122. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  123. return 0;
  124. }
  125. /**
  126. * Frees the hardware status page, whether it's a physical address or a virtual
  127. * address set up by the X Server.
  128. */
  129. static void i915_free_hws(struct drm_device *dev)
  130. {
  131. drm_i915_private_t *dev_priv = dev->dev_private;
  132. if (dev_priv->status_page_dmah) {
  133. drm_pci_free(dev, dev_priv->status_page_dmah);
  134. dev_priv->status_page_dmah = NULL;
  135. }
  136. if (dev_priv->status_gfx_addr) {
  137. dev_priv->status_gfx_addr = 0;
  138. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  139. }
  140. /* Need to rewrite hardware status page */
  141. I915_WRITE(HWS_PGA, 0x1ffff000);
  142. }
  143. void i915_kernel_lost_context(struct drm_device * dev)
  144. {
  145. drm_i915_private_t *dev_priv = dev->dev_private;
  146. struct drm_i915_master_private *master_priv;
  147. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  148. /*
  149. * We should never lose context on the ring with modesetting
  150. * as we don't expose it to userspace
  151. */
  152. if (drm_core_check_feature(dev, DRIVER_MODESET))
  153. return;
  154. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  155. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  156. ring->space = ring->head - (ring->tail + 8);
  157. if (ring->space < 0)
  158. ring->space += ring->Size;
  159. if (!dev->primary->master)
  160. return;
  161. master_priv = dev->primary->master->driver_priv;
  162. if (ring->head == ring->tail && master_priv->sarea_priv)
  163. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  164. }
  165. static int i915_dma_cleanup(struct drm_device * dev)
  166. {
  167. drm_i915_private_t *dev_priv = dev->dev_private;
  168. /* Make sure interrupts are disabled here because the uninstall ioctl
  169. * may not have been called from userspace and after dev_private
  170. * is freed, it's too late.
  171. */
  172. if (dev->irq_enabled)
  173. drm_irq_uninstall(dev);
  174. if (dev_priv->ring.virtual_start) {
  175. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  176. dev_priv->ring.virtual_start = NULL;
  177. dev_priv->ring.map.handle = NULL;
  178. dev_priv->ring.map.size = 0;
  179. }
  180. /* Clear the HWS virtual address at teardown */
  181. if (I915_NEED_GFX_HWS(dev))
  182. i915_free_hws(dev);
  183. return 0;
  184. }
  185. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  186. {
  187. drm_i915_private_t *dev_priv = dev->dev_private;
  188. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  189. master_priv->sarea = drm_getsarea(dev);
  190. if (master_priv->sarea) {
  191. master_priv->sarea_priv = (drm_i915_sarea_t *)
  192. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  193. } else {
  194. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  195. }
  196. if (init->ring_size != 0) {
  197. if (dev_priv->ring.ring_obj != NULL) {
  198. i915_dma_cleanup(dev);
  199. DRM_ERROR("Client tried to initialize ringbuffer in "
  200. "GEM mode\n");
  201. return -EINVAL;
  202. }
  203. dev_priv->ring.Size = init->ring_size;
  204. dev_priv->ring.map.offset = init->ring_start;
  205. dev_priv->ring.map.size = init->ring_size;
  206. dev_priv->ring.map.type = 0;
  207. dev_priv->ring.map.flags = 0;
  208. dev_priv->ring.map.mtrr = 0;
  209. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  210. if (dev_priv->ring.map.handle == NULL) {
  211. i915_dma_cleanup(dev);
  212. DRM_ERROR("can not ioremap virtual address for"
  213. " ring buffer\n");
  214. return -ENOMEM;
  215. }
  216. }
  217. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  218. dev_priv->cpp = init->cpp;
  219. dev_priv->back_offset = init->back_offset;
  220. dev_priv->front_offset = init->front_offset;
  221. dev_priv->current_page = 0;
  222. if (master_priv->sarea_priv)
  223. master_priv->sarea_priv->pf_current_page = 0;
  224. /* Allow hardware batchbuffers unless told otherwise.
  225. */
  226. dev_priv->allow_batchbuffer = 1;
  227. return 0;
  228. }
  229. static int i915_dma_resume(struct drm_device * dev)
  230. {
  231. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  232. DRM_DEBUG_DRIVER("%s\n", __func__);
  233. if (dev_priv->ring.map.handle == NULL) {
  234. DRM_ERROR("can not ioremap virtual address for"
  235. " ring buffer\n");
  236. return -ENOMEM;
  237. }
  238. /* Program Hardware Status Page */
  239. if (!dev_priv->hw_status_page) {
  240. DRM_ERROR("Can not find hardware status page\n");
  241. return -EINVAL;
  242. }
  243. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  244. dev_priv->hw_status_page);
  245. if (dev_priv->status_gfx_addr != 0)
  246. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  247. else
  248. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  249. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  250. return 0;
  251. }
  252. static int i915_dma_init(struct drm_device *dev, void *data,
  253. struct drm_file *file_priv)
  254. {
  255. drm_i915_init_t *init = data;
  256. int retcode = 0;
  257. switch (init->func) {
  258. case I915_INIT_DMA:
  259. retcode = i915_initialize(dev, init);
  260. break;
  261. case I915_CLEANUP_DMA:
  262. retcode = i915_dma_cleanup(dev);
  263. break;
  264. case I915_RESUME_DMA:
  265. retcode = i915_dma_resume(dev);
  266. break;
  267. default:
  268. retcode = -EINVAL;
  269. break;
  270. }
  271. return retcode;
  272. }
  273. /* Implement basically the same security restrictions as hardware does
  274. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  275. *
  276. * Most of the calculations below involve calculating the size of a
  277. * particular instruction. It's important to get the size right as
  278. * that tells us where the next instruction to check is. Any illegal
  279. * instruction detected will be given a size of zero, which is a
  280. * signal to abort the rest of the buffer.
  281. */
  282. static int do_validate_cmd(int cmd)
  283. {
  284. switch (((cmd >> 29) & 0x7)) {
  285. case 0x0:
  286. switch ((cmd >> 23) & 0x3f) {
  287. case 0x0:
  288. return 1; /* MI_NOOP */
  289. case 0x4:
  290. return 1; /* MI_FLUSH */
  291. default:
  292. return 0; /* disallow everything else */
  293. }
  294. break;
  295. case 0x1:
  296. return 0; /* reserved */
  297. case 0x2:
  298. return (cmd & 0xff) + 2; /* 2d commands */
  299. case 0x3:
  300. if (((cmd >> 24) & 0x1f) <= 0x18)
  301. return 1;
  302. switch ((cmd >> 24) & 0x1f) {
  303. case 0x1c:
  304. return 1;
  305. case 0x1d:
  306. switch ((cmd >> 16) & 0xff) {
  307. case 0x3:
  308. return (cmd & 0x1f) + 2;
  309. case 0x4:
  310. return (cmd & 0xf) + 2;
  311. default:
  312. return (cmd & 0xffff) + 2;
  313. }
  314. case 0x1e:
  315. if (cmd & (1 << 23))
  316. return (cmd & 0xffff) + 1;
  317. else
  318. return 1;
  319. case 0x1f:
  320. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  321. return (cmd & 0x1ffff) + 2;
  322. else if (cmd & (1 << 17)) /* indirect random */
  323. if ((cmd & 0xffff) == 0)
  324. return 0; /* unknown length, too hard */
  325. else
  326. return (((cmd & 0xffff) + 1) / 2) + 1;
  327. else
  328. return 2; /* indirect sequential */
  329. default:
  330. return 0;
  331. }
  332. default:
  333. return 0;
  334. }
  335. return 0;
  336. }
  337. static int validate_cmd(int cmd)
  338. {
  339. int ret = do_validate_cmd(cmd);
  340. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  341. return ret;
  342. }
  343. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  344. {
  345. drm_i915_private_t *dev_priv = dev->dev_private;
  346. int i;
  347. RING_LOCALS;
  348. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  349. return -EINVAL;
  350. BEGIN_LP_RING((dwords+1)&~1);
  351. for (i = 0; i < dwords;) {
  352. int cmd, sz;
  353. cmd = buffer[i];
  354. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  355. return -EINVAL;
  356. OUT_RING(cmd);
  357. while (++i, --sz) {
  358. OUT_RING(buffer[i]);
  359. }
  360. }
  361. if (dwords & 1)
  362. OUT_RING(0);
  363. ADVANCE_LP_RING();
  364. return 0;
  365. }
  366. int
  367. i915_emit_box(struct drm_device *dev,
  368. struct drm_clip_rect *boxes,
  369. int i, int DR1, int DR4)
  370. {
  371. drm_i915_private_t *dev_priv = dev->dev_private;
  372. struct drm_clip_rect box = boxes[i];
  373. RING_LOCALS;
  374. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  375. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  376. box.x1, box.y1, box.x2, box.y2);
  377. return -EINVAL;
  378. }
  379. if (IS_I965G(dev)) {
  380. BEGIN_LP_RING(4);
  381. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  382. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  383. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  384. OUT_RING(DR4);
  385. ADVANCE_LP_RING();
  386. } else {
  387. BEGIN_LP_RING(6);
  388. OUT_RING(GFX_OP_DRAWRECT_INFO);
  389. OUT_RING(DR1);
  390. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  391. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  392. OUT_RING(DR4);
  393. OUT_RING(0);
  394. ADVANCE_LP_RING();
  395. }
  396. return 0;
  397. }
  398. /* XXX: Emitting the counter should really be moved to part of the IRQ
  399. * emit. For now, do it in both places:
  400. */
  401. static void i915_emit_breadcrumb(struct drm_device *dev)
  402. {
  403. drm_i915_private_t *dev_priv = dev->dev_private;
  404. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  405. RING_LOCALS;
  406. dev_priv->counter++;
  407. if (dev_priv->counter > 0x7FFFFFFFUL)
  408. dev_priv->counter = 0;
  409. if (master_priv->sarea_priv)
  410. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  411. BEGIN_LP_RING(4);
  412. OUT_RING(MI_STORE_DWORD_INDEX);
  413. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  414. OUT_RING(dev_priv->counter);
  415. OUT_RING(0);
  416. ADVANCE_LP_RING();
  417. }
  418. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  419. drm_i915_cmdbuffer_t *cmd,
  420. struct drm_clip_rect *cliprects,
  421. void *cmdbuf)
  422. {
  423. int nbox = cmd->num_cliprects;
  424. int i = 0, count, ret;
  425. if (cmd->sz & 0x3) {
  426. DRM_ERROR("alignment");
  427. return -EINVAL;
  428. }
  429. i915_kernel_lost_context(dev);
  430. count = nbox ? nbox : 1;
  431. for (i = 0; i < count; i++) {
  432. if (i < nbox) {
  433. ret = i915_emit_box(dev, cliprects, i,
  434. cmd->DR1, cmd->DR4);
  435. if (ret)
  436. return ret;
  437. }
  438. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  439. if (ret)
  440. return ret;
  441. }
  442. i915_emit_breadcrumb(dev);
  443. return 0;
  444. }
  445. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  446. drm_i915_batchbuffer_t * batch,
  447. struct drm_clip_rect *cliprects)
  448. {
  449. drm_i915_private_t *dev_priv = dev->dev_private;
  450. int nbox = batch->num_cliprects;
  451. int i = 0, count;
  452. RING_LOCALS;
  453. if ((batch->start | batch->used) & 0x7) {
  454. DRM_ERROR("alignment");
  455. return -EINVAL;
  456. }
  457. i915_kernel_lost_context(dev);
  458. count = nbox ? nbox : 1;
  459. for (i = 0; i < count; i++) {
  460. if (i < nbox) {
  461. int ret = i915_emit_box(dev, cliprects, i,
  462. batch->DR1, batch->DR4);
  463. if (ret)
  464. return ret;
  465. }
  466. if (!IS_I830(dev) && !IS_845G(dev)) {
  467. BEGIN_LP_RING(2);
  468. if (IS_I965G(dev)) {
  469. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  470. OUT_RING(batch->start);
  471. } else {
  472. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  473. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  474. }
  475. ADVANCE_LP_RING();
  476. } else {
  477. BEGIN_LP_RING(4);
  478. OUT_RING(MI_BATCH_BUFFER);
  479. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  480. OUT_RING(batch->start + batch->used - 4);
  481. OUT_RING(0);
  482. ADVANCE_LP_RING();
  483. }
  484. }
  485. i915_emit_breadcrumb(dev);
  486. return 0;
  487. }
  488. static int i915_dispatch_flip(struct drm_device * dev)
  489. {
  490. drm_i915_private_t *dev_priv = dev->dev_private;
  491. struct drm_i915_master_private *master_priv =
  492. dev->primary->master->driver_priv;
  493. RING_LOCALS;
  494. if (!master_priv->sarea_priv)
  495. return -EINVAL;
  496. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  497. __func__,
  498. dev_priv->current_page,
  499. master_priv->sarea_priv->pf_current_page);
  500. i915_kernel_lost_context(dev);
  501. BEGIN_LP_RING(2);
  502. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  503. OUT_RING(0);
  504. ADVANCE_LP_RING();
  505. BEGIN_LP_RING(6);
  506. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  507. OUT_RING(0);
  508. if (dev_priv->current_page == 0) {
  509. OUT_RING(dev_priv->back_offset);
  510. dev_priv->current_page = 1;
  511. } else {
  512. OUT_RING(dev_priv->front_offset);
  513. dev_priv->current_page = 0;
  514. }
  515. OUT_RING(0);
  516. ADVANCE_LP_RING();
  517. BEGIN_LP_RING(2);
  518. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  519. OUT_RING(0);
  520. ADVANCE_LP_RING();
  521. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  522. BEGIN_LP_RING(4);
  523. OUT_RING(MI_STORE_DWORD_INDEX);
  524. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  525. OUT_RING(dev_priv->counter);
  526. OUT_RING(0);
  527. ADVANCE_LP_RING();
  528. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  529. return 0;
  530. }
  531. static int i915_quiescent(struct drm_device * dev)
  532. {
  533. drm_i915_private_t *dev_priv = dev->dev_private;
  534. i915_kernel_lost_context(dev);
  535. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  536. }
  537. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  538. struct drm_file *file_priv)
  539. {
  540. int ret;
  541. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  542. mutex_lock(&dev->struct_mutex);
  543. ret = i915_quiescent(dev);
  544. mutex_unlock(&dev->struct_mutex);
  545. return ret;
  546. }
  547. static int i915_batchbuffer(struct drm_device *dev, void *data,
  548. struct drm_file *file_priv)
  549. {
  550. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  551. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  552. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  553. master_priv->sarea_priv;
  554. drm_i915_batchbuffer_t *batch = data;
  555. int ret;
  556. struct drm_clip_rect *cliprects = NULL;
  557. if (!dev_priv->allow_batchbuffer) {
  558. DRM_ERROR("Batchbuffer ioctl disabled\n");
  559. return -EINVAL;
  560. }
  561. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  562. batch->start, batch->used, batch->num_cliprects);
  563. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  564. if (batch->num_cliprects < 0)
  565. return -EINVAL;
  566. if (batch->num_cliprects) {
  567. cliprects = kcalloc(batch->num_cliprects,
  568. sizeof(struct drm_clip_rect),
  569. GFP_KERNEL);
  570. if (cliprects == NULL)
  571. return -ENOMEM;
  572. ret = copy_from_user(cliprects, batch->cliprects,
  573. batch->num_cliprects *
  574. sizeof(struct drm_clip_rect));
  575. if (ret != 0)
  576. goto fail_free;
  577. }
  578. mutex_lock(&dev->struct_mutex);
  579. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  580. mutex_unlock(&dev->struct_mutex);
  581. if (sarea_priv)
  582. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  583. fail_free:
  584. kfree(cliprects);
  585. return ret;
  586. }
  587. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  588. struct drm_file *file_priv)
  589. {
  590. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  591. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  592. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  593. master_priv->sarea_priv;
  594. drm_i915_cmdbuffer_t *cmdbuf = data;
  595. struct drm_clip_rect *cliprects = NULL;
  596. void *batch_data;
  597. int ret;
  598. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  599. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  600. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  601. if (cmdbuf->num_cliprects < 0)
  602. return -EINVAL;
  603. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  604. if (batch_data == NULL)
  605. return -ENOMEM;
  606. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  607. if (ret != 0)
  608. goto fail_batch_free;
  609. if (cmdbuf->num_cliprects) {
  610. cliprects = kcalloc(cmdbuf->num_cliprects,
  611. sizeof(struct drm_clip_rect), GFP_KERNEL);
  612. if (cliprects == NULL) {
  613. ret = -ENOMEM;
  614. goto fail_batch_free;
  615. }
  616. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  617. cmdbuf->num_cliprects *
  618. sizeof(struct drm_clip_rect));
  619. if (ret != 0)
  620. goto fail_clip_free;
  621. }
  622. mutex_lock(&dev->struct_mutex);
  623. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  624. mutex_unlock(&dev->struct_mutex);
  625. if (ret) {
  626. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  627. goto fail_clip_free;
  628. }
  629. if (sarea_priv)
  630. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  631. fail_clip_free:
  632. kfree(cliprects);
  633. fail_batch_free:
  634. kfree(batch_data);
  635. return ret;
  636. }
  637. static int i915_flip_bufs(struct drm_device *dev, void *data,
  638. struct drm_file *file_priv)
  639. {
  640. int ret;
  641. DRM_DEBUG_DRIVER("%s\n", __func__);
  642. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  643. mutex_lock(&dev->struct_mutex);
  644. ret = i915_dispatch_flip(dev);
  645. mutex_unlock(&dev->struct_mutex);
  646. return ret;
  647. }
  648. static int i915_getparam(struct drm_device *dev, void *data,
  649. struct drm_file *file_priv)
  650. {
  651. drm_i915_private_t *dev_priv = dev->dev_private;
  652. drm_i915_getparam_t *param = data;
  653. int value;
  654. if (!dev_priv) {
  655. DRM_ERROR("called with no initialization\n");
  656. return -EINVAL;
  657. }
  658. switch (param->param) {
  659. case I915_PARAM_IRQ_ACTIVE:
  660. value = dev->pdev->irq ? 1 : 0;
  661. break;
  662. case I915_PARAM_ALLOW_BATCHBUFFER:
  663. value = dev_priv->allow_batchbuffer ? 1 : 0;
  664. break;
  665. case I915_PARAM_LAST_DISPATCH:
  666. value = READ_BREADCRUMB(dev_priv);
  667. break;
  668. case I915_PARAM_CHIPSET_ID:
  669. value = dev->pci_device;
  670. break;
  671. case I915_PARAM_HAS_GEM:
  672. value = dev_priv->has_gem;
  673. break;
  674. case I915_PARAM_NUM_FENCES_AVAIL:
  675. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  676. break;
  677. case I915_PARAM_HAS_OVERLAY:
  678. value = dev_priv->overlay ? 1 : 0;
  679. break;
  680. case I915_PARAM_HAS_PAGEFLIPPING:
  681. value = 1;
  682. break;
  683. case I915_PARAM_HAS_EXECBUF2:
  684. /* depends on GEM */
  685. value = dev_priv->has_gem;
  686. break;
  687. default:
  688. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  689. param->param);
  690. return -EINVAL;
  691. }
  692. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  693. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  694. return -EFAULT;
  695. }
  696. return 0;
  697. }
  698. static int i915_setparam(struct drm_device *dev, void *data,
  699. struct drm_file *file_priv)
  700. {
  701. drm_i915_private_t *dev_priv = dev->dev_private;
  702. drm_i915_setparam_t *param = data;
  703. if (!dev_priv) {
  704. DRM_ERROR("called with no initialization\n");
  705. return -EINVAL;
  706. }
  707. switch (param->param) {
  708. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  709. break;
  710. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  711. dev_priv->tex_lru_log_granularity = param->value;
  712. break;
  713. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  714. dev_priv->allow_batchbuffer = param->value;
  715. break;
  716. case I915_SETPARAM_NUM_USED_FENCES:
  717. if (param->value > dev_priv->num_fence_regs ||
  718. param->value < 0)
  719. return -EINVAL;
  720. /* Userspace can use first N regs */
  721. dev_priv->fence_reg_start = param->value;
  722. break;
  723. default:
  724. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  725. param->param);
  726. return -EINVAL;
  727. }
  728. return 0;
  729. }
  730. static int i915_set_status_page(struct drm_device *dev, void *data,
  731. struct drm_file *file_priv)
  732. {
  733. drm_i915_private_t *dev_priv = dev->dev_private;
  734. drm_i915_hws_addr_t *hws = data;
  735. if (!I915_NEED_GFX_HWS(dev))
  736. return -EINVAL;
  737. if (!dev_priv) {
  738. DRM_ERROR("called with no initialization\n");
  739. return -EINVAL;
  740. }
  741. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  742. WARN(1, "tried to set status page when mode setting active\n");
  743. return 0;
  744. }
  745. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  746. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  747. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  748. dev_priv->hws_map.size = 4*1024;
  749. dev_priv->hws_map.type = 0;
  750. dev_priv->hws_map.flags = 0;
  751. dev_priv->hws_map.mtrr = 0;
  752. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  753. if (dev_priv->hws_map.handle == NULL) {
  754. i915_dma_cleanup(dev);
  755. dev_priv->status_gfx_addr = 0;
  756. DRM_ERROR("can not ioremap virtual address for"
  757. " G33 hw status page\n");
  758. return -ENOMEM;
  759. }
  760. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  761. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  762. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  763. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  764. dev_priv->status_gfx_addr);
  765. DRM_DEBUG_DRIVER("load hws at %p\n",
  766. dev_priv->hw_status_page);
  767. return 0;
  768. }
  769. static int i915_get_bridge_dev(struct drm_device *dev)
  770. {
  771. struct drm_i915_private *dev_priv = dev->dev_private;
  772. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  773. if (!dev_priv->bridge_dev) {
  774. DRM_ERROR("bridge device not found\n");
  775. return -1;
  776. }
  777. return 0;
  778. }
  779. /**
  780. * i915_probe_agp - get AGP bootup configuration
  781. * @pdev: PCI device
  782. * @aperture_size: returns AGP aperture configured size
  783. * @preallocated_size: returns size of BIOS preallocated AGP space
  784. *
  785. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  786. * some RAM for the framebuffer at early boot. This code figures out
  787. * how much was set aside so we can use it for our own purposes.
  788. */
  789. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  790. uint32_t *preallocated_size,
  791. uint32_t *start)
  792. {
  793. struct drm_i915_private *dev_priv = dev->dev_private;
  794. u16 tmp = 0;
  795. unsigned long overhead;
  796. unsigned long stolen;
  797. /* Get the fb aperture size and "stolen" memory amount. */
  798. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  799. *aperture_size = 1024 * 1024;
  800. *preallocated_size = 1024 * 1024;
  801. switch (dev->pdev->device) {
  802. case PCI_DEVICE_ID_INTEL_82830_CGC:
  803. case PCI_DEVICE_ID_INTEL_82845G_IG:
  804. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  805. case PCI_DEVICE_ID_INTEL_82865_IG:
  806. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  807. *aperture_size *= 64;
  808. else
  809. *aperture_size *= 128;
  810. break;
  811. default:
  812. /* 9xx supports large sizes, just look at the length */
  813. *aperture_size = pci_resource_len(dev->pdev, 2);
  814. break;
  815. }
  816. /*
  817. * Some of the preallocated space is taken by the GTT
  818. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  819. */
  820. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev))
  821. overhead = 4096;
  822. else
  823. overhead = (*aperture_size / 1024) + 4096;
  824. switch (tmp & INTEL_GMCH_GMS_MASK) {
  825. case INTEL_855_GMCH_GMS_DISABLED:
  826. DRM_ERROR("video memory is disabled\n");
  827. return -1;
  828. case INTEL_855_GMCH_GMS_STOLEN_1M:
  829. stolen = 1 * 1024 * 1024;
  830. break;
  831. case INTEL_855_GMCH_GMS_STOLEN_4M:
  832. stolen = 4 * 1024 * 1024;
  833. break;
  834. case INTEL_855_GMCH_GMS_STOLEN_8M:
  835. stolen = 8 * 1024 * 1024;
  836. break;
  837. case INTEL_855_GMCH_GMS_STOLEN_16M:
  838. stolen = 16 * 1024 * 1024;
  839. break;
  840. case INTEL_855_GMCH_GMS_STOLEN_32M:
  841. stolen = 32 * 1024 * 1024;
  842. break;
  843. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  844. stolen = 48 * 1024 * 1024;
  845. break;
  846. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  847. stolen = 64 * 1024 * 1024;
  848. break;
  849. case INTEL_GMCH_GMS_STOLEN_128M:
  850. stolen = 128 * 1024 * 1024;
  851. break;
  852. case INTEL_GMCH_GMS_STOLEN_256M:
  853. stolen = 256 * 1024 * 1024;
  854. break;
  855. case INTEL_GMCH_GMS_STOLEN_96M:
  856. stolen = 96 * 1024 * 1024;
  857. break;
  858. case INTEL_GMCH_GMS_STOLEN_160M:
  859. stolen = 160 * 1024 * 1024;
  860. break;
  861. case INTEL_GMCH_GMS_STOLEN_224M:
  862. stolen = 224 * 1024 * 1024;
  863. break;
  864. case INTEL_GMCH_GMS_STOLEN_352M:
  865. stolen = 352 * 1024 * 1024;
  866. break;
  867. default:
  868. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  869. tmp & INTEL_GMCH_GMS_MASK);
  870. return -1;
  871. }
  872. *preallocated_size = stolen - overhead;
  873. *start = overhead;
  874. return 0;
  875. }
  876. #define PTE_ADDRESS_MASK 0xfffff000
  877. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  878. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  879. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  880. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  881. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  882. #define PTE_VALID (1 << 0)
  883. /**
  884. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  885. * @dev: drm device
  886. * @gtt_addr: address to translate
  887. *
  888. * Some chip functions require allocations from stolen space but need the
  889. * physical address of the memory in question. We use this routine
  890. * to get a physical address suitable for register programming from a given
  891. * GTT address.
  892. */
  893. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  894. unsigned long gtt_addr)
  895. {
  896. unsigned long *gtt;
  897. unsigned long entry, phys;
  898. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  899. int gtt_offset, gtt_size;
  900. if (IS_I965G(dev)) {
  901. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  902. gtt_offset = 2*1024*1024;
  903. gtt_size = 2*1024*1024;
  904. } else {
  905. gtt_offset = 512*1024;
  906. gtt_size = 512*1024;
  907. }
  908. } else {
  909. gtt_bar = 3;
  910. gtt_offset = 0;
  911. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  912. }
  913. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  914. gtt_size);
  915. if (!gtt) {
  916. DRM_ERROR("ioremap of GTT failed\n");
  917. return 0;
  918. }
  919. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  920. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  921. /* Mask out these reserved bits on this hardware. */
  922. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  923. IS_I945G(dev) || IS_I945GM(dev)) {
  924. entry &= ~PTE_ADDRESS_MASK_HIGH;
  925. }
  926. /* If it's not a mapping type we know, then bail. */
  927. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  928. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  929. iounmap(gtt);
  930. return 0;
  931. }
  932. if (!(entry & PTE_VALID)) {
  933. DRM_ERROR("bad GTT entry in stolen space\n");
  934. iounmap(gtt);
  935. return 0;
  936. }
  937. iounmap(gtt);
  938. phys =(entry & PTE_ADDRESS_MASK) |
  939. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  940. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  941. return phys;
  942. }
  943. static void i915_warn_stolen(struct drm_device *dev)
  944. {
  945. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  946. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  947. }
  948. static void i915_setup_compression(struct drm_device *dev, int size)
  949. {
  950. struct drm_i915_private *dev_priv = dev->dev_private;
  951. struct drm_mm_node *compressed_fb, *compressed_llb;
  952. unsigned long cfb_base;
  953. unsigned long ll_base = 0;
  954. /* Leave 1M for line length buffer & misc. */
  955. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  956. if (!compressed_fb) {
  957. i915_warn_stolen(dev);
  958. return;
  959. }
  960. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  961. if (!compressed_fb) {
  962. i915_warn_stolen(dev);
  963. return;
  964. }
  965. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  966. if (!cfb_base) {
  967. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  968. drm_mm_put_block(compressed_fb);
  969. }
  970. if (!IS_GM45(dev)) {
  971. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  972. 4096, 0);
  973. if (!compressed_llb) {
  974. i915_warn_stolen(dev);
  975. return;
  976. }
  977. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  978. if (!compressed_llb) {
  979. i915_warn_stolen(dev);
  980. return;
  981. }
  982. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  983. if (!ll_base) {
  984. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  985. drm_mm_put_block(compressed_fb);
  986. drm_mm_put_block(compressed_llb);
  987. }
  988. }
  989. dev_priv->cfb_size = size;
  990. if (IS_GM45(dev)) {
  991. g4x_disable_fbc(dev);
  992. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  993. } else {
  994. i8xx_disable_fbc(dev);
  995. I915_WRITE(FBC_CFB_BASE, cfb_base);
  996. I915_WRITE(FBC_LL_BASE, ll_base);
  997. }
  998. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  999. ll_base, size >> 20);
  1000. }
  1001. /* true = enable decode, false = disable decoder */
  1002. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1003. {
  1004. struct drm_device *dev = cookie;
  1005. intel_modeset_vga_set_state(dev, state);
  1006. if (state)
  1007. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1008. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1009. else
  1010. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1011. }
  1012. static int i915_load_modeset_init(struct drm_device *dev,
  1013. unsigned long prealloc_start,
  1014. unsigned long prealloc_size,
  1015. unsigned long agp_size)
  1016. {
  1017. struct drm_i915_private *dev_priv = dev->dev_private;
  1018. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1019. int ret = 0;
  1020. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1021. 0xff000000;
  1022. /* Basic memrange allocator for stolen space (aka vram) */
  1023. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1024. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1025. /* We're off and running w/KMS */
  1026. dev_priv->mm.suspended = 0;
  1027. /* Let GEM Manage from end of prealloc space to end of aperture.
  1028. *
  1029. * However, leave one page at the end still bound to the scratch page.
  1030. * There are a number of places where the hardware apparently
  1031. * prefetches past the end of the object, and we've seen multiple
  1032. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1033. * at the last page of the aperture. One page should be enough to
  1034. * keep any prefetching inside of the aperture.
  1035. */
  1036. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1037. mutex_lock(&dev->struct_mutex);
  1038. ret = i915_gem_init_ringbuffer(dev);
  1039. mutex_unlock(&dev->struct_mutex);
  1040. if (ret)
  1041. goto out;
  1042. /* Try to set up FBC with a reasonable compressed buffer size */
  1043. if (I915_HAS_FBC(dev) && i915_powersave) {
  1044. int cfb_size;
  1045. /* Try to get an 8M buffer... */
  1046. if (prealloc_size > (9*1024*1024))
  1047. cfb_size = 8*1024*1024;
  1048. else /* fall back to 7/8 of the stolen space */
  1049. cfb_size = prealloc_size * 7 / 8;
  1050. i915_setup_compression(dev, cfb_size);
  1051. }
  1052. /* Allow hardware batchbuffers unless told otherwise.
  1053. */
  1054. dev_priv->allow_batchbuffer = 1;
  1055. ret = intel_init_bios(dev);
  1056. if (ret)
  1057. DRM_INFO("failed to find VBIOS tables\n");
  1058. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1059. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1060. if (ret)
  1061. goto destroy_ringbuffer;
  1062. intel_modeset_init(dev);
  1063. ret = drm_irq_install(dev);
  1064. if (ret)
  1065. goto destroy_ringbuffer;
  1066. /* Always safe in the mode setting case. */
  1067. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1068. dev->vblank_disable_allowed = 1;
  1069. /*
  1070. * Initialize the hardware status page IRQ location.
  1071. */
  1072. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1073. drm_helper_initial_config(dev);
  1074. return 0;
  1075. destroy_ringbuffer:
  1076. i915_gem_cleanup_ringbuffer(dev);
  1077. out:
  1078. return ret;
  1079. }
  1080. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1081. {
  1082. struct drm_i915_master_private *master_priv;
  1083. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1084. if (!master_priv)
  1085. return -ENOMEM;
  1086. master->driver_priv = master_priv;
  1087. return 0;
  1088. }
  1089. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1090. {
  1091. struct drm_i915_master_private *master_priv = master->driver_priv;
  1092. if (!master_priv)
  1093. return;
  1094. kfree(master_priv);
  1095. master->driver_priv = NULL;
  1096. }
  1097. static void i915_get_mem_freq(struct drm_device *dev)
  1098. {
  1099. drm_i915_private_t *dev_priv = dev->dev_private;
  1100. u32 tmp;
  1101. if (!IS_PINEVIEW(dev))
  1102. return;
  1103. tmp = I915_READ(CLKCFG);
  1104. switch (tmp & CLKCFG_FSB_MASK) {
  1105. case CLKCFG_FSB_533:
  1106. dev_priv->fsb_freq = 533; /* 133*4 */
  1107. break;
  1108. case CLKCFG_FSB_800:
  1109. dev_priv->fsb_freq = 800; /* 200*4 */
  1110. break;
  1111. case CLKCFG_FSB_667:
  1112. dev_priv->fsb_freq = 667; /* 167*4 */
  1113. break;
  1114. case CLKCFG_FSB_400:
  1115. dev_priv->fsb_freq = 400; /* 100*4 */
  1116. break;
  1117. }
  1118. switch (tmp & CLKCFG_MEM_MASK) {
  1119. case CLKCFG_MEM_533:
  1120. dev_priv->mem_freq = 533;
  1121. break;
  1122. case CLKCFG_MEM_667:
  1123. dev_priv->mem_freq = 667;
  1124. break;
  1125. case CLKCFG_MEM_800:
  1126. dev_priv->mem_freq = 800;
  1127. break;
  1128. }
  1129. }
  1130. /**
  1131. * i915_driver_load - setup chip and create an initial config
  1132. * @dev: DRM device
  1133. * @flags: startup flags
  1134. *
  1135. * The driver load routine has to do several things:
  1136. * - drive output discovery via intel_modeset_init()
  1137. * - initialize the memory manager
  1138. * - allocate initial config memory
  1139. * - setup the DRM framebuffer with the allocated memory
  1140. */
  1141. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1142. {
  1143. struct drm_i915_private *dev_priv = dev->dev_private;
  1144. resource_size_t base, size;
  1145. int ret = 0, mmio_bar;
  1146. uint32_t agp_size, prealloc_size, prealloc_start;
  1147. /* i915 has 4 more counters */
  1148. dev->counters += 4;
  1149. dev->types[6] = _DRM_STAT_IRQ;
  1150. dev->types[7] = _DRM_STAT_PRIMARY;
  1151. dev->types[8] = _DRM_STAT_SECONDARY;
  1152. dev->types[9] = _DRM_STAT_DMA;
  1153. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1154. if (dev_priv == NULL)
  1155. return -ENOMEM;
  1156. dev->dev_private = (void *)dev_priv;
  1157. dev_priv->dev = dev;
  1158. dev_priv->info = (struct intel_device_info *) flags;
  1159. /* Add register map (needed for suspend/resume) */
  1160. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1161. base = drm_get_resource_start(dev, mmio_bar);
  1162. size = drm_get_resource_len(dev, mmio_bar);
  1163. if (i915_get_bridge_dev(dev)) {
  1164. ret = -EIO;
  1165. goto free_priv;
  1166. }
  1167. dev_priv->regs = ioremap(base, size);
  1168. if (!dev_priv->regs) {
  1169. DRM_ERROR("failed to map registers\n");
  1170. ret = -EIO;
  1171. goto put_bridge;
  1172. }
  1173. dev_priv->mm.gtt_mapping =
  1174. io_mapping_create_wc(dev->agp->base,
  1175. dev->agp->agp_info.aper_size * 1024*1024);
  1176. if (dev_priv->mm.gtt_mapping == NULL) {
  1177. ret = -EIO;
  1178. goto out_rmmap;
  1179. }
  1180. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1181. * one would think, because the kernel disables PAT on first
  1182. * generation Core chips because WC PAT gets overridden by a UC
  1183. * MTRR if present. Even if a UC MTRR isn't present.
  1184. */
  1185. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1186. dev->agp->agp_info.aper_size *
  1187. 1024 * 1024,
  1188. MTRR_TYPE_WRCOMB, 1);
  1189. if (dev_priv->mm.gtt_mtrr < 0) {
  1190. DRM_INFO("MTRR allocation failed. Graphics "
  1191. "performance may suffer.\n");
  1192. }
  1193. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1194. if (ret)
  1195. goto out_iomapfree;
  1196. dev_priv->wq = create_singlethread_workqueue("i915");
  1197. if (dev_priv->wq == NULL) {
  1198. DRM_ERROR("Failed to create our workqueue.\n");
  1199. ret = -ENOMEM;
  1200. goto out_iomapfree;
  1201. }
  1202. /* enable GEM by default */
  1203. dev_priv->has_gem = 1;
  1204. if (prealloc_size > agp_size * 3 / 4) {
  1205. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1206. "memory stolen.\n",
  1207. prealloc_size / 1024, agp_size / 1024);
  1208. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1209. "updating the BIOS to fix).\n");
  1210. dev_priv->has_gem = 0;
  1211. }
  1212. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1213. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1214. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  1215. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1216. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1217. }
  1218. i915_gem_load(dev);
  1219. /* Init HWS */
  1220. if (!I915_NEED_GFX_HWS(dev)) {
  1221. ret = i915_init_phys_hws(dev);
  1222. if (ret != 0)
  1223. goto out_workqueue_free;
  1224. }
  1225. i915_get_mem_freq(dev);
  1226. /* On the 945G/GM, the chipset reports the MSI capability on the
  1227. * integrated graphics even though the support isn't actually there
  1228. * according to the published specs. It doesn't appear to function
  1229. * correctly in testing on 945G.
  1230. * This may be a side effect of MSI having been made available for PEG
  1231. * and the registers being closely associated.
  1232. *
  1233. * According to chipset errata, on the 965GM, MSI interrupts may
  1234. * be lost or delayed, but we use them anyways to avoid
  1235. * stuck interrupts on some machines.
  1236. */
  1237. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1238. pci_enable_msi(dev->pdev);
  1239. spin_lock_init(&dev_priv->user_irq_lock);
  1240. spin_lock_init(&dev_priv->error_lock);
  1241. dev_priv->user_irq_refcount = 0;
  1242. dev_priv->trace_irq_seqno = 0;
  1243. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1244. if (ret) {
  1245. (void) i915_driver_unload(dev);
  1246. return ret;
  1247. }
  1248. /* Start out suspended */
  1249. dev_priv->mm.suspended = 1;
  1250. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1251. ret = i915_load_modeset_init(dev, prealloc_start,
  1252. prealloc_size, agp_size);
  1253. if (ret < 0) {
  1254. DRM_ERROR("failed to init modeset\n");
  1255. goto out_workqueue_free;
  1256. }
  1257. }
  1258. /* Must be done after probing outputs */
  1259. intel_opregion_init(dev, 0);
  1260. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1261. (unsigned long) dev);
  1262. return 0;
  1263. out_workqueue_free:
  1264. destroy_workqueue(dev_priv->wq);
  1265. out_iomapfree:
  1266. io_mapping_free(dev_priv->mm.gtt_mapping);
  1267. out_rmmap:
  1268. iounmap(dev_priv->regs);
  1269. put_bridge:
  1270. pci_dev_put(dev_priv->bridge_dev);
  1271. free_priv:
  1272. kfree(dev_priv);
  1273. return ret;
  1274. }
  1275. int i915_driver_unload(struct drm_device *dev)
  1276. {
  1277. struct drm_i915_private *dev_priv = dev->dev_private;
  1278. destroy_workqueue(dev_priv->wq);
  1279. del_timer_sync(&dev_priv->hangcheck_timer);
  1280. io_mapping_free(dev_priv->mm.gtt_mapping);
  1281. if (dev_priv->mm.gtt_mtrr >= 0) {
  1282. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1283. dev->agp->agp_info.aper_size * 1024 * 1024);
  1284. dev_priv->mm.gtt_mtrr = -1;
  1285. }
  1286. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1287. /*
  1288. * free the memory space allocated for the child device
  1289. * config parsed from VBT
  1290. */
  1291. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1292. kfree(dev_priv->child_dev);
  1293. dev_priv->child_dev = NULL;
  1294. dev_priv->child_dev_num = 0;
  1295. }
  1296. drm_irq_uninstall(dev);
  1297. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1298. }
  1299. if (dev->pdev->msi_enabled)
  1300. pci_disable_msi(dev->pdev);
  1301. if (dev_priv->regs != NULL)
  1302. iounmap(dev_priv->regs);
  1303. intel_opregion_free(dev, 0);
  1304. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1305. intel_modeset_cleanup(dev);
  1306. i915_gem_free_all_phys_object(dev);
  1307. mutex_lock(&dev->struct_mutex);
  1308. i915_gem_cleanup_ringbuffer(dev);
  1309. mutex_unlock(&dev->struct_mutex);
  1310. drm_mm_takedown(&dev_priv->vram);
  1311. i915_gem_lastclose(dev);
  1312. intel_cleanup_overlay(dev);
  1313. }
  1314. pci_dev_put(dev_priv->bridge_dev);
  1315. kfree(dev->dev_private);
  1316. return 0;
  1317. }
  1318. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1319. {
  1320. struct drm_i915_file_private *i915_file_priv;
  1321. DRM_DEBUG_DRIVER("\n");
  1322. i915_file_priv = (struct drm_i915_file_private *)
  1323. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1324. if (!i915_file_priv)
  1325. return -ENOMEM;
  1326. file_priv->driver_priv = i915_file_priv;
  1327. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1328. return 0;
  1329. }
  1330. /**
  1331. * i915_driver_lastclose - clean up after all DRM clients have exited
  1332. * @dev: DRM device
  1333. *
  1334. * Take care of cleaning up after all DRM clients have exited. In the
  1335. * mode setting case, we want to restore the kernel's initial mode (just
  1336. * in case the last client left us in a bad state).
  1337. *
  1338. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1339. * and DMA structures, since the kernel won't be using them, and clea
  1340. * up any GEM state.
  1341. */
  1342. void i915_driver_lastclose(struct drm_device * dev)
  1343. {
  1344. drm_i915_private_t *dev_priv = dev->dev_private;
  1345. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1346. drm_fb_helper_restore();
  1347. return;
  1348. }
  1349. i915_gem_lastclose(dev);
  1350. if (dev_priv->agp_heap)
  1351. i915_mem_takedown(&(dev_priv->agp_heap));
  1352. i915_dma_cleanup(dev);
  1353. }
  1354. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1355. {
  1356. drm_i915_private_t *dev_priv = dev->dev_private;
  1357. i915_gem_release(dev, file_priv);
  1358. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1359. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1360. }
  1361. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1362. {
  1363. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1364. kfree(i915_file_priv);
  1365. }
  1366. struct drm_ioctl_desc i915_ioctls[] = {
  1367. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1368. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1369. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1370. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1371. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1372. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1373. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1374. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1375. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1376. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1377. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1378. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1379. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1380. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1381. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1382. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1383. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1384. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1385. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1386. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH),
  1387. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1388. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1389. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1390. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1391. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1392. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1393. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1394. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1395. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1396. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1397. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1398. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1399. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1400. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1401. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1402. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1403. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
  1404. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, 0),
  1405. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
  1406. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
  1407. };
  1408. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1409. /**
  1410. * Determine if the device really is AGP or not.
  1411. *
  1412. * All Intel graphics chipsets are treated as AGP, even if they are really
  1413. * PCI-e.
  1414. *
  1415. * \param dev The device to be tested.
  1416. *
  1417. * \returns
  1418. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1419. */
  1420. int i915_driver_device_is_agp(struct drm_device * dev)
  1421. {
  1422. return 1;
  1423. }