intel_ringbuffer.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. static u32 i915_gem_get_seqno(struct drm_device *dev)
  35. {
  36. drm_i915_private_t *dev_priv = dev->dev_private;
  37. u32 seqno;
  38. seqno = dev_priv->next_seqno;
  39. /* reserve 0 for non-seqno */
  40. if (++dev_priv->next_seqno == 0)
  41. dev_priv->next_seqno = 1;
  42. return seqno;
  43. }
  44. static void
  45. render_ring_flush(struct drm_device *dev,
  46. struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. drm_i915_private_t *dev_priv = dev->dev_private;
  51. u32 cmd;
  52. #if WATCH_EXEC
  53. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  54. invalidate_domains, flush_domains);
  55. #endif
  56. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  57. invalidate_domains, flush_domains);
  58. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (INTEL_INFO(dev)->gen < 4) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. #if WATCH_EXEC
  101. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  102. #endif
  103. intel_ring_begin(dev, ring, 2);
  104. intel_ring_emit(dev, ring, cmd);
  105. intel_ring_emit(dev, ring, MI_NOOP);
  106. intel_ring_advance(dev, ring);
  107. }
  108. }
  109. static unsigned int render_ring_get_head(struct drm_device *dev,
  110. struct intel_ring_buffer *ring)
  111. {
  112. drm_i915_private_t *dev_priv = dev->dev_private;
  113. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  114. }
  115. static unsigned int render_ring_get_tail(struct drm_device *dev,
  116. struct intel_ring_buffer *ring)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. return I915_READ(PRB0_TAIL) & TAIL_ADDR;
  120. }
  121. static inline void render_ring_set_tail(struct drm_device *dev, u32 value)
  122. {
  123. drm_i915_private_t *dev_priv = dev->dev_private;
  124. I915_WRITE(PRB0_TAIL, value);
  125. }
  126. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  127. struct intel_ring_buffer *ring)
  128. {
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. u32 acthd_reg = INTEL_INFO(dev)->gen ? ACTHD_I965 : ACTHD;
  131. return I915_READ(acthd_reg);
  132. }
  133. static int init_ring_common(struct drm_device *dev,
  134. struct intel_ring_buffer *ring)
  135. {
  136. u32 head;
  137. drm_i915_private_t *dev_priv = dev->dev_private;
  138. struct drm_i915_gem_object *obj_priv;
  139. obj_priv = to_intel_bo(ring->gem_object);
  140. /* Stop the ring if it's running. */
  141. I915_WRITE(ring->regs.ctl, 0);
  142. I915_WRITE(ring->regs.head, 0);
  143. ring->set_tail(dev, 0);
  144. /* Initialize the ring. */
  145. I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
  146. head = ring->get_head(dev, ring);
  147. /* G45 ring initialization fails to reset head to zero */
  148. if (head != 0) {
  149. DRM_ERROR("%s head not reset to zero "
  150. "ctl %08x head %08x tail %08x start %08x\n",
  151. ring->name,
  152. I915_READ(ring->regs.ctl),
  153. I915_READ(ring->regs.head),
  154. I915_READ(ring->regs.tail),
  155. I915_READ(ring->regs.start));
  156. I915_WRITE(ring->regs.head, 0);
  157. DRM_ERROR("%s head forced to zero "
  158. "ctl %08x head %08x tail %08x start %08x\n",
  159. ring->name,
  160. I915_READ(ring->regs.ctl),
  161. I915_READ(ring->regs.head),
  162. I915_READ(ring->regs.tail),
  163. I915_READ(ring->regs.start));
  164. }
  165. I915_WRITE(ring->regs.ctl,
  166. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  167. | RING_NO_REPORT | RING_VALID);
  168. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  169. /* If the head is still not zero, the ring is dead */
  170. if (head != 0) {
  171. DRM_ERROR("%s initialization failed "
  172. "ctl %08x head %08x tail %08x start %08x\n",
  173. ring->name,
  174. I915_READ(ring->regs.ctl),
  175. I915_READ(ring->regs.head),
  176. I915_READ(ring->regs.tail),
  177. I915_READ(ring->regs.start));
  178. return -EIO;
  179. }
  180. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  181. i915_kernel_lost_context(dev);
  182. else {
  183. ring->head = ring->get_head(dev, ring);
  184. ring->tail = ring->get_tail(dev, ring);
  185. ring->space = ring->head - (ring->tail + 8);
  186. if (ring->space < 0)
  187. ring->space += ring->size;
  188. }
  189. return 0;
  190. }
  191. static int init_render_ring(struct drm_device *dev,
  192. struct intel_ring_buffer *ring)
  193. {
  194. drm_i915_private_t *dev_priv = dev->dev_private;
  195. int ret = init_ring_common(dev, ring);
  196. int mode;
  197. if (INTEL_INFO(dev)->gen > 3) {
  198. mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  199. if (IS_GEN6(dev))
  200. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  201. I915_WRITE(MI_MODE, mode);
  202. }
  203. return ret;
  204. }
  205. #define PIPE_CONTROL_FLUSH(addr) \
  206. do { \
  207. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  208. PIPE_CONTROL_DEPTH_STALL | 2); \
  209. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  210. OUT_RING(0); \
  211. OUT_RING(0); \
  212. } while (0)
  213. /**
  214. * Creates a new sequence number, emitting a write of it to the status page
  215. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  216. *
  217. * Must be called with struct_lock held.
  218. *
  219. * Returned sequence numbers are nonzero on success.
  220. */
  221. static u32
  222. render_ring_add_request(struct drm_device *dev,
  223. struct intel_ring_buffer *ring,
  224. struct drm_file *file_priv,
  225. u32 flush_domains)
  226. {
  227. drm_i915_private_t *dev_priv = dev->dev_private;
  228. u32 seqno;
  229. seqno = i915_gem_get_seqno(dev);
  230. if (IS_GEN6(dev)) {
  231. BEGIN_LP_RING(6);
  232. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  233. OUT_RING(PIPE_CONTROL_QW_WRITE |
  234. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  235. PIPE_CONTROL_NOTIFY);
  236. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  237. OUT_RING(seqno);
  238. OUT_RING(0);
  239. OUT_RING(0);
  240. ADVANCE_LP_RING();
  241. } else if (HAS_PIPE_CONTROL(dev)) {
  242. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  243. /*
  244. * Workaround qword write incoherence by flushing the
  245. * PIPE_NOTIFY buffers out to memory before requesting
  246. * an interrupt.
  247. */
  248. BEGIN_LP_RING(32);
  249. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  250. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  251. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  252. OUT_RING(seqno);
  253. OUT_RING(0);
  254. PIPE_CONTROL_FLUSH(scratch_addr);
  255. scratch_addr += 128; /* write to separate cachelines */
  256. PIPE_CONTROL_FLUSH(scratch_addr);
  257. scratch_addr += 128;
  258. PIPE_CONTROL_FLUSH(scratch_addr);
  259. scratch_addr += 128;
  260. PIPE_CONTROL_FLUSH(scratch_addr);
  261. scratch_addr += 128;
  262. PIPE_CONTROL_FLUSH(scratch_addr);
  263. scratch_addr += 128;
  264. PIPE_CONTROL_FLUSH(scratch_addr);
  265. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  266. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  267. PIPE_CONTROL_NOTIFY);
  268. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  269. OUT_RING(seqno);
  270. OUT_RING(0);
  271. ADVANCE_LP_RING();
  272. } else {
  273. BEGIN_LP_RING(4);
  274. OUT_RING(MI_STORE_DWORD_INDEX);
  275. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  276. OUT_RING(seqno);
  277. OUT_RING(MI_USER_INTERRUPT);
  278. ADVANCE_LP_RING();
  279. }
  280. return seqno;
  281. }
  282. static u32
  283. render_ring_get_gem_seqno(struct drm_device *dev,
  284. struct intel_ring_buffer *ring)
  285. {
  286. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  287. if (HAS_PIPE_CONTROL(dev))
  288. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  289. else
  290. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  291. }
  292. static void
  293. render_ring_get_user_irq(struct drm_device *dev,
  294. struct intel_ring_buffer *ring)
  295. {
  296. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  297. unsigned long irqflags;
  298. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  299. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  300. if (HAS_PCH_SPLIT(dev))
  301. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  302. else
  303. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  304. }
  305. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  306. }
  307. static void
  308. render_ring_put_user_irq(struct drm_device *dev,
  309. struct intel_ring_buffer *ring)
  310. {
  311. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  312. unsigned long irqflags;
  313. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  314. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  315. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  316. if (HAS_PCH_SPLIT(dev))
  317. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  318. else
  319. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  320. }
  321. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  322. }
  323. static void render_setup_status_page(struct drm_device *dev,
  324. struct intel_ring_buffer *ring)
  325. {
  326. drm_i915_private_t *dev_priv = dev->dev_private;
  327. if (IS_GEN6(dev)) {
  328. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  329. I915_READ(HWS_PGA_GEN6); /* posting read */
  330. } else {
  331. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  332. I915_READ(HWS_PGA); /* posting read */
  333. }
  334. }
  335. void
  336. bsd_ring_flush(struct drm_device *dev,
  337. struct intel_ring_buffer *ring,
  338. u32 invalidate_domains,
  339. u32 flush_domains)
  340. {
  341. intel_ring_begin(dev, ring, 2);
  342. intel_ring_emit(dev, ring, MI_FLUSH);
  343. intel_ring_emit(dev, ring, MI_NOOP);
  344. intel_ring_advance(dev, ring);
  345. }
  346. static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
  347. struct intel_ring_buffer *ring)
  348. {
  349. drm_i915_private_t *dev_priv = dev->dev_private;
  350. return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
  351. }
  352. static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
  353. struct intel_ring_buffer *ring)
  354. {
  355. drm_i915_private_t *dev_priv = dev->dev_private;
  356. return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
  357. }
  358. static inline void bsd_ring_set_tail(struct drm_device *dev, u32 value)
  359. {
  360. drm_i915_private_t *dev_priv = dev->dev_private;
  361. I915_WRITE(BSD_RING_TAIL, value);
  362. }
  363. static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  364. struct intel_ring_buffer *ring)
  365. {
  366. drm_i915_private_t *dev_priv = dev->dev_private;
  367. return I915_READ(BSD_RING_ACTHD);
  368. }
  369. static int init_bsd_ring(struct drm_device *dev,
  370. struct intel_ring_buffer *ring)
  371. {
  372. return init_ring_common(dev, ring);
  373. }
  374. static u32
  375. bsd_ring_add_request(struct drm_device *dev,
  376. struct intel_ring_buffer *ring,
  377. struct drm_file *file_priv,
  378. u32 flush_domains)
  379. {
  380. u32 seqno;
  381. seqno = i915_gem_get_seqno(dev);
  382. intel_ring_begin(dev, ring, 4);
  383. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  384. intel_ring_emit(dev, ring,
  385. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  386. intel_ring_emit(dev, ring, seqno);
  387. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  388. intel_ring_advance(dev, ring);
  389. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  390. return seqno;
  391. }
  392. static void bsd_setup_status_page(struct drm_device *dev,
  393. struct intel_ring_buffer *ring)
  394. {
  395. drm_i915_private_t *dev_priv = dev->dev_private;
  396. I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
  397. I915_READ(BSD_HWS_PGA);
  398. }
  399. static void
  400. bsd_ring_get_user_irq(struct drm_device *dev,
  401. struct intel_ring_buffer *ring)
  402. {
  403. /* do nothing */
  404. }
  405. static void
  406. bsd_ring_put_user_irq(struct drm_device *dev,
  407. struct intel_ring_buffer *ring)
  408. {
  409. /* do nothing */
  410. }
  411. static u32
  412. bsd_ring_get_gem_seqno(struct drm_device *dev,
  413. struct intel_ring_buffer *ring)
  414. {
  415. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  416. }
  417. static int
  418. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  419. struct intel_ring_buffer *ring,
  420. struct drm_i915_gem_execbuffer2 *exec,
  421. struct drm_clip_rect *cliprects,
  422. uint64_t exec_offset)
  423. {
  424. uint32_t exec_start;
  425. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  426. intel_ring_begin(dev, ring, 2);
  427. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  428. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  429. intel_ring_emit(dev, ring, exec_start);
  430. intel_ring_advance(dev, ring);
  431. return 0;
  432. }
  433. static int
  434. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  435. struct intel_ring_buffer *ring,
  436. struct drm_i915_gem_execbuffer2 *exec,
  437. struct drm_clip_rect *cliprects,
  438. uint64_t exec_offset)
  439. {
  440. drm_i915_private_t *dev_priv = dev->dev_private;
  441. int nbox = exec->num_cliprects;
  442. int i = 0, count;
  443. uint32_t exec_start, exec_len;
  444. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  445. exec_len = (uint32_t) exec->batch_len;
  446. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  447. count = nbox ? nbox : 1;
  448. for (i = 0; i < count; i++) {
  449. if (i < nbox) {
  450. int ret = i915_emit_box(dev, cliprects, i,
  451. exec->DR1, exec->DR4);
  452. if (ret)
  453. return ret;
  454. }
  455. if (IS_I830(dev) || IS_845G(dev)) {
  456. intel_ring_begin(dev, ring, 4);
  457. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  458. intel_ring_emit(dev, ring,
  459. exec_start | MI_BATCH_NON_SECURE);
  460. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  461. intel_ring_emit(dev, ring, 0);
  462. } else {
  463. intel_ring_begin(dev, ring, 4);
  464. if (INTEL_INFO(dev)->gen >= 4) {
  465. intel_ring_emit(dev, ring,
  466. MI_BATCH_BUFFER_START | (2 << 6)
  467. | MI_BATCH_NON_SECURE_I965);
  468. intel_ring_emit(dev, ring, exec_start);
  469. } else {
  470. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  471. | (2 << 6));
  472. intel_ring_emit(dev, ring, exec_start |
  473. MI_BATCH_NON_SECURE);
  474. }
  475. }
  476. intel_ring_advance(dev, ring);
  477. }
  478. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  479. intel_ring_begin(dev, ring, 2);
  480. intel_ring_emit(dev, ring, MI_FLUSH |
  481. MI_NO_WRITE_FLUSH |
  482. MI_INVALIDATE_ISP );
  483. intel_ring_emit(dev, ring, MI_NOOP);
  484. intel_ring_advance(dev, ring);
  485. }
  486. /* XXX breadcrumb */
  487. return 0;
  488. }
  489. static void cleanup_status_page(struct drm_device *dev,
  490. struct intel_ring_buffer *ring)
  491. {
  492. drm_i915_private_t *dev_priv = dev->dev_private;
  493. struct drm_gem_object *obj;
  494. struct drm_i915_gem_object *obj_priv;
  495. obj = ring->status_page.obj;
  496. if (obj == NULL)
  497. return;
  498. obj_priv = to_intel_bo(obj);
  499. kunmap(obj_priv->pages[0]);
  500. i915_gem_object_unpin(obj);
  501. drm_gem_object_unreference(obj);
  502. ring->status_page.obj = NULL;
  503. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  504. }
  505. static int init_status_page(struct drm_device *dev,
  506. struct intel_ring_buffer *ring)
  507. {
  508. drm_i915_private_t *dev_priv = dev->dev_private;
  509. struct drm_gem_object *obj;
  510. struct drm_i915_gem_object *obj_priv;
  511. int ret;
  512. obj = i915_gem_alloc_object(dev, 4096);
  513. if (obj == NULL) {
  514. DRM_ERROR("Failed to allocate status page\n");
  515. ret = -ENOMEM;
  516. goto err;
  517. }
  518. obj_priv = to_intel_bo(obj);
  519. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  520. ret = i915_gem_object_pin(obj, 4096);
  521. if (ret != 0) {
  522. goto err_unref;
  523. }
  524. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  525. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  526. if (ring->status_page.page_addr == NULL) {
  527. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  528. goto err_unpin;
  529. }
  530. ring->status_page.obj = obj;
  531. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  532. ring->setup_status_page(dev, ring);
  533. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  534. ring->name, ring->status_page.gfx_addr);
  535. return 0;
  536. err_unpin:
  537. i915_gem_object_unpin(obj);
  538. err_unref:
  539. drm_gem_object_unreference(obj);
  540. err:
  541. return ret;
  542. }
  543. int intel_init_ring_buffer(struct drm_device *dev,
  544. struct intel_ring_buffer *ring)
  545. {
  546. struct drm_i915_gem_object *obj_priv;
  547. struct drm_gem_object *obj;
  548. int ret;
  549. ring->dev = dev;
  550. if (I915_NEED_GFX_HWS(dev)) {
  551. ret = init_status_page(dev, ring);
  552. if (ret)
  553. return ret;
  554. }
  555. obj = i915_gem_alloc_object(dev, ring->size);
  556. if (obj == NULL) {
  557. DRM_ERROR("Failed to allocate ringbuffer\n");
  558. ret = -ENOMEM;
  559. goto err_hws;
  560. }
  561. ring->gem_object = obj;
  562. ret = i915_gem_object_pin(obj, ring->alignment);
  563. if (ret)
  564. goto err_unref;
  565. obj_priv = to_intel_bo(obj);
  566. ring->map.size = ring->size;
  567. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  568. ring->map.type = 0;
  569. ring->map.flags = 0;
  570. ring->map.mtrr = 0;
  571. drm_core_ioremap_wc(&ring->map, dev);
  572. if (ring->map.handle == NULL) {
  573. DRM_ERROR("Failed to map ringbuffer.\n");
  574. ret = -EINVAL;
  575. goto err_unpin;
  576. }
  577. ring->virtual_start = ring->map.handle;
  578. ret = ring->init(dev, ring);
  579. if (ret)
  580. goto err_unmap;
  581. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  582. i915_kernel_lost_context(dev);
  583. else {
  584. ring->head = ring->get_head(dev, ring);
  585. ring->tail = ring->get_tail(dev, ring);
  586. ring->space = ring->head - (ring->tail + 8);
  587. if (ring->space < 0)
  588. ring->space += ring->size;
  589. }
  590. INIT_LIST_HEAD(&ring->active_list);
  591. INIT_LIST_HEAD(&ring->request_list);
  592. return ret;
  593. err_unmap:
  594. drm_core_ioremapfree(&ring->map, dev);
  595. err_unpin:
  596. i915_gem_object_unpin(obj);
  597. err_unref:
  598. drm_gem_object_unreference(obj);
  599. ring->gem_object = NULL;
  600. err_hws:
  601. cleanup_status_page(dev, ring);
  602. return ret;
  603. }
  604. void intel_cleanup_ring_buffer(struct drm_device *dev,
  605. struct intel_ring_buffer *ring)
  606. {
  607. if (ring->gem_object == NULL)
  608. return;
  609. drm_core_ioremapfree(&ring->map, dev);
  610. i915_gem_object_unpin(ring->gem_object);
  611. drm_gem_object_unreference(ring->gem_object);
  612. ring->gem_object = NULL;
  613. cleanup_status_page(dev, ring);
  614. }
  615. int intel_wrap_ring_buffer(struct drm_device *dev,
  616. struct intel_ring_buffer *ring)
  617. {
  618. unsigned int *virt;
  619. int rem;
  620. rem = ring->size - ring->tail;
  621. if (ring->space < rem) {
  622. int ret = intel_wait_ring_buffer(dev, ring, rem);
  623. if (ret)
  624. return ret;
  625. }
  626. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  627. rem /= 8;
  628. while (rem--) {
  629. *virt++ = MI_NOOP;
  630. *virt++ = MI_NOOP;
  631. }
  632. ring->tail = 0;
  633. ring->space = ring->head - 8;
  634. return 0;
  635. }
  636. int intel_wait_ring_buffer(struct drm_device *dev,
  637. struct intel_ring_buffer *ring, int n)
  638. {
  639. unsigned long end;
  640. trace_i915_ring_wait_begin (dev);
  641. end = jiffies + 3 * HZ;
  642. do {
  643. ring->head = ring->get_head(dev, ring);
  644. ring->space = ring->head - (ring->tail + 8);
  645. if (ring->space < 0)
  646. ring->space += ring->size;
  647. if (ring->space >= n) {
  648. trace_i915_ring_wait_end (dev);
  649. return 0;
  650. }
  651. if (dev->primary->master) {
  652. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  653. if (master_priv->sarea_priv)
  654. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  655. }
  656. yield();
  657. } while (!time_after(jiffies, end));
  658. trace_i915_ring_wait_end (dev);
  659. return -EBUSY;
  660. }
  661. void intel_ring_begin(struct drm_device *dev,
  662. struct intel_ring_buffer *ring, int num_dwords)
  663. {
  664. int n = 4*num_dwords;
  665. if (unlikely(ring->tail + n > ring->size))
  666. intel_wrap_ring_buffer(dev, ring);
  667. if (unlikely(ring->space < n))
  668. intel_wait_ring_buffer(dev, ring, n);
  669. ring->space -= n;
  670. }
  671. void intel_ring_advance(struct drm_device *dev,
  672. struct intel_ring_buffer *ring)
  673. {
  674. ring->tail &= ring->size - 1;
  675. ring->set_tail(dev, ring->tail);
  676. }
  677. void intel_fill_struct(struct drm_device *dev,
  678. struct intel_ring_buffer *ring,
  679. void *data,
  680. unsigned int len)
  681. {
  682. unsigned int *virt = ring->virtual_start + ring->tail;
  683. BUG_ON((len&~(4-1)) != 0);
  684. intel_ring_begin(dev, ring, len/4);
  685. memcpy(virt, data, len);
  686. ring->tail += len;
  687. ring->tail &= ring->size - 1;
  688. ring->space -= len;
  689. intel_ring_advance(dev, ring);
  690. }
  691. static struct intel_ring_buffer render_ring = {
  692. .name = "render ring",
  693. .id = RING_RENDER,
  694. .regs = {
  695. .ctl = PRB0_CTL,
  696. .head = PRB0_HEAD,
  697. .tail = PRB0_TAIL,
  698. .start = PRB0_START
  699. },
  700. .size = 32 * PAGE_SIZE,
  701. .alignment = PAGE_SIZE,
  702. .virtual_start = NULL,
  703. .dev = NULL,
  704. .gem_object = NULL,
  705. .head = 0,
  706. .tail = 0,
  707. .space = 0,
  708. .user_irq_refcount = 0,
  709. .irq_gem_seqno = 0,
  710. .waiting_gem_seqno = 0,
  711. .setup_status_page = render_setup_status_page,
  712. .init = init_render_ring,
  713. .get_head = render_ring_get_head,
  714. .get_tail = render_ring_get_tail,
  715. .set_tail = render_ring_set_tail,
  716. .get_active_head = render_ring_get_active_head,
  717. .flush = render_ring_flush,
  718. .add_request = render_ring_add_request,
  719. .get_gem_seqno = render_ring_get_gem_seqno,
  720. .user_irq_get = render_ring_get_user_irq,
  721. .user_irq_put = render_ring_put_user_irq,
  722. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  723. .status_page = {NULL, 0, NULL},
  724. .map = {0,}
  725. };
  726. /* ring buffer for bit-stream decoder */
  727. static struct intel_ring_buffer bsd_ring = {
  728. .name = "bsd ring",
  729. .id = RING_BSD,
  730. .regs = {
  731. .ctl = BSD_RING_CTL,
  732. .head = BSD_RING_HEAD,
  733. .tail = BSD_RING_TAIL,
  734. .start = BSD_RING_START
  735. },
  736. .size = 32 * PAGE_SIZE,
  737. .alignment = PAGE_SIZE,
  738. .virtual_start = NULL,
  739. .dev = NULL,
  740. .gem_object = NULL,
  741. .head = 0,
  742. .tail = 0,
  743. .space = 0,
  744. .user_irq_refcount = 0,
  745. .irq_gem_seqno = 0,
  746. .waiting_gem_seqno = 0,
  747. .setup_status_page = bsd_setup_status_page,
  748. .init = init_bsd_ring,
  749. .get_head = bsd_ring_get_head,
  750. .get_tail = bsd_ring_get_tail,
  751. .set_tail = bsd_ring_set_tail,
  752. .get_active_head = bsd_ring_get_active_head,
  753. .flush = bsd_ring_flush,
  754. .add_request = bsd_ring_add_request,
  755. .get_gem_seqno = bsd_ring_get_gem_seqno,
  756. .user_irq_get = bsd_ring_get_user_irq,
  757. .user_irq_put = bsd_ring_put_user_irq,
  758. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  759. .status_page = {NULL, 0, NULL},
  760. .map = {0,}
  761. };
  762. int intel_init_render_ring_buffer(struct drm_device *dev)
  763. {
  764. drm_i915_private_t *dev_priv = dev->dev_private;
  765. dev_priv->render_ring = render_ring;
  766. if (!I915_NEED_GFX_HWS(dev)) {
  767. dev_priv->render_ring.status_page.page_addr
  768. = dev_priv->status_page_dmah->vaddr;
  769. memset(dev_priv->render_ring.status_page.page_addr,
  770. 0, PAGE_SIZE);
  771. }
  772. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  773. }
  774. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  775. {
  776. drm_i915_private_t *dev_priv = dev->dev_private;
  777. dev_priv->bsd_ring = bsd_ring;
  778. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  779. }