time.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. *
  3. * Copyright (C) 2001 MontaVista Software, ppopov@mvista.com
  4. * Copied and modified Carsten Langgaard's time.c
  5. *
  6. * Carsten Langgaard, carstenl@mips.com
  7. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  8. *
  9. * ########################################################################
  10. *
  11. * This program is free software; you can distribute it and/or modify it
  12. * under the terms of the GNU General Public License (Version 2) as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  18. * for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  23. *
  24. * ########################################################################
  25. *
  26. * Setting up the clock on the MIPS boards.
  27. *
  28. * Update. Always configure the kernel with CONFIG_NEW_TIME_C. This
  29. * will use the user interface gettimeofday() functions from the
  30. * arch/mips/kernel/time.c, and we provide the clock interrupt processing
  31. * and the timer offset compute functions. If CONFIG_PM is selected,
  32. * we also ensure the 32KHz timer is available. -- Dan
  33. */
  34. #include <linux/types.h>
  35. #include <linux/config.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel_stat.h>
  38. #include <linux/sched.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/hardirq.h>
  41. #include <asm/compiler.h>
  42. #include <asm/mipsregs.h>
  43. #include <asm/ptrace.h>
  44. #include <asm/time.h>
  45. #include <asm/div64.h>
  46. #include <asm/mach-au1x00/au1000.h>
  47. #include <linux/mc146818rtc.h>
  48. #include <linux/timex.h>
  49. static unsigned long r4k_offset; /* Amount to increment compare reg each time */
  50. static unsigned long r4k_cur; /* What counter should be at next timer irq */
  51. int no_au1xxx_32khz;
  52. extern int allow_au1k_wait; /* default off for CP0 Counter */
  53. /* Cycle counter value at the previous timer interrupt.. */
  54. static unsigned int timerhi = 0, timerlo = 0;
  55. #ifdef CONFIG_PM
  56. #if HZ < 100 || HZ > 1000
  57. #error "unsupported HZ value! Must be in [100,1000]"
  58. #endif
  59. #define MATCH20_INC (328*100/HZ) /* magic number 328 is for HZ=100... */
  60. extern void startup_match20_interrupt(irqreturn_t (*handler)(int, void *, struct pt_regs *));
  61. static unsigned long last_pc0, last_match20;
  62. #endif
  63. static DEFINE_SPINLOCK(time_lock);
  64. static inline void ack_r4ktimer(unsigned long newval)
  65. {
  66. write_c0_compare(newval);
  67. }
  68. /*
  69. * There are a lot of conceptually broken versions of the MIPS timer interrupt
  70. * handler floating around. This one is rather different, but the algorithm
  71. * is provably more robust.
  72. */
  73. unsigned long wtimer;
  74. void mips_timer_interrupt(struct pt_regs *regs)
  75. {
  76. int irq = 63;
  77. unsigned long count;
  78. irq_enter();
  79. kstat_this_cpu.irqs[irq]++;
  80. if (r4k_offset == 0)
  81. goto null;
  82. do {
  83. count = read_c0_count();
  84. timerhi += (count < timerlo); /* Wrap around */
  85. timerlo = count;
  86. kstat_this_cpu.irqs[irq]++;
  87. do_timer(regs);
  88. #ifndef CONFIG_SMP
  89. update_process_times(user_mode(regs));
  90. #endif
  91. r4k_cur += r4k_offset;
  92. ack_r4ktimer(r4k_cur);
  93. } while (((unsigned long)read_c0_count()
  94. - r4k_cur) < 0x7fffffff);
  95. irq_exit();
  96. return;
  97. null:
  98. ack_r4ktimer(0);
  99. irq_exit();
  100. }
  101. #ifdef CONFIG_PM
  102. irqreturn_t counter0_irq(int irq, void *dev_id, struct pt_regs *regs)
  103. {
  104. unsigned long pc0;
  105. int time_elapsed;
  106. static int jiffie_drift = 0;
  107. if (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20) {
  108. /* should never happen! */
  109. printk(KERN_WARNING "counter 0 w status error\n");
  110. return IRQ_NONE;
  111. }
  112. pc0 = au_readl(SYS_TOYREAD);
  113. if (pc0 < last_match20) {
  114. /* counter overflowed */
  115. time_elapsed = (0xffffffff - last_match20) + pc0;
  116. }
  117. else {
  118. time_elapsed = pc0 - last_match20;
  119. }
  120. while (time_elapsed > 0) {
  121. do_timer(regs);
  122. #ifndef CONFIG_SMP
  123. update_process_times(user_mode(regs));
  124. #endif
  125. time_elapsed -= MATCH20_INC;
  126. last_match20 += MATCH20_INC;
  127. jiffie_drift++;
  128. }
  129. last_pc0 = pc0;
  130. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  131. au_sync();
  132. /* our counter ticks at 10.009765625 ms/tick, we we're running
  133. * almost 10uS too slow per tick.
  134. */
  135. if (jiffie_drift >= 999) {
  136. jiffie_drift -= 999;
  137. do_timer(regs); /* increment jiffies by one */
  138. #ifndef CONFIG_SMP
  139. update_process_times(user_mode(regs));
  140. #endif
  141. }
  142. return IRQ_HANDLED;
  143. }
  144. /* When we wakeup from sleep, we have to "catch up" on all of the
  145. * timer ticks we have missed.
  146. */
  147. void
  148. wakeup_counter0_adjust(void)
  149. {
  150. unsigned long pc0;
  151. int time_elapsed;
  152. pc0 = au_readl(SYS_TOYREAD);
  153. if (pc0 < last_match20) {
  154. /* counter overflowed */
  155. time_elapsed = (0xffffffff - last_match20) + pc0;
  156. }
  157. else {
  158. time_elapsed = pc0 - last_match20;
  159. }
  160. while (time_elapsed > 0) {
  161. time_elapsed -= MATCH20_INC;
  162. last_match20 += MATCH20_INC;
  163. }
  164. last_pc0 = pc0;
  165. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  166. au_sync();
  167. }
  168. /* This is just for debugging to set the timer for a sleep delay.
  169. */
  170. void
  171. wakeup_counter0_set(int ticks)
  172. {
  173. unsigned long pc0;
  174. pc0 = au_readl(SYS_TOYREAD);
  175. last_pc0 = pc0;
  176. au_writel(last_match20 + (MATCH20_INC * ticks), SYS_TOYMATCH2);
  177. au_sync();
  178. }
  179. #endif
  180. /* I haven't found anyone that doesn't use a 12 MHz source clock,
  181. * but just in case.....
  182. */
  183. #ifdef CONFIG_AU1000_SRC_CLK
  184. #define AU1000_SRC_CLK CONFIG_AU1000_SRC_CLK
  185. #else
  186. #define AU1000_SRC_CLK 12000000
  187. #endif
  188. /*
  189. * We read the real processor speed from the PLL. This is important
  190. * because it is more accurate than computing it from the 32KHz
  191. * counter, if it exists. If we don't have an accurate processor
  192. * speed, all of the peripherals that derive their clocks based on
  193. * this advertised speed will introduce error and sometimes not work
  194. * properly. This function is futher convoluted to still allow configurations
  195. * to do that in case they have really, really old silicon with a
  196. * write-only PLL register, that we need the 32KHz when power management
  197. * "wait" is enabled, and we need to detect if the 32KHz isn't present
  198. * but requested......got it? :-) -- Dan
  199. */
  200. unsigned long cal_r4koff(void)
  201. {
  202. unsigned long count;
  203. unsigned long cpu_speed;
  204. unsigned long flags;
  205. unsigned long counter;
  206. spin_lock_irqsave(&time_lock, flags);
  207. /* Power management cares if we don't have a 32KHz counter.
  208. */
  209. no_au1xxx_32khz = 0;
  210. counter = au_readl(SYS_COUNTER_CNTRL);
  211. if (counter & SYS_CNTRL_E0) {
  212. int trim_divide = 16;
  213. au_writel(counter | SYS_CNTRL_EN1, SYS_COUNTER_CNTRL);
  214. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
  215. /* RTC now ticks at 32.768/16 kHz */
  216. au_writel(trim_divide-1, SYS_RTCTRIM);
  217. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
  218. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
  219. au_writel (0, SYS_TOYWRITE);
  220. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
  221. #if defined(CONFIG_AU1000_USE32K)
  222. {
  223. unsigned long start, end;
  224. start = au_readl(SYS_RTCREAD);
  225. start += 2;
  226. /* wait for the beginning of a new tick
  227. */
  228. while (au_readl(SYS_RTCREAD) < start);
  229. /* Start r4k counter.
  230. */
  231. write_c0_count(0);
  232. /* Wait 0.5 seconds.
  233. */
  234. end = start + (32768 / trim_divide)/2;
  235. while (end > au_readl(SYS_RTCREAD));
  236. count = read_c0_count();
  237. cpu_speed = count * 2;
  238. }
  239. #else
  240. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) *
  241. AU1000_SRC_CLK;
  242. count = cpu_speed / 2;
  243. #endif
  244. }
  245. else {
  246. /* The 32KHz oscillator isn't running, so assume there
  247. * isn't one and grab the processor speed from the PLL.
  248. * NOTE: some old silicon doesn't allow reading the PLL.
  249. */
  250. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) * AU1000_SRC_CLK;
  251. count = cpu_speed / 2;
  252. no_au1xxx_32khz = 1;
  253. }
  254. mips_hpt_frequency = count;
  255. // Equation: Baudrate = CPU / (SD * 2 * CLKDIV * 16)
  256. set_au1x00_uart_baud_base(cpu_speed / (2 * ((int)(au_readl(SYS_POWERCTRL)&0x03) + 2) * 16));
  257. spin_unlock_irqrestore(&time_lock, flags);
  258. return (cpu_speed / HZ);
  259. }
  260. /* This is for machines which generate the exact clock. */
  261. #define USECS_PER_JIFFY (1000000/HZ)
  262. #define USECS_PER_JIFFY_FRAC (0x100000000LL*1000000/HZ&0xffffffff)
  263. static unsigned long
  264. div64_32(unsigned long v1, unsigned long v2, unsigned long v3)
  265. {
  266. unsigned long r0;
  267. do_div64_32(r0, v1, v2, v3);
  268. return r0;
  269. }
  270. static unsigned long do_fast_cp0_gettimeoffset(void)
  271. {
  272. u32 count;
  273. unsigned long res, tmp;
  274. unsigned long r0;
  275. /* Last jiffy when do_fast_gettimeoffset() was called. */
  276. static unsigned long last_jiffies=0;
  277. unsigned long quotient;
  278. /*
  279. * Cached "1/(clocks per usec)*2^32" value.
  280. * It has to be recalculated once each jiffy.
  281. */
  282. static unsigned long cached_quotient=0;
  283. tmp = jiffies;
  284. quotient = cached_quotient;
  285. if (tmp && last_jiffies != tmp) {
  286. last_jiffies = tmp;
  287. if (last_jiffies != 0) {
  288. r0 = div64_32(timerhi, timerlo, tmp);
  289. quotient = div64_32(USECS_PER_JIFFY, USECS_PER_JIFFY_FRAC, r0);
  290. cached_quotient = quotient;
  291. }
  292. }
  293. /* Get last timer tick in absolute kernel time */
  294. count = read_c0_count();
  295. /* .. relative to previous jiffy (32 bits is enough) */
  296. count -= timerlo;
  297. __asm__("multu\t%1,%2\n\t"
  298. "mfhi\t%0"
  299. : "=r" (res)
  300. : "r" (count), "r" (quotient)
  301. : "hi", "lo", GCC_REG_ACCUM);
  302. /*
  303. * Due to possible jiffies inconsistencies, we need to check
  304. * the result so that we'll get a timer that is monotonic.
  305. */
  306. if (res >= USECS_PER_JIFFY)
  307. res = USECS_PER_JIFFY-1;
  308. return res;
  309. }
  310. #ifdef CONFIG_PM
  311. static unsigned long do_fast_pm_gettimeoffset(void)
  312. {
  313. unsigned long pc0;
  314. unsigned long offset;
  315. pc0 = au_readl(SYS_TOYREAD);
  316. au_sync();
  317. offset = pc0 - last_pc0;
  318. if (offset > 2*MATCH20_INC) {
  319. printk("huge offset %x, last_pc0 %x last_match20 %x pc0 %x\n",
  320. (unsigned)offset, (unsigned)last_pc0,
  321. (unsigned)last_match20, (unsigned)pc0);
  322. }
  323. offset = (unsigned long)((offset * 305) / 10);
  324. return offset;
  325. }
  326. #endif
  327. void __init au1xxx_timer_setup(struct irqaction *irq)
  328. {
  329. unsigned int est_freq;
  330. printk("calculating r4koff... ");
  331. r4k_offset = cal_r4koff();
  332. printk("%08lx(%d)\n", r4k_offset, (int) r4k_offset);
  333. //est_freq = 2*r4k_offset*HZ;
  334. est_freq = r4k_offset*HZ;
  335. est_freq += 5000; /* round */
  336. est_freq -= est_freq%10000;
  337. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  338. (est_freq%1000000)*100/1000000);
  339. set_au1x00_speed(est_freq);
  340. set_au1x00_lcd_clock(); // program the LCD clock
  341. r4k_cur = (read_c0_count() + r4k_offset);
  342. write_c0_compare(r4k_cur);
  343. #ifdef CONFIG_PM
  344. /*
  345. * setup counter 0, since it keeps ticking after a
  346. * 'wait' instruction has been executed. The CP0 timer and
  347. * counter 1 do NOT continue running after 'wait'
  348. *
  349. * It's too early to call request_irq() here, so we handle
  350. * counter 0 interrupt as a special irq and it doesn't show
  351. * up under /proc/interrupts.
  352. *
  353. * Check to ensure we really have a 32KHz oscillator before
  354. * we do this.
  355. */
  356. if (no_au1xxx_32khz) {
  357. unsigned int c0_status;
  358. printk("WARNING: no 32KHz clock found.\n");
  359. do_gettimeoffset = do_fast_cp0_gettimeoffset;
  360. /* Ensure we get CPO_COUNTER interrupts.
  361. */
  362. c0_status = read_c0_status();
  363. c0_status |= IE_IRQ5;
  364. write_c0_status(c0_status);
  365. }
  366. else {
  367. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
  368. au_writel(0, SYS_TOYWRITE);
  369. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
  370. au_writel(au_readl(SYS_WAKEMSK) | (1<<8), SYS_WAKEMSK);
  371. au_writel(~0, SYS_WAKESRC);
  372. au_sync();
  373. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
  374. /* setup match20 to interrupt once every HZ */
  375. last_pc0 = last_match20 = au_readl(SYS_TOYREAD);
  376. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  377. au_sync();
  378. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
  379. startup_match20_interrupt(counter0_irq);
  380. do_gettimeoffset = do_fast_pm_gettimeoffset;
  381. /* We can use the real 'wait' instruction.
  382. */
  383. allow_au1k_wait = 1;
  384. }
  385. #else
  386. /* We have to do this here instead of in timer_init because
  387. * the generic code in arch/mips/kernel/time.c will write
  388. * over our function pointer.
  389. */
  390. do_gettimeoffset = do_fast_cp0_gettimeoffset;
  391. #endif
  392. }
  393. void __init au1xxx_time_init(void)
  394. {
  395. }