irq_ia64.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * linux/arch/ia64/kernel/irq.c
  3. *
  4. * Copyright (C) 1998-2001 Hewlett-Packard Co
  5. * Stephane Eranian <eranian@hpl.hp.com>
  6. * David Mosberger-Tang <davidm@hpl.hp.com>
  7. *
  8. * 6/10/99: Updated to bring in sync with x86 version to facilitate
  9. * support for SMP and different interrupt controllers.
  10. *
  11. * 09/15/00 Goutham Rao <goutham.rao@intel.com> Implemented pci_irq_to_vector
  12. * PCI to vector allocation routine.
  13. * 04/14/2004 Ashok Raj <ashok.raj@intel.com>
  14. * Added CPU Hotplug handling for IPF.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/module.h>
  18. #include <linux/jiffies.h>
  19. #include <linux/errno.h>
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/ioport.h>
  23. #include <linux/kernel_stat.h>
  24. #include <linux/slab.h>
  25. #include <linux/ptrace.h>
  26. #include <linux/random.h> /* for rand_initialize_irq() */
  27. #include <linux/signal.h>
  28. #include <linux/smp.h>
  29. #include <linux/smp_lock.h>
  30. #include <linux/threads.h>
  31. #include <linux/bitops.h>
  32. #include <asm/delay.h>
  33. #include <asm/intrinsics.h>
  34. #include <asm/io.h>
  35. #include <asm/hw_irq.h>
  36. #include <asm/machvec.h>
  37. #include <asm/pgtable.h>
  38. #include <asm/system.h>
  39. #ifdef CONFIG_PERFMON
  40. # include <asm/perfmon.h>
  41. #endif
  42. #define IRQ_DEBUG 0
  43. /* These can be overridden in platform_irq_init */
  44. int ia64_first_device_vector = IA64_DEF_FIRST_DEVICE_VECTOR;
  45. int ia64_last_device_vector = IA64_DEF_LAST_DEVICE_VECTOR;
  46. /* default base addr of IPI table */
  47. void __iomem *ipi_base_addr = ((void __iomem *)
  48. (__IA64_UNCACHED_OFFSET | IA64_IPI_DEFAULT_BASE_ADDR));
  49. /*
  50. * Legacy IRQ to IA-64 vector translation table.
  51. */
  52. __u8 isa_irq_to_vector_map[16] = {
  53. /* 8259 IRQ translation, first 16 entries */
  54. 0x2f, 0x20, 0x2e, 0x2d, 0x2c, 0x2b, 0x2a, 0x29,
  55. 0x28, 0x27, 0x26, 0x25, 0x24, 0x23, 0x22, 0x21
  56. };
  57. EXPORT_SYMBOL(isa_irq_to_vector_map);
  58. static unsigned long ia64_vector_mask[BITS_TO_LONGS(IA64_MAX_DEVICE_VECTORS)];
  59. int
  60. assign_irq_vector (int irq)
  61. {
  62. int pos, vector;
  63. again:
  64. pos = find_first_zero_bit(ia64_vector_mask, IA64_NUM_DEVICE_VECTORS);
  65. vector = IA64_FIRST_DEVICE_VECTOR + pos;
  66. if (vector > IA64_LAST_DEVICE_VECTOR)
  67. return -ENOSPC;
  68. if (test_and_set_bit(pos, ia64_vector_mask))
  69. goto again;
  70. return vector;
  71. }
  72. void
  73. free_irq_vector (int vector)
  74. {
  75. int pos;
  76. if (vector < IA64_FIRST_DEVICE_VECTOR || vector > IA64_LAST_DEVICE_VECTOR)
  77. return;
  78. pos = vector - IA64_FIRST_DEVICE_VECTOR;
  79. if (!test_and_clear_bit(pos, ia64_vector_mask))
  80. printk(KERN_WARNING "%s: double free!\n", __FUNCTION__);
  81. }
  82. int
  83. reserve_irq_vector (int vector)
  84. {
  85. int pos;
  86. if (vector < IA64_FIRST_DEVICE_VECTOR ||
  87. vector > IA64_LAST_DEVICE_VECTOR)
  88. return -EINVAL;
  89. pos = vector - IA64_FIRST_DEVICE_VECTOR;
  90. return test_and_set_bit(pos, ia64_vector_mask);
  91. }
  92. #ifdef CONFIG_SMP
  93. # define IS_RESCHEDULE(vec) (vec == IA64_IPI_RESCHEDULE)
  94. #else
  95. # define IS_RESCHEDULE(vec) (0)
  96. #endif
  97. /*
  98. * That's where the IVT branches when we get an external
  99. * interrupt. This branches to the correct hardware IRQ handler via
  100. * function ptr.
  101. */
  102. void
  103. ia64_handle_irq (ia64_vector vector, struct pt_regs *regs)
  104. {
  105. unsigned long saved_tpr;
  106. #if IRQ_DEBUG
  107. {
  108. unsigned long bsp, sp;
  109. /*
  110. * Note: if the interrupt happened while executing in
  111. * the context switch routine (ia64_switch_to), we may
  112. * get a spurious stack overflow here. This is
  113. * because the register and the memory stack are not
  114. * switched atomically.
  115. */
  116. bsp = ia64_getreg(_IA64_REG_AR_BSP);
  117. sp = ia64_getreg(_IA64_REG_SP);
  118. if ((sp - bsp) < 1024) {
  119. static unsigned char count;
  120. static long last_time;
  121. if (jiffies - last_time > 5*HZ)
  122. count = 0;
  123. if (++count < 5) {
  124. last_time = jiffies;
  125. printk("ia64_handle_irq: DANGER: less than "
  126. "1KB of free stack space!!\n"
  127. "(bsp=0x%lx, sp=%lx)\n", bsp, sp);
  128. }
  129. }
  130. }
  131. #endif /* IRQ_DEBUG */
  132. /*
  133. * Always set TPR to limit maximum interrupt nesting depth to
  134. * 16 (without this, it would be ~240, which could easily lead
  135. * to kernel stack overflows).
  136. */
  137. irq_enter();
  138. saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
  139. ia64_srlz_d();
  140. while (vector != IA64_SPURIOUS_INT_VECTOR) {
  141. if (!IS_RESCHEDULE(vector)) {
  142. ia64_setreg(_IA64_REG_CR_TPR, vector);
  143. ia64_srlz_d();
  144. __do_IRQ(local_vector_to_irq(vector), regs);
  145. /*
  146. * Disable interrupts and send EOI:
  147. */
  148. local_irq_disable();
  149. ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
  150. }
  151. ia64_eoi();
  152. vector = ia64_get_ivr();
  153. }
  154. /*
  155. * This must be done *after* the ia64_eoi(). For example, the keyboard softirq
  156. * handler needs to be able to wait for further keyboard interrupts, which can't
  157. * come through until ia64_eoi() has been done.
  158. */
  159. irq_exit();
  160. }
  161. #ifdef CONFIG_HOTPLUG_CPU
  162. /*
  163. * This function emulates a interrupt processing when a cpu is about to be
  164. * brought down.
  165. */
  166. void ia64_process_pending_intr(void)
  167. {
  168. ia64_vector vector;
  169. unsigned long saved_tpr;
  170. extern unsigned int vectors_in_migration[NR_IRQS];
  171. vector = ia64_get_ivr();
  172. irq_enter();
  173. saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
  174. ia64_srlz_d();
  175. /*
  176. * Perform normal interrupt style processing
  177. */
  178. while (vector != IA64_SPURIOUS_INT_VECTOR) {
  179. if (!IS_RESCHEDULE(vector)) {
  180. ia64_setreg(_IA64_REG_CR_TPR, vector);
  181. ia64_srlz_d();
  182. /*
  183. * Now try calling normal ia64_handle_irq as it would have got called
  184. * from a real intr handler. Try passing null for pt_regs, hopefully
  185. * it will work. I hope it works!.
  186. * Probably could shared code.
  187. */
  188. vectors_in_migration[local_vector_to_irq(vector)]=0;
  189. __do_IRQ(local_vector_to_irq(vector), NULL);
  190. /*
  191. * Disable interrupts and send EOI
  192. */
  193. local_irq_disable();
  194. ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
  195. }
  196. ia64_eoi();
  197. vector = ia64_get_ivr();
  198. }
  199. irq_exit();
  200. }
  201. #endif
  202. #ifdef CONFIG_SMP
  203. extern irqreturn_t handle_IPI (int irq, void *dev_id, struct pt_regs *regs);
  204. static struct irqaction ipi_irqaction = {
  205. .handler = handle_IPI,
  206. .flags = SA_INTERRUPT,
  207. .name = "IPI"
  208. };
  209. #endif
  210. void
  211. register_percpu_irq (ia64_vector vec, struct irqaction *action)
  212. {
  213. irq_desc_t *desc;
  214. unsigned int irq;
  215. for (irq = 0; irq < NR_IRQS; ++irq)
  216. if (irq_to_vector(irq) == vec) {
  217. desc = irq_descp(irq);
  218. desc->status |= IRQ_PER_CPU;
  219. desc->handler = &irq_type_ia64_lsapic;
  220. if (action)
  221. setup_irq(irq, action);
  222. }
  223. }
  224. void __init
  225. init_IRQ (void)
  226. {
  227. register_percpu_irq(IA64_SPURIOUS_INT_VECTOR, NULL);
  228. #ifdef CONFIG_SMP
  229. register_percpu_irq(IA64_IPI_VECTOR, &ipi_irqaction);
  230. #endif
  231. #ifdef CONFIG_PERFMON
  232. pfm_init_percpu();
  233. #endif
  234. platform_irq_init();
  235. }
  236. void
  237. ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect)
  238. {
  239. void __iomem *ipi_addr;
  240. unsigned long ipi_data;
  241. unsigned long phys_cpu_id;
  242. #ifdef CONFIG_SMP
  243. phys_cpu_id = cpu_physical_id(cpu);
  244. #else
  245. phys_cpu_id = (ia64_getreg(_IA64_REG_CR_LID) >> 16) & 0xffff;
  246. #endif
  247. /*
  248. * cpu number is in 8bit ID and 8bit EID
  249. */
  250. ipi_data = (delivery_mode << 8) | (vector & 0xff);
  251. ipi_addr = ipi_base_addr + ((phys_cpu_id << 4) | ((redirect & 1) << 3));
  252. writeq(ipi_data, ipi_addr);
  253. }