intel_display.c 124 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/module.h>
  27. #include <linux/input.h>
  28. #include <linux/i2c.h>
  29. #include <linux/kernel.h>
  30. #include "drmP.h"
  31. #include "intel_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_dp.h"
  35. #include "drm_crtc_helper.h"
  36. #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  37. bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
  38. static void intel_update_watermarks(struct drm_device *dev);
  39. static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
  40. typedef struct {
  41. /* given values */
  42. int n;
  43. int m1, m2;
  44. int p1, p2;
  45. /* derived values */
  46. int dot;
  47. int vco;
  48. int m;
  49. int p;
  50. } intel_clock_t;
  51. typedef struct {
  52. int min, max;
  53. } intel_range_t;
  54. typedef struct {
  55. int dot_limit;
  56. int p2_slow, p2_fast;
  57. } intel_p2_t;
  58. #define INTEL_P2_NUM 2
  59. typedef struct intel_limit intel_limit_t;
  60. struct intel_limit {
  61. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  62. intel_p2_t p2;
  63. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  64. int, int, intel_clock_t *);
  65. bool (* find_reduced_pll)(const intel_limit_t *, struct drm_crtc *,
  66. int, int, intel_clock_t *);
  67. };
  68. #define I8XX_DOT_MIN 25000
  69. #define I8XX_DOT_MAX 350000
  70. #define I8XX_VCO_MIN 930000
  71. #define I8XX_VCO_MAX 1400000
  72. #define I8XX_N_MIN 3
  73. #define I8XX_N_MAX 16
  74. #define I8XX_M_MIN 96
  75. #define I8XX_M_MAX 140
  76. #define I8XX_M1_MIN 18
  77. #define I8XX_M1_MAX 26
  78. #define I8XX_M2_MIN 6
  79. #define I8XX_M2_MAX 16
  80. #define I8XX_P_MIN 4
  81. #define I8XX_P_MAX 128
  82. #define I8XX_P1_MIN 2
  83. #define I8XX_P1_MAX 33
  84. #define I8XX_P1_LVDS_MIN 1
  85. #define I8XX_P1_LVDS_MAX 6
  86. #define I8XX_P2_SLOW 4
  87. #define I8XX_P2_FAST 2
  88. #define I8XX_P2_LVDS_SLOW 14
  89. #define I8XX_P2_LVDS_FAST 7
  90. #define I8XX_P2_SLOW_LIMIT 165000
  91. #define I9XX_DOT_MIN 20000
  92. #define I9XX_DOT_MAX 400000
  93. #define I9XX_VCO_MIN 1400000
  94. #define I9XX_VCO_MAX 2800000
  95. #define IGD_VCO_MIN 1700000
  96. #define IGD_VCO_MAX 3500000
  97. #define I9XX_N_MIN 1
  98. #define I9XX_N_MAX 6
  99. /* IGD's Ncounter is a ring counter */
  100. #define IGD_N_MIN 3
  101. #define IGD_N_MAX 6
  102. #define I9XX_M_MIN 70
  103. #define I9XX_M_MAX 120
  104. #define IGD_M_MIN 2
  105. #define IGD_M_MAX 256
  106. #define I9XX_M1_MIN 10
  107. #define I9XX_M1_MAX 22
  108. #define I9XX_M2_MIN 5
  109. #define I9XX_M2_MAX 9
  110. /* IGD M1 is reserved, and must be 0 */
  111. #define IGD_M1_MIN 0
  112. #define IGD_M1_MAX 0
  113. #define IGD_M2_MIN 0
  114. #define IGD_M2_MAX 254
  115. #define I9XX_P_SDVO_DAC_MIN 5
  116. #define I9XX_P_SDVO_DAC_MAX 80
  117. #define I9XX_P_LVDS_MIN 7
  118. #define I9XX_P_LVDS_MAX 98
  119. #define IGD_P_LVDS_MIN 7
  120. #define IGD_P_LVDS_MAX 112
  121. #define I9XX_P1_MIN 1
  122. #define I9XX_P1_MAX 8
  123. #define I9XX_P2_SDVO_DAC_SLOW 10
  124. #define I9XX_P2_SDVO_DAC_FAST 5
  125. #define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
  126. #define I9XX_P2_LVDS_SLOW 14
  127. #define I9XX_P2_LVDS_FAST 7
  128. #define I9XX_P2_LVDS_SLOW_LIMIT 112000
  129. /*The parameter is for SDVO on G4x platform*/
  130. #define G4X_DOT_SDVO_MIN 25000
  131. #define G4X_DOT_SDVO_MAX 270000
  132. #define G4X_VCO_MIN 1750000
  133. #define G4X_VCO_MAX 3500000
  134. #define G4X_N_SDVO_MIN 1
  135. #define G4X_N_SDVO_MAX 4
  136. #define G4X_M_SDVO_MIN 104
  137. #define G4X_M_SDVO_MAX 138
  138. #define G4X_M1_SDVO_MIN 17
  139. #define G4X_M1_SDVO_MAX 23
  140. #define G4X_M2_SDVO_MIN 5
  141. #define G4X_M2_SDVO_MAX 11
  142. #define G4X_P_SDVO_MIN 10
  143. #define G4X_P_SDVO_MAX 30
  144. #define G4X_P1_SDVO_MIN 1
  145. #define G4X_P1_SDVO_MAX 3
  146. #define G4X_P2_SDVO_SLOW 10
  147. #define G4X_P2_SDVO_FAST 10
  148. #define G4X_P2_SDVO_LIMIT 270000
  149. /*The parameter is for HDMI_DAC on G4x platform*/
  150. #define G4X_DOT_HDMI_DAC_MIN 22000
  151. #define G4X_DOT_HDMI_DAC_MAX 400000
  152. #define G4X_N_HDMI_DAC_MIN 1
  153. #define G4X_N_HDMI_DAC_MAX 4
  154. #define G4X_M_HDMI_DAC_MIN 104
  155. #define G4X_M_HDMI_DAC_MAX 138
  156. #define G4X_M1_HDMI_DAC_MIN 16
  157. #define G4X_M1_HDMI_DAC_MAX 23
  158. #define G4X_M2_HDMI_DAC_MIN 5
  159. #define G4X_M2_HDMI_DAC_MAX 11
  160. #define G4X_P_HDMI_DAC_MIN 5
  161. #define G4X_P_HDMI_DAC_MAX 80
  162. #define G4X_P1_HDMI_DAC_MIN 1
  163. #define G4X_P1_HDMI_DAC_MAX 8
  164. #define G4X_P2_HDMI_DAC_SLOW 10
  165. #define G4X_P2_HDMI_DAC_FAST 5
  166. #define G4X_P2_HDMI_DAC_LIMIT 165000
  167. /*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
  168. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
  169. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
  170. #define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
  171. #define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
  172. #define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
  173. #define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
  174. #define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
  175. #define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
  176. #define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
  177. #define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
  178. #define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
  179. #define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
  180. #define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
  181. #define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
  182. #define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
  183. #define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
  184. #define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
  185. /*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
  186. #define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
  187. #define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
  188. #define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
  189. #define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
  190. #define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
  191. #define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
  192. #define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
  193. #define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
  194. #define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
  195. #define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
  196. #define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
  197. #define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
  198. #define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
  199. #define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
  200. #define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
  201. #define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
  202. #define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
  203. /*The parameter is for DISPLAY PORT on G4x platform*/
  204. #define G4X_DOT_DISPLAY_PORT_MIN 161670
  205. #define G4X_DOT_DISPLAY_PORT_MAX 227000
  206. #define G4X_N_DISPLAY_PORT_MIN 1
  207. #define G4X_N_DISPLAY_PORT_MAX 2
  208. #define G4X_M_DISPLAY_PORT_MIN 97
  209. #define G4X_M_DISPLAY_PORT_MAX 108
  210. #define G4X_M1_DISPLAY_PORT_MIN 0x10
  211. #define G4X_M1_DISPLAY_PORT_MAX 0x12
  212. #define G4X_M2_DISPLAY_PORT_MIN 0x05
  213. #define G4X_M2_DISPLAY_PORT_MAX 0x06
  214. #define G4X_P_DISPLAY_PORT_MIN 10
  215. #define G4X_P_DISPLAY_PORT_MAX 20
  216. #define G4X_P1_DISPLAY_PORT_MIN 1
  217. #define G4X_P1_DISPLAY_PORT_MAX 2
  218. #define G4X_P2_DISPLAY_PORT_SLOW 10
  219. #define G4X_P2_DISPLAY_PORT_FAST 10
  220. #define G4X_P2_DISPLAY_PORT_LIMIT 0
  221. /* IGDNG */
  222. /* as we calculate clock using (register_value + 2) for
  223. N/M1/M2, so here the range value for them is (actual_value-2).
  224. */
  225. #define IGDNG_DOT_MIN 25000
  226. #define IGDNG_DOT_MAX 350000
  227. #define IGDNG_VCO_MIN 1760000
  228. #define IGDNG_VCO_MAX 3510000
  229. #define IGDNG_N_MIN 1
  230. #define IGDNG_N_MAX 5
  231. #define IGDNG_M_MIN 79
  232. #define IGDNG_M_MAX 118
  233. #define IGDNG_M1_MIN 12
  234. #define IGDNG_M1_MAX 23
  235. #define IGDNG_M2_MIN 5
  236. #define IGDNG_M2_MAX 9
  237. #define IGDNG_P_SDVO_DAC_MIN 5
  238. #define IGDNG_P_SDVO_DAC_MAX 80
  239. #define IGDNG_P_LVDS_MIN 28
  240. #define IGDNG_P_LVDS_MAX 112
  241. #define IGDNG_P1_MIN 1
  242. #define IGDNG_P1_MAX 8
  243. #define IGDNG_P2_SDVO_DAC_SLOW 10
  244. #define IGDNG_P2_SDVO_DAC_FAST 5
  245. #define IGDNG_P2_LVDS_SLOW 14 /* single channel */
  246. #define IGDNG_P2_LVDS_FAST 7 /* double channel */
  247. #define IGDNG_P2_DOT_LIMIT 225000 /* 225Mhz */
  248. static bool
  249. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  250. int target, int refclk, intel_clock_t *best_clock);
  251. static bool
  252. intel_find_best_reduced_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  253. int target, int refclk, intel_clock_t *best_clock);
  254. static bool
  255. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  256. int target, int refclk, intel_clock_t *best_clock);
  257. static bool
  258. intel_igdng_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  259. int target, int refclk, intel_clock_t *best_clock);
  260. static bool
  261. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  262. int target, int refclk, intel_clock_t *best_clock);
  263. static bool
  264. intel_find_pll_igdng_dp(const intel_limit_t *, struct drm_crtc *crtc,
  265. int target, int refclk, intel_clock_t *best_clock);
  266. static const intel_limit_t intel_limits_i8xx_dvo = {
  267. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  268. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  269. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  270. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  271. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  272. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  273. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  274. .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
  275. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  276. .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
  277. .find_pll = intel_find_best_PLL,
  278. .find_reduced_pll = intel_find_best_reduced_PLL,
  279. };
  280. static const intel_limit_t intel_limits_i8xx_lvds = {
  281. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  282. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  283. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  284. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  285. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  286. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  287. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  288. .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
  289. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  290. .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
  291. .find_pll = intel_find_best_PLL,
  292. .find_reduced_pll = intel_find_best_reduced_PLL,
  293. };
  294. static const intel_limit_t intel_limits_i9xx_sdvo = {
  295. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  296. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  297. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  298. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  299. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  300. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  301. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  302. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  303. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  304. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  305. .find_pll = intel_find_best_PLL,
  306. .find_reduced_pll = intel_find_best_reduced_PLL,
  307. };
  308. static const intel_limit_t intel_limits_i9xx_lvds = {
  309. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  310. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  311. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  312. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  313. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  314. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  315. .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
  316. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  317. /* The single-channel range is 25-112Mhz, and dual-channel
  318. * is 80-224Mhz. Prefer single channel as much as possible.
  319. */
  320. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  321. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
  322. .find_pll = intel_find_best_PLL,
  323. .find_reduced_pll = intel_find_best_reduced_PLL,
  324. };
  325. /* below parameter and function is for G4X Chipset Family*/
  326. static const intel_limit_t intel_limits_g4x_sdvo = {
  327. .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
  328. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  329. .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
  330. .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
  331. .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
  332. .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
  333. .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
  334. .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
  335. .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
  336. .p2_slow = G4X_P2_SDVO_SLOW,
  337. .p2_fast = G4X_P2_SDVO_FAST
  338. },
  339. .find_pll = intel_g4x_find_best_PLL,
  340. .find_reduced_pll = intel_g4x_find_best_PLL,
  341. };
  342. static const intel_limit_t intel_limits_g4x_hdmi = {
  343. .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
  344. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  345. .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
  346. .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
  347. .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
  348. .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
  349. .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
  350. .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
  351. .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
  352. .p2_slow = G4X_P2_HDMI_DAC_SLOW,
  353. .p2_fast = G4X_P2_HDMI_DAC_FAST
  354. },
  355. .find_pll = intel_g4x_find_best_PLL,
  356. .find_reduced_pll = intel_g4x_find_best_PLL,
  357. };
  358. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  359. .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
  360. .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
  361. .vco = { .min = G4X_VCO_MIN,
  362. .max = G4X_VCO_MAX },
  363. .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
  364. .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
  365. .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
  366. .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
  367. .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
  368. .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
  369. .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
  370. .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
  371. .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
  372. .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
  373. .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
  374. .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
  375. .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
  376. .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
  377. .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
  378. },
  379. .find_pll = intel_g4x_find_best_PLL,
  380. .find_reduced_pll = intel_g4x_find_best_PLL,
  381. };
  382. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  383. .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
  384. .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
  385. .vco = { .min = G4X_VCO_MIN,
  386. .max = G4X_VCO_MAX },
  387. .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
  388. .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
  389. .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
  390. .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
  391. .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
  392. .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
  393. .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
  394. .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
  395. .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
  396. .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
  397. .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
  398. .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
  399. .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
  400. .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
  401. .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
  402. },
  403. .find_pll = intel_g4x_find_best_PLL,
  404. .find_reduced_pll = intel_g4x_find_best_PLL,
  405. };
  406. static const intel_limit_t intel_limits_g4x_display_port = {
  407. .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
  408. .max = G4X_DOT_DISPLAY_PORT_MAX },
  409. .vco = { .min = G4X_VCO_MIN,
  410. .max = G4X_VCO_MAX},
  411. .n = { .min = G4X_N_DISPLAY_PORT_MIN,
  412. .max = G4X_N_DISPLAY_PORT_MAX },
  413. .m = { .min = G4X_M_DISPLAY_PORT_MIN,
  414. .max = G4X_M_DISPLAY_PORT_MAX },
  415. .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
  416. .max = G4X_M1_DISPLAY_PORT_MAX },
  417. .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
  418. .max = G4X_M2_DISPLAY_PORT_MAX },
  419. .p = { .min = G4X_P_DISPLAY_PORT_MIN,
  420. .max = G4X_P_DISPLAY_PORT_MAX },
  421. .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
  422. .max = G4X_P1_DISPLAY_PORT_MAX},
  423. .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
  424. .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
  425. .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
  426. .find_pll = intel_find_pll_g4x_dp,
  427. };
  428. static const intel_limit_t intel_limits_igd_sdvo = {
  429. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
  430. .vco = { .min = IGD_VCO_MIN, .max = IGD_VCO_MAX },
  431. .n = { .min = IGD_N_MIN, .max = IGD_N_MAX },
  432. .m = { .min = IGD_M_MIN, .max = IGD_M_MAX },
  433. .m1 = { .min = IGD_M1_MIN, .max = IGD_M1_MAX },
  434. .m2 = { .min = IGD_M2_MIN, .max = IGD_M2_MAX },
  435. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  436. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  437. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  438. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  439. .find_pll = intel_find_best_PLL,
  440. .find_reduced_pll = intel_find_best_reduced_PLL,
  441. };
  442. static const intel_limit_t intel_limits_igd_lvds = {
  443. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  444. .vco = { .min = IGD_VCO_MIN, .max = IGD_VCO_MAX },
  445. .n = { .min = IGD_N_MIN, .max = IGD_N_MAX },
  446. .m = { .min = IGD_M_MIN, .max = IGD_M_MAX },
  447. .m1 = { .min = IGD_M1_MIN, .max = IGD_M1_MAX },
  448. .m2 = { .min = IGD_M2_MIN, .max = IGD_M2_MAX },
  449. .p = { .min = IGD_P_LVDS_MIN, .max = IGD_P_LVDS_MAX },
  450. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  451. /* IGD only supports single-channel mode. */
  452. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  453. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
  454. .find_pll = intel_find_best_PLL,
  455. .find_reduced_pll = intel_find_best_reduced_PLL,
  456. };
  457. static const intel_limit_t intel_limits_igdng_sdvo = {
  458. .dot = { .min = IGDNG_DOT_MIN, .max = IGDNG_DOT_MAX },
  459. .vco = { .min = IGDNG_VCO_MIN, .max = IGDNG_VCO_MAX },
  460. .n = { .min = IGDNG_N_MIN, .max = IGDNG_N_MAX },
  461. .m = { .min = IGDNG_M_MIN, .max = IGDNG_M_MAX },
  462. .m1 = { .min = IGDNG_M1_MIN, .max = IGDNG_M1_MAX },
  463. .m2 = { .min = IGDNG_M2_MIN, .max = IGDNG_M2_MAX },
  464. .p = { .min = IGDNG_P_SDVO_DAC_MIN, .max = IGDNG_P_SDVO_DAC_MAX },
  465. .p1 = { .min = IGDNG_P1_MIN, .max = IGDNG_P1_MAX },
  466. .p2 = { .dot_limit = IGDNG_P2_DOT_LIMIT,
  467. .p2_slow = IGDNG_P2_SDVO_DAC_SLOW,
  468. .p2_fast = IGDNG_P2_SDVO_DAC_FAST },
  469. .find_pll = intel_igdng_find_best_PLL,
  470. };
  471. static const intel_limit_t intel_limits_igdng_lvds = {
  472. .dot = { .min = IGDNG_DOT_MIN, .max = IGDNG_DOT_MAX },
  473. .vco = { .min = IGDNG_VCO_MIN, .max = IGDNG_VCO_MAX },
  474. .n = { .min = IGDNG_N_MIN, .max = IGDNG_N_MAX },
  475. .m = { .min = IGDNG_M_MIN, .max = IGDNG_M_MAX },
  476. .m1 = { .min = IGDNG_M1_MIN, .max = IGDNG_M1_MAX },
  477. .m2 = { .min = IGDNG_M2_MIN, .max = IGDNG_M2_MAX },
  478. .p = { .min = IGDNG_P_LVDS_MIN, .max = IGDNG_P_LVDS_MAX },
  479. .p1 = { .min = IGDNG_P1_MIN, .max = IGDNG_P1_MAX },
  480. .p2 = { .dot_limit = IGDNG_P2_DOT_LIMIT,
  481. .p2_slow = IGDNG_P2_LVDS_SLOW,
  482. .p2_fast = IGDNG_P2_LVDS_FAST },
  483. .find_pll = intel_igdng_find_best_PLL,
  484. };
  485. static const intel_limit_t *intel_igdng_limit(struct drm_crtc *crtc)
  486. {
  487. const intel_limit_t *limit;
  488. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  489. limit = &intel_limits_igdng_lvds;
  490. else
  491. limit = &intel_limits_igdng_sdvo;
  492. return limit;
  493. }
  494. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  495. {
  496. struct drm_device *dev = crtc->dev;
  497. struct drm_i915_private *dev_priv = dev->dev_private;
  498. const intel_limit_t *limit;
  499. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  500. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  501. LVDS_CLKB_POWER_UP)
  502. /* LVDS with dual channel */
  503. limit = &intel_limits_g4x_dual_channel_lvds;
  504. else
  505. /* LVDS with dual channel */
  506. limit = &intel_limits_g4x_single_channel_lvds;
  507. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  508. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  509. limit = &intel_limits_g4x_hdmi;
  510. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  511. limit = &intel_limits_g4x_sdvo;
  512. } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  513. limit = &intel_limits_g4x_display_port;
  514. } else /* The option is for other outputs */
  515. limit = &intel_limits_i9xx_sdvo;
  516. return limit;
  517. }
  518. static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
  519. {
  520. struct drm_device *dev = crtc->dev;
  521. const intel_limit_t *limit;
  522. if (IS_IGDNG(dev))
  523. limit = intel_igdng_limit(crtc);
  524. else if (IS_G4X(dev)) {
  525. limit = intel_g4x_limit(crtc);
  526. } else if (IS_I9XX(dev) && !IS_IGD(dev)) {
  527. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  528. limit = &intel_limits_i9xx_lvds;
  529. else
  530. limit = &intel_limits_i9xx_sdvo;
  531. } else if (IS_IGD(dev)) {
  532. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  533. limit = &intel_limits_igd_lvds;
  534. else
  535. limit = &intel_limits_igd_sdvo;
  536. } else {
  537. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  538. limit = &intel_limits_i8xx_lvds;
  539. else
  540. limit = &intel_limits_i8xx_dvo;
  541. }
  542. return limit;
  543. }
  544. /* m1 is reserved as 0 in IGD, n is a ring counter */
  545. static void igd_clock(int refclk, intel_clock_t *clock)
  546. {
  547. clock->m = clock->m2 + 2;
  548. clock->p = clock->p1 * clock->p2;
  549. clock->vco = refclk * clock->m / clock->n;
  550. clock->dot = clock->vco / clock->p;
  551. }
  552. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  553. {
  554. if (IS_IGD(dev)) {
  555. igd_clock(refclk, clock);
  556. return;
  557. }
  558. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  559. clock->p = clock->p1 * clock->p2;
  560. clock->vco = refclk * clock->m / (clock->n + 2);
  561. clock->dot = clock->vco / clock->p;
  562. }
  563. /**
  564. * Returns whether any output on the specified pipe is of the specified type
  565. */
  566. bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
  567. {
  568. struct drm_device *dev = crtc->dev;
  569. struct drm_mode_config *mode_config = &dev->mode_config;
  570. struct drm_connector *l_entry;
  571. list_for_each_entry(l_entry, &mode_config->connector_list, head) {
  572. if (l_entry->encoder &&
  573. l_entry->encoder->crtc == crtc) {
  574. struct intel_output *intel_output = to_intel_output(l_entry);
  575. if (intel_output->type == type)
  576. return true;
  577. }
  578. }
  579. return false;
  580. }
  581. struct drm_connector *
  582. intel_pipe_get_output (struct drm_crtc *crtc)
  583. {
  584. struct drm_device *dev = crtc->dev;
  585. struct drm_mode_config *mode_config = &dev->mode_config;
  586. struct drm_connector *l_entry, *ret = NULL;
  587. list_for_each_entry(l_entry, &mode_config->connector_list, head) {
  588. if (l_entry->encoder &&
  589. l_entry->encoder->crtc == crtc) {
  590. ret = l_entry;
  591. break;
  592. }
  593. }
  594. return ret;
  595. }
  596. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  597. /**
  598. * Returns whether the given set of divisors are valid for a given refclk with
  599. * the given connectors.
  600. */
  601. static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
  602. {
  603. const intel_limit_t *limit = intel_limit (crtc);
  604. struct drm_device *dev = crtc->dev;
  605. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  606. INTELPllInvalid ("p1 out of range\n");
  607. if (clock->p < limit->p.min || limit->p.max < clock->p)
  608. INTELPllInvalid ("p out of range\n");
  609. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  610. INTELPllInvalid ("m2 out of range\n");
  611. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  612. INTELPllInvalid ("m1 out of range\n");
  613. if (clock->m1 <= clock->m2 && !IS_IGD(dev))
  614. INTELPllInvalid ("m1 <= m2\n");
  615. if (clock->m < limit->m.min || limit->m.max < clock->m)
  616. INTELPllInvalid ("m out of range\n");
  617. if (clock->n < limit->n.min || limit->n.max < clock->n)
  618. INTELPllInvalid ("n out of range\n");
  619. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  620. INTELPllInvalid ("vco out of range\n");
  621. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  622. * connector, etc., rather than just a single range.
  623. */
  624. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  625. INTELPllInvalid ("dot out of range\n");
  626. return true;
  627. }
  628. static bool
  629. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  630. int target, int refclk, intel_clock_t *best_clock)
  631. {
  632. struct drm_device *dev = crtc->dev;
  633. struct drm_i915_private *dev_priv = dev->dev_private;
  634. intel_clock_t clock;
  635. int err = target;
  636. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  637. (I915_READ(LVDS)) != 0) {
  638. /*
  639. * For LVDS, if the panel is on, just rely on its current
  640. * settings for dual-channel. We haven't figured out how to
  641. * reliably set up different single/dual channel state, if we
  642. * even can.
  643. */
  644. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  645. LVDS_CLKB_POWER_UP)
  646. clock.p2 = limit->p2.p2_fast;
  647. else
  648. clock.p2 = limit->p2.p2_slow;
  649. } else {
  650. if (target < limit->p2.dot_limit)
  651. clock.p2 = limit->p2.p2_slow;
  652. else
  653. clock.p2 = limit->p2.p2_fast;
  654. }
  655. memset (best_clock, 0, sizeof (*best_clock));
  656. for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
  657. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  658. clock.m1++) {
  659. for (clock.m2 = limit->m2.min;
  660. clock.m2 <= limit->m2.max; clock.m2++) {
  661. /* m1 is always 0 in IGD */
  662. if (clock.m2 >= clock.m1 && !IS_IGD(dev))
  663. break;
  664. for (clock.n = limit->n.min;
  665. clock.n <= limit->n.max; clock.n++) {
  666. int this_err;
  667. intel_clock(dev, refclk, &clock);
  668. if (!intel_PLL_is_valid(crtc, &clock))
  669. continue;
  670. this_err = abs(clock.dot - target);
  671. if (this_err < err) {
  672. *best_clock = clock;
  673. err = this_err;
  674. }
  675. }
  676. }
  677. }
  678. }
  679. return (err != target);
  680. }
  681. static bool
  682. intel_find_best_reduced_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  683. int target, int refclk, intel_clock_t *best_clock)
  684. {
  685. struct drm_device *dev = crtc->dev;
  686. intel_clock_t clock;
  687. int err = target;
  688. bool found = false;
  689. memcpy(&clock, best_clock, sizeof(intel_clock_t));
  690. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
  691. for (clock.m2 = limit->m2.min; clock.m2 <= limit->m2.max; clock.m2++) {
  692. /* m1 is always 0 in IGD */
  693. if (clock.m2 >= clock.m1 && !IS_IGD(dev))
  694. break;
  695. for (clock.n = limit->n.min; clock.n <= limit->n.max;
  696. clock.n++) {
  697. int this_err;
  698. intel_clock(dev, refclk, &clock);
  699. if (!intel_PLL_is_valid(crtc, &clock))
  700. continue;
  701. this_err = abs(clock.dot - target);
  702. if (this_err < err) {
  703. *best_clock = clock;
  704. err = this_err;
  705. found = true;
  706. }
  707. }
  708. }
  709. }
  710. return found;
  711. }
  712. static bool
  713. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  714. int target, int refclk, intel_clock_t *best_clock)
  715. {
  716. struct drm_device *dev = crtc->dev;
  717. struct drm_i915_private *dev_priv = dev->dev_private;
  718. intel_clock_t clock;
  719. int max_n;
  720. bool found;
  721. /* approximately equals target * 0.00488 */
  722. int err_most = (target >> 8) + (target >> 10);
  723. found = false;
  724. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  725. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  726. LVDS_CLKB_POWER_UP)
  727. clock.p2 = limit->p2.p2_fast;
  728. else
  729. clock.p2 = limit->p2.p2_slow;
  730. } else {
  731. if (target < limit->p2.dot_limit)
  732. clock.p2 = limit->p2.p2_slow;
  733. else
  734. clock.p2 = limit->p2.p2_fast;
  735. }
  736. memset(best_clock, 0, sizeof(*best_clock));
  737. max_n = limit->n.max;
  738. /* based on hardware requriment prefer smaller n to precision */
  739. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  740. /* based on hardware requirment prefere larger m1,m2 */
  741. for (clock.m1 = limit->m1.max;
  742. clock.m1 >= limit->m1.min; clock.m1--) {
  743. for (clock.m2 = limit->m2.max;
  744. clock.m2 >= limit->m2.min; clock.m2--) {
  745. for (clock.p1 = limit->p1.max;
  746. clock.p1 >= limit->p1.min; clock.p1--) {
  747. int this_err;
  748. intel_clock(dev, refclk, &clock);
  749. if (!intel_PLL_is_valid(crtc, &clock))
  750. continue;
  751. this_err = abs(clock.dot - target) ;
  752. if (this_err < err_most) {
  753. *best_clock = clock;
  754. err_most = this_err;
  755. max_n = clock.n;
  756. found = true;
  757. }
  758. }
  759. }
  760. }
  761. }
  762. return found;
  763. }
  764. static bool
  765. intel_find_pll_igdng_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  766. int target, int refclk, intel_clock_t *best_clock)
  767. {
  768. struct drm_device *dev = crtc->dev;
  769. intel_clock_t clock;
  770. if (target < 200000) {
  771. clock.n = 1;
  772. clock.p1 = 2;
  773. clock.p2 = 10;
  774. clock.m1 = 12;
  775. clock.m2 = 9;
  776. } else {
  777. clock.n = 2;
  778. clock.p1 = 1;
  779. clock.p2 = 10;
  780. clock.m1 = 14;
  781. clock.m2 = 8;
  782. }
  783. intel_clock(dev, refclk, &clock);
  784. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  785. return true;
  786. }
  787. static bool
  788. intel_igdng_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  789. int target, int refclk, intel_clock_t *best_clock)
  790. {
  791. struct drm_device *dev = crtc->dev;
  792. struct drm_i915_private *dev_priv = dev->dev_private;
  793. intel_clock_t clock;
  794. int max_n;
  795. bool found;
  796. int err_most = 47;
  797. found = false;
  798. /* eDP has only 2 clock choice, no n/m/p setting */
  799. if (HAS_eDP)
  800. return true;
  801. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
  802. return intel_find_pll_igdng_dp(limit, crtc, target,
  803. refclk, best_clock);
  804. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  805. if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
  806. LVDS_CLKB_POWER_UP)
  807. clock.p2 = limit->p2.p2_fast;
  808. else
  809. clock.p2 = limit->p2.p2_slow;
  810. } else {
  811. if (target < limit->p2.dot_limit)
  812. clock.p2 = limit->p2.p2_slow;
  813. else
  814. clock.p2 = limit->p2.p2_fast;
  815. }
  816. memset(best_clock, 0, sizeof(*best_clock));
  817. max_n = limit->n.max;
  818. for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
  819. /* based on hardware requriment prefer smaller n to precision */
  820. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  821. /* based on hardware requirment prefere larger m1,m2 */
  822. for (clock.m1 = limit->m1.max;
  823. clock.m1 >= limit->m1.min; clock.m1--) {
  824. for (clock.m2 = limit->m2.max;
  825. clock.m2 >= limit->m2.min; clock.m2--) {
  826. int this_err;
  827. intel_clock(dev, refclk, &clock);
  828. if (!intel_PLL_is_valid(crtc, &clock))
  829. continue;
  830. this_err = abs((10000 - (target*10000/clock.dot)));
  831. if (this_err < err_most) {
  832. *best_clock = clock;
  833. err_most = this_err;
  834. max_n = clock.n;
  835. found = true;
  836. /* found on first matching */
  837. goto out;
  838. }
  839. }
  840. }
  841. }
  842. }
  843. out:
  844. return found;
  845. }
  846. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  847. static bool
  848. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  849. int target, int refclk, intel_clock_t *best_clock)
  850. {
  851. intel_clock_t clock;
  852. if (target < 200000) {
  853. clock.p1 = 2;
  854. clock.p2 = 10;
  855. clock.n = 2;
  856. clock.m1 = 23;
  857. clock.m2 = 8;
  858. } else {
  859. clock.p1 = 1;
  860. clock.p2 = 10;
  861. clock.n = 1;
  862. clock.m1 = 14;
  863. clock.m2 = 2;
  864. }
  865. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  866. clock.p = (clock.p1 * clock.p2);
  867. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  868. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  869. return true;
  870. }
  871. void
  872. intel_wait_for_vblank(struct drm_device *dev)
  873. {
  874. /* Wait for 20ms, i.e. one cycle at 50hz. */
  875. mdelay(20);
  876. }
  877. /* Parameters have changed, update FBC info */
  878. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  879. {
  880. struct drm_device *dev = crtc->dev;
  881. struct drm_i915_private *dev_priv = dev->dev_private;
  882. struct drm_framebuffer *fb = crtc->fb;
  883. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  884. struct drm_i915_gem_object *obj_priv = intel_fb->obj->driver_private;
  885. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  886. int plane, i;
  887. u32 fbc_ctl, fbc_ctl2;
  888. dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  889. if (fb->pitch < dev_priv->cfb_pitch)
  890. dev_priv->cfb_pitch = fb->pitch;
  891. /* FBC_CTL wants 64B units */
  892. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  893. dev_priv->cfb_fence = obj_priv->fence_reg;
  894. dev_priv->cfb_plane = intel_crtc->plane;
  895. plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  896. /* Clear old tags */
  897. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  898. I915_WRITE(FBC_TAG + (i * 4), 0);
  899. /* Set it up... */
  900. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
  901. if (obj_priv->tiling_mode != I915_TILING_NONE)
  902. fbc_ctl2 |= FBC_CTL_CPU_FENCE;
  903. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  904. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  905. /* enable it... */
  906. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  907. fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  908. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  909. if (obj_priv->tiling_mode != I915_TILING_NONE)
  910. fbc_ctl |= dev_priv->cfb_fence;
  911. I915_WRITE(FBC_CONTROL, fbc_ctl);
  912. DRM_DEBUG("enabled FBC, pitch %ld, yoff %d, plane %d, ",
  913. dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
  914. }
  915. void i8xx_disable_fbc(struct drm_device *dev)
  916. {
  917. struct drm_i915_private *dev_priv = dev->dev_private;
  918. u32 fbc_ctl;
  919. if (!I915_HAS_FBC(dev))
  920. return;
  921. /* Disable compression */
  922. fbc_ctl = I915_READ(FBC_CONTROL);
  923. fbc_ctl &= ~FBC_CTL_EN;
  924. I915_WRITE(FBC_CONTROL, fbc_ctl);
  925. /* Wait for compressing bit to clear */
  926. while (I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING)
  927. ; /* nothing */
  928. intel_wait_for_vblank(dev);
  929. DRM_DEBUG("disabled FBC\n");
  930. }
  931. static bool i8xx_fbc_enabled(struct drm_crtc *crtc)
  932. {
  933. struct drm_device *dev = crtc->dev;
  934. struct drm_i915_private *dev_priv = dev->dev_private;
  935. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  936. }
  937. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  938. {
  939. struct drm_device *dev = crtc->dev;
  940. struct drm_i915_private *dev_priv = dev->dev_private;
  941. struct drm_framebuffer *fb = crtc->fb;
  942. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  943. struct drm_i915_gem_object *obj_priv = intel_fb->obj->driver_private;
  944. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  945. int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
  946. DPFC_CTL_PLANEB);
  947. unsigned long stall_watermark = 200;
  948. u32 dpfc_ctl;
  949. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  950. dev_priv->cfb_fence = obj_priv->fence_reg;
  951. dev_priv->cfb_plane = intel_crtc->plane;
  952. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  953. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  954. dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
  955. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  956. } else {
  957. I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  958. }
  959. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  960. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  961. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  962. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  963. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  964. /* enable it... */
  965. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  966. DRM_DEBUG("enabled fbc on plane %d\n", intel_crtc->plane);
  967. }
  968. void g4x_disable_fbc(struct drm_device *dev)
  969. {
  970. struct drm_i915_private *dev_priv = dev->dev_private;
  971. u32 dpfc_ctl;
  972. /* Disable compression */
  973. dpfc_ctl = I915_READ(DPFC_CONTROL);
  974. dpfc_ctl &= ~DPFC_CTL_EN;
  975. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  976. intel_wait_for_vblank(dev);
  977. DRM_DEBUG("disabled FBC\n");
  978. }
  979. static bool g4x_fbc_enabled(struct drm_crtc *crtc)
  980. {
  981. struct drm_device *dev = crtc->dev;
  982. struct drm_i915_private *dev_priv = dev->dev_private;
  983. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  984. }
  985. /**
  986. * intel_update_fbc - enable/disable FBC as needed
  987. * @crtc: CRTC to point the compressor at
  988. * @mode: mode in use
  989. *
  990. * Set up the framebuffer compression hardware at mode set time. We
  991. * enable it if possible:
  992. * - plane A only (on pre-965)
  993. * - no pixel mulitply/line duplication
  994. * - no alpha buffer discard
  995. * - no dual wide
  996. * - framebuffer <= 2048 in width, 1536 in height
  997. *
  998. * We can't assume that any compression will take place (worst case),
  999. * so the compressed buffer has to be the same size as the uncompressed
  1000. * one. It also must reside (along with the line length buffer) in
  1001. * stolen memory.
  1002. *
  1003. * We need to enable/disable FBC on a global basis.
  1004. */
  1005. static void intel_update_fbc(struct drm_crtc *crtc,
  1006. struct drm_display_mode *mode)
  1007. {
  1008. struct drm_device *dev = crtc->dev;
  1009. struct drm_i915_private *dev_priv = dev->dev_private;
  1010. struct drm_framebuffer *fb = crtc->fb;
  1011. struct intel_framebuffer *intel_fb;
  1012. struct drm_i915_gem_object *obj_priv;
  1013. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1014. int plane = intel_crtc->plane;
  1015. if (!i915_powersave)
  1016. return;
  1017. if (!dev_priv->display.fbc_enabled ||
  1018. !dev_priv->display.enable_fbc ||
  1019. !dev_priv->display.disable_fbc)
  1020. return;
  1021. if (!crtc->fb)
  1022. return;
  1023. intel_fb = to_intel_framebuffer(fb);
  1024. obj_priv = intel_fb->obj->driver_private;
  1025. /*
  1026. * If FBC is already on, we just have to verify that we can
  1027. * keep it that way...
  1028. * Need to disable if:
  1029. * - changing FBC params (stride, fence, mode)
  1030. * - new fb is too large to fit in compressed buffer
  1031. * - going to an unsupported config (interlace, pixel multiply, etc.)
  1032. */
  1033. if (intel_fb->obj->size > dev_priv->cfb_size) {
  1034. DRM_DEBUG("framebuffer too large, disabling compression\n");
  1035. goto out_disable;
  1036. }
  1037. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  1038. (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  1039. DRM_DEBUG("mode incompatible with compression, disabling\n");
  1040. goto out_disable;
  1041. }
  1042. if ((mode->hdisplay > 2048) ||
  1043. (mode->vdisplay > 1536)) {
  1044. DRM_DEBUG("mode too large for compression, disabling\n");
  1045. goto out_disable;
  1046. }
  1047. if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
  1048. DRM_DEBUG("plane not 0, disabling compression\n");
  1049. goto out_disable;
  1050. }
  1051. if (obj_priv->tiling_mode != I915_TILING_X) {
  1052. DRM_DEBUG("framebuffer not tiled, disabling compression\n");
  1053. goto out_disable;
  1054. }
  1055. if (dev_priv->display.fbc_enabled(crtc)) {
  1056. /* We can re-enable it in this case, but need to update pitch */
  1057. if (fb->pitch > dev_priv->cfb_pitch)
  1058. dev_priv->display.disable_fbc(dev);
  1059. if (obj_priv->fence_reg != dev_priv->cfb_fence)
  1060. dev_priv->display.disable_fbc(dev);
  1061. if (plane != dev_priv->cfb_plane)
  1062. dev_priv->display.disable_fbc(dev);
  1063. }
  1064. if (!dev_priv->display.fbc_enabled(crtc)) {
  1065. /* Now try to turn it back on if possible */
  1066. dev_priv->display.enable_fbc(crtc, 500);
  1067. }
  1068. return;
  1069. out_disable:
  1070. DRM_DEBUG("unsupported config, disabling FBC\n");
  1071. /* Multiple disables should be harmless */
  1072. if (dev_priv->display.fbc_enabled(crtc))
  1073. dev_priv->display.disable_fbc(dev);
  1074. }
  1075. static int
  1076. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1077. struct drm_framebuffer *old_fb)
  1078. {
  1079. struct drm_device *dev = crtc->dev;
  1080. struct drm_i915_private *dev_priv = dev->dev_private;
  1081. struct drm_i915_master_private *master_priv;
  1082. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1083. struct intel_framebuffer *intel_fb;
  1084. struct drm_i915_gem_object *obj_priv;
  1085. struct drm_gem_object *obj;
  1086. int pipe = intel_crtc->pipe;
  1087. int plane = intel_crtc->plane;
  1088. unsigned long Start, Offset;
  1089. int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
  1090. int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
  1091. int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
  1092. int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
  1093. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1094. u32 dspcntr, alignment;
  1095. int ret;
  1096. /* no fb bound */
  1097. if (!crtc->fb) {
  1098. DRM_DEBUG("No FB bound\n");
  1099. return 0;
  1100. }
  1101. switch (plane) {
  1102. case 0:
  1103. case 1:
  1104. break;
  1105. default:
  1106. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1107. return -EINVAL;
  1108. }
  1109. intel_fb = to_intel_framebuffer(crtc->fb);
  1110. obj = intel_fb->obj;
  1111. obj_priv = obj->driver_private;
  1112. switch (obj_priv->tiling_mode) {
  1113. case I915_TILING_NONE:
  1114. alignment = 64 * 1024;
  1115. break;
  1116. case I915_TILING_X:
  1117. /* pin() will align the object as required by fence */
  1118. alignment = 0;
  1119. break;
  1120. case I915_TILING_Y:
  1121. /* FIXME: Is this true? */
  1122. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1123. return -EINVAL;
  1124. default:
  1125. BUG();
  1126. }
  1127. mutex_lock(&dev->struct_mutex);
  1128. ret = i915_gem_object_pin(obj, alignment);
  1129. if (ret != 0) {
  1130. mutex_unlock(&dev->struct_mutex);
  1131. return ret;
  1132. }
  1133. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  1134. if (ret != 0) {
  1135. i915_gem_object_unpin(obj);
  1136. mutex_unlock(&dev->struct_mutex);
  1137. return ret;
  1138. }
  1139. /* Pre-i965 needs to install a fence for tiled scan-out */
  1140. if (!IS_I965G(dev) &&
  1141. obj_priv->fence_reg == I915_FENCE_REG_NONE &&
  1142. obj_priv->tiling_mode != I915_TILING_NONE) {
  1143. ret = i915_gem_object_get_fence_reg(obj);
  1144. if (ret != 0) {
  1145. i915_gem_object_unpin(obj);
  1146. mutex_unlock(&dev->struct_mutex);
  1147. return ret;
  1148. }
  1149. }
  1150. dspcntr = I915_READ(dspcntr_reg);
  1151. /* Mask out pixel format bits in case we change it */
  1152. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1153. switch (crtc->fb->bits_per_pixel) {
  1154. case 8:
  1155. dspcntr |= DISPPLANE_8BPP;
  1156. break;
  1157. case 16:
  1158. if (crtc->fb->depth == 15)
  1159. dspcntr |= DISPPLANE_15_16BPP;
  1160. else
  1161. dspcntr |= DISPPLANE_16BPP;
  1162. break;
  1163. case 24:
  1164. case 32:
  1165. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1166. break;
  1167. default:
  1168. DRM_ERROR("Unknown color depth\n");
  1169. i915_gem_object_unpin(obj);
  1170. mutex_unlock(&dev->struct_mutex);
  1171. return -EINVAL;
  1172. }
  1173. if (IS_I965G(dev)) {
  1174. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1175. dspcntr |= DISPPLANE_TILED;
  1176. else
  1177. dspcntr &= ~DISPPLANE_TILED;
  1178. }
  1179. if (IS_IGDNG(dev))
  1180. /* must disable */
  1181. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1182. I915_WRITE(dspcntr_reg, dspcntr);
  1183. Start = obj_priv->gtt_offset;
  1184. Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
  1185. DRM_DEBUG("Writing base %08lX %08lX %d %d\n", Start, Offset, x, y);
  1186. I915_WRITE(dspstride, crtc->fb->pitch);
  1187. if (IS_I965G(dev)) {
  1188. I915_WRITE(dspbase, Offset);
  1189. I915_READ(dspbase);
  1190. I915_WRITE(dspsurf, Start);
  1191. I915_READ(dspsurf);
  1192. I915_WRITE(dsptileoff, (y << 16) | x);
  1193. } else {
  1194. I915_WRITE(dspbase, Start + Offset);
  1195. I915_READ(dspbase);
  1196. }
  1197. if ((IS_I965G(dev) || plane == 0))
  1198. intel_update_fbc(crtc, &crtc->mode);
  1199. intel_wait_for_vblank(dev);
  1200. if (old_fb) {
  1201. intel_fb = to_intel_framebuffer(old_fb);
  1202. obj_priv = intel_fb->obj->driver_private;
  1203. i915_gem_object_unpin(intel_fb->obj);
  1204. }
  1205. intel_increase_pllclock(crtc, true);
  1206. mutex_unlock(&dev->struct_mutex);
  1207. if (!dev->primary->master)
  1208. return 0;
  1209. master_priv = dev->primary->master->driver_priv;
  1210. if (!master_priv->sarea_priv)
  1211. return 0;
  1212. if (pipe) {
  1213. master_priv->sarea_priv->pipeB_x = x;
  1214. master_priv->sarea_priv->pipeB_y = y;
  1215. } else {
  1216. master_priv->sarea_priv->pipeA_x = x;
  1217. master_priv->sarea_priv->pipeA_y = y;
  1218. }
  1219. return 0;
  1220. }
  1221. /* Disable the VGA plane that we never use */
  1222. static void i915_disable_vga (struct drm_device *dev)
  1223. {
  1224. struct drm_i915_private *dev_priv = dev->dev_private;
  1225. u8 sr1;
  1226. u32 vga_reg;
  1227. if (IS_IGDNG(dev))
  1228. vga_reg = CPU_VGACNTRL;
  1229. else
  1230. vga_reg = VGACNTRL;
  1231. if (I915_READ(vga_reg) & VGA_DISP_DISABLE)
  1232. return;
  1233. I915_WRITE8(VGA_SR_INDEX, 1);
  1234. sr1 = I915_READ8(VGA_SR_DATA);
  1235. I915_WRITE8(VGA_SR_DATA, sr1 | (1 << 5));
  1236. udelay(100);
  1237. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  1238. }
  1239. static void igdng_disable_pll_edp (struct drm_crtc *crtc)
  1240. {
  1241. struct drm_device *dev = crtc->dev;
  1242. struct drm_i915_private *dev_priv = dev->dev_private;
  1243. u32 dpa_ctl;
  1244. DRM_DEBUG("\n");
  1245. dpa_ctl = I915_READ(DP_A);
  1246. dpa_ctl &= ~DP_PLL_ENABLE;
  1247. I915_WRITE(DP_A, dpa_ctl);
  1248. }
  1249. static void igdng_enable_pll_edp (struct drm_crtc *crtc)
  1250. {
  1251. struct drm_device *dev = crtc->dev;
  1252. struct drm_i915_private *dev_priv = dev->dev_private;
  1253. u32 dpa_ctl;
  1254. dpa_ctl = I915_READ(DP_A);
  1255. dpa_ctl |= DP_PLL_ENABLE;
  1256. I915_WRITE(DP_A, dpa_ctl);
  1257. udelay(200);
  1258. }
  1259. static void igdng_set_pll_edp (struct drm_crtc *crtc, int clock)
  1260. {
  1261. struct drm_device *dev = crtc->dev;
  1262. struct drm_i915_private *dev_priv = dev->dev_private;
  1263. u32 dpa_ctl;
  1264. DRM_DEBUG("eDP PLL enable for clock %d\n", clock);
  1265. dpa_ctl = I915_READ(DP_A);
  1266. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  1267. if (clock < 200000) {
  1268. u32 temp;
  1269. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  1270. /* workaround for 160Mhz:
  1271. 1) program 0x4600c bits 15:0 = 0x8124
  1272. 2) program 0x46010 bit 0 = 1
  1273. 3) program 0x46034 bit 24 = 1
  1274. 4) program 0x64000 bit 14 = 1
  1275. */
  1276. temp = I915_READ(0x4600c);
  1277. temp &= 0xffff0000;
  1278. I915_WRITE(0x4600c, temp | 0x8124);
  1279. temp = I915_READ(0x46010);
  1280. I915_WRITE(0x46010, temp | 1);
  1281. temp = I915_READ(0x46034);
  1282. I915_WRITE(0x46034, temp | (1 << 24));
  1283. } else {
  1284. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  1285. }
  1286. I915_WRITE(DP_A, dpa_ctl);
  1287. udelay(500);
  1288. }
  1289. static void igdng_crtc_dpms(struct drm_crtc *crtc, int mode)
  1290. {
  1291. struct drm_device *dev = crtc->dev;
  1292. struct drm_i915_private *dev_priv = dev->dev_private;
  1293. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1294. int pipe = intel_crtc->pipe;
  1295. int plane = intel_crtc->plane;
  1296. int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
  1297. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  1298. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1299. int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
  1300. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1301. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1302. int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
  1303. int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
  1304. int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
  1305. int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
  1306. int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
  1307. int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
  1308. int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  1309. int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  1310. int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  1311. int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  1312. int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  1313. int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  1314. int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
  1315. int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
  1316. int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
  1317. int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
  1318. int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
  1319. int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
  1320. u32 temp;
  1321. int tries = 5, j, n;
  1322. /* XXX: When our outputs are all unaware of DPMS modes other than off
  1323. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  1324. */
  1325. switch (mode) {
  1326. case DRM_MODE_DPMS_ON:
  1327. case DRM_MODE_DPMS_STANDBY:
  1328. case DRM_MODE_DPMS_SUSPEND:
  1329. DRM_DEBUG("crtc %d dpms on\n", pipe);
  1330. if (HAS_eDP) {
  1331. /* enable eDP PLL */
  1332. igdng_enable_pll_edp(crtc);
  1333. } else {
  1334. /* enable PCH DPLL */
  1335. temp = I915_READ(pch_dpll_reg);
  1336. if ((temp & DPLL_VCO_ENABLE) == 0) {
  1337. I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
  1338. I915_READ(pch_dpll_reg);
  1339. }
  1340. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  1341. temp = I915_READ(fdi_rx_reg);
  1342. I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE |
  1343. FDI_SEL_PCDCLK |
  1344. FDI_DP_PORT_WIDTH_X4); /* default 4 lanes */
  1345. I915_READ(fdi_rx_reg);
  1346. udelay(200);
  1347. /* Enable CPU FDI TX PLL, always on for IGDNG */
  1348. temp = I915_READ(fdi_tx_reg);
  1349. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  1350. I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
  1351. I915_READ(fdi_tx_reg);
  1352. udelay(100);
  1353. }
  1354. }
  1355. /* Enable panel fitting for LVDS */
  1356. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1357. temp = I915_READ(pf_ctl_reg);
  1358. I915_WRITE(pf_ctl_reg, temp | PF_ENABLE);
  1359. /* currently full aspect */
  1360. I915_WRITE(pf_win_pos, 0);
  1361. I915_WRITE(pf_win_size,
  1362. (dev_priv->panel_fixed_mode->hdisplay << 16) |
  1363. (dev_priv->panel_fixed_mode->vdisplay));
  1364. }
  1365. /* Enable CPU pipe */
  1366. temp = I915_READ(pipeconf_reg);
  1367. if ((temp & PIPEACONF_ENABLE) == 0) {
  1368. I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
  1369. I915_READ(pipeconf_reg);
  1370. udelay(100);
  1371. }
  1372. /* configure and enable CPU plane */
  1373. temp = I915_READ(dspcntr_reg);
  1374. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  1375. I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
  1376. /* Flush the plane changes */
  1377. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1378. }
  1379. if (!HAS_eDP) {
  1380. /* enable CPU FDI TX and PCH FDI RX */
  1381. temp = I915_READ(fdi_tx_reg);
  1382. temp |= FDI_TX_ENABLE;
  1383. temp |= FDI_DP_PORT_WIDTH_X4; /* default */
  1384. temp &= ~FDI_LINK_TRAIN_NONE;
  1385. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1386. I915_WRITE(fdi_tx_reg, temp);
  1387. I915_READ(fdi_tx_reg);
  1388. temp = I915_READ(fdi_rx_reg);
  1389. temp &= ~FDI_LINK_TRAIN_NONE;
  1390. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1391. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
  1392. I915_READ(fdi_rx_reg);
  1393. udelay(150);
  1394. /* Train FDI. */
  1395. /* umask FDI RX Interrupt symbol_lock and bit_lock bit
  1396. for train result */
  1397. temp = I915_READ(fdi_rx_imr_reg);
  1398. temp &= ~FDI_RX_SYMBOL_LOCK;
  1399. temp &= ~FDI_RX_BIT_LOCK;
  1400. I915_WRITE(fdi_rx_imr_reg, temp);
  1401. I915_READ(fdi_rx_imr_reg);
  1402. udelay(150);
  1403. temp = I915_READ(fdi_rx_iir_reg);
  1404. DRM_DEBUG("FDI_RX_IIR 0x%x\n", temp);
  1405. if ((temp & FDI_RX_BIT_LOCK) == 0) {
  1406. for (j = 0; j < tries; j++) {
  1407. temp = I915_READ(fdi_rx_iir_reg);
  1408. DRM_DEBUG("FDI_RX_IIR 0x%x\n", temp);
  1409. if (temp & FDI_RX_BIT_LOCK)
  1410. break;
  1411. udelay(200);
  1412. }
  1413. if (j != tries)
  1414. I915_WRITE(fdi_rx_iir_reg,
  1415. temp | FDI_RX_BIT_LOCK);
  1416. else
  1417. DRM_DEBUG("train 1 fail\n");
  1418. } else {
  1419. I915_WRITE(fdi_rx_iir_reg,
  1420. temp | FDI_RX_BIT_LOCK);
  1421. DRM_DEBUG("train 1 ok 2!\n");
  1422. }
  1423. temp = I915_READ(fdi_tx_reg);
  1424. temp &= ~FDI_LINK_TRAIN_NONE;
  1425. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1426. I915_WRITE(fdi_tx_reg, temp);
  1427. temp = I915_READ(fdi_rx_reg);
  1428. temp &= ~FDI_LINK_TRAIN_NONE;
  1429. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1430. I915_WRITE(fdi_rx_reg, temp);
  1431. udelay(150);
  1432. temp = I915_READ(fdi_rx_iir_reg);
  1433. DRM_DEBUG("FDI_RX_IIR 0x%x\n", temp);
  1434. if ((temp & FDI_RX_SYMBOL_LOCK) == 0) {
  1435. for (j = 0; j < tries; j++) {
  1436. temp = I915_READ(fdi_rx_iir_reg);
  1437. DRM_DEBUG("FDI_RX_IIR 0x%x\n", temp);
  1438. if (temp & FDI_RX_SYMBOL_LOCK)
  1439. break;
  1440. udelay(200);
  1441. }
  1442. if (j != tries) {
  1443. I915_WRITE(fdi_rx_iir_reg,
  1444. temp | FDI_RX_SYMBOL_LOCK);
  1445. DRM_DEBUG("train 2 ok 1!\n");
  1446. } else
  1447. DRM_DEBUG("train 2 fail\n");
  1448. } else {
  1449. I915_WRITE(fdi_rx_iir_reg,
  1450. temp | FDI_RX_SYMBOL_LOCK);
  1451. DRM_DEBUG("train 2 ok 2!\n");
  1452. }
  1453. DRM_DEBUG("train done\n");
  1454. /* set transcoder timing */
  1455. I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
  1456. I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
  1457. I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
  1458. I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
  1459. I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
  1460. I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
  1461. /* enable PCH transcoder */
  1462. temp = I915_READ(transconf_reg);
  1463. I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
  1464. I915_READ(transconf_reg);
  1465. while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0)
  1466. ;
  1467. /* enable normal */
  1468. temp = I915_READ(fdi_tx_reg);
  1469. temp &= ~FDI_LINK_TRAIN_NONE;
  1470. I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
  1471. FDI_TX_ENHANCE_FRAME_ENABLE);
  1472. I915_READ(fdi_tx_reg);
  1473. temp = I915_READ(fdi_rx_reg);
  1474. temp &= ~FDI_LINK_TRAIN_NONE;
  1475. I915_WRITE(fdi_rx_reg, temp | FDI_LINK_TRAIN_NONE |
  1476. FDI_RX_ENHANCE_FRAME_ENABLE);
  1477. I915_READ(fdi_rx_reg);
  1478. /* wait one idle pattern time */
  1479. udelay(100);
  1480. }
  1481. intel_crtc_load_lut(crtc);
  1482. break;
  1483. case DRM_MODE_DPMS_OFF:
  1484. DRM_DEBUG("crtc %d dpms off\n", pipe);
  1485. i915_disable_vga(dev);
  1486. /* Disable display plane */
  1487. temp = I915_READ(dspcntr_reg);
  1488. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  1489. I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
  1490. /* Flush the plane changes */
  1491. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1492. I915_READ(dspbase_reg);
  1493. }
  1494. /* disable cpu pipe, disable after all planes disabled */
  1495. temp = I915_READ(pipeconf_reg);
  1496. if ((temp & PIPEACONF_ENABLE) != 0) {
  1497. I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
  1498. I915_READ(pipeconf_reg);
  1499. n = 0;
  1500. /* wait for cpu pipe off, pipe state */
  1501. while ((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) != 0) {
  1502. n++;
  1503. if (n < 60) {
  1504. udelay(500);
  1505. continue;
  1506. } else {
  1507. DRM_DEBUG("pipe %d off delay\n", pipe);
  1508. break;
  1509. }
  1510. }
  1511. } else
  1512. DRM_DEBUG("crtc %d is disabled\n", pipe);
  1513. if (HAS_eDP) {
  1514. igdng_disable_pll_edp(crtc);
  1515. }
  1516. /* disable CPU FDI tx and PCH FDI rx */
  1517. temp = I915_READ(fdi_tx_reg);
  1518. I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
  1519. I915_READ(fdi_tx_reg);
  1520. temp = I915_READ(fdi_rx_reg);
  1521. I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
  1522. I915_READ(fdi_rx_reg);
  1523. udelay(100);
  1524. /* still set train pattern 1 */
  1525. temp = I915_READ(fdi_tx_reg);
  1526. temp &= ~FDI_LINK_TRAIN_NONE;
  1527. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1528. I915_WRITE(fdi_tx_reg, temp);
  1529. temp = I915_READ(fdi_rx_reg);
  1530. temp &= ~FDI_LINK_TRAIN_NONE;
  1531. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1532. I915_WRITE(fdi_rx_reg, temp);
  1533. udelay(100);
  1534. /* disable PCH transcoder */
  1535. temp = I915_READ(transconf_reg);
  1536. if ((temp & TRANS_ENABLE) != 0) {
  1537. I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
  1538. I915_READ(transconf_reg);
  1539. n = 0;
  1540. /* wait for PCH transcoder off, transcoder state */
  1541. while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) != 0) {
  1542. n++;
  1543. if (n < 60) {
  1544. udelay(500);
  1545. continue;
  1546. } else {
  1547. DRM_DEBUG("transcoder %d off delay\n", pipe);
  1548. break;
  1549. }
  1550. }
  1551. }
  1552. /* disable PCH DPLL */
  1553. temp = I915_READ(pch_dpll_reg);
  1554. if ((temp & DPLL_VCO_ENABLE) != 0) {
  1555. I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
  1556. I915_READ(pch_dpll_reg);
  1557. }
  1558. temp = I915_READ(fdi_rx_reg);
  1559. if ((temp & FDI_RX_PLL_ENABLE) != 0) {
  1560. temp &= ~FDI_SEL_PCDCLK;
  1561. temp &= ~FDI_RX_PLL_ENABLE;
  1562. I915_WRITE(fdi_rx_reg, temp);
  1563. I915_READ(fdi_rx_reg);
  1564. }
  1565. /* Disable CPU FDI TX PLL */
  1566. temp = I915_READ(fdi_tx_reg);
  1567. if ((temp & FDI_TX_PLL_ENABLE) != 0) {
  1568. I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
  1569. I915_READ(fdi_tx_reg);
  1570. udelay(100);
  1571. }
  1572. /* Disable PF */
  1573. temp = I915_READ(pf_ctl_reg);
  1574. if ((temp & PF_ENABLE) != 0) {
  1575. I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
  1576. I915_READ(pf_ctl_reg);
  1577. }
  1578. I915_WRITE(pf_win_size, 0);
  1579. /* Wait for the clocks to turn off. */
  1580. udelay(150);
  1581. break;
  1582. }
  1583. }
  1584. static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
  1585. {
  1586. struct drm_device *dev = crtc->dev;
  1587. struct drm_i915_private *dev_priv = dev->dev_private;
  1588. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1589. int pipe = intel_crtc->pipe;
  1590. int plane = intel_crtc->plane;
  1591. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  1592. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1593. int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
  1594. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  1595. u32 temp;
  1596. /* XXX: When our outputs are all unaware of DPMS modes other than off
  1597. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  1598. */
  1599. switch (mode) {
  1600. case DRM_MODE_DPMS_ON:
  1601. case DRM_MODE_DPMS_STANDBY:
  1602. case DRM_MODE_DPMS_SUSPEND:
  1603. /* Enable the DPLL */
  1604. temp = I915_READ(dpll_reg);
  1605. if ((temp & DPLL_VCO_ENABLE) == 0) {
  1606. I915_WRITE(dpll_reg, temp);
  1607. I915_READ(dpll_reg);
  1608. /* Wait for the clocks to stabilize. */
  1609. udelay(150);
  1610. I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
  1611. I915_READ(dpll_reg);
  1612. /* Wait for the clocks to stabilize. */
  1613. udelay(150);
  1614. I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
  1615. I915_READ(dpll_reg);
  1616. /* Wait for the clocks to stabilize. */
  1617. udelay(150);
  1618. }
  1619. /* Enable the pipe */
  1620. temp = I915_READ(pipeconf_reg);
  1621. if ((temp & PIPEACONF_ENABLE) == 0)
  1622. I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
  1623. /* Enable the plane */
  1624. temp = I915_READ(dspcntr_reg);
  1625. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  1626. I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
  1627. /* Flush the plane changes */
  1628. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1629. }
  1630. intel_crtc_load_lut(crtc);
  1631. if ((IS_I965G(dev) || plane == 0))
  1632. intel_update_fbc(crtc, &crtc->mode);
  1633. /* Give the overlay scaler a chance to enable if it's on this pipe */
  1634. //intel_crtc_dpms_video(crtc, true); TODO
  1635. intel_update_watermarks(dev);
  1636. break;
  1637. case DRM_MODE_DPMS_OFF:
  1638. intel_update_watermarks(dev);
  1639. /* Give the overlay scaler a chance to disable if it's on this pipe */
  1640. //intel_crtc_dpms_video(crtc, FALSE); TODO
  1641. if (dev_priv->cfb_plane == plane &&
  1642. dev_priv->display.disable_fbc)
  1643. dev_priv->display.disable_fbc(dev);
  1644. /* Disable the VGA plane that we never use */
  1645. i915_disable_vga(dev);
  1646. /* Disable display plane */
  1647. temp = I915_READ(dspcntr_reg);
  1648. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  1649. I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
  1650. /* Flush the plane changes */
  1651. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1652. I915_READ(dspbase_reg);
  1653. }
  1654. if (!IS_I9XX(dev)) {
  1655. /* Wait for vblank for the disable to take effect */
  1656. intel_wait_for_vblank(dev);
  1657. }
  1658. /* Next, disable display pipes */
  1659. temp = I915_READ(pipeconf_reg);
  1660. if ((temp & PIPEACONF_ENABLE) != 0) {
  1661. I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
  1662. I915_READ(pipeconf_reg);
  1663. }
  1664. /* Wait for vblank for the disable to take effect. */
  1665. intel_wait_for_vblank(dev);
  1666. temp = I915_READ(dpll_reg);
  1667. if ((temp & DPLL_VCO_ENABLE) != 0) {
  1668. I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
  1669. I915_READ(dpll_reg);
  1670. }
  1671. /* Wait for the clocks to turn off. */
  1672. udelay(150);
  1673. break;
  1674. }
  1675. }
  1676. /**
  1677. * Sets the power management mode of the pipe and plane.
  1678. *
  1679. * This code should probably grow support for turning the cursor off and back
  1680. * on appropriately at the same time as we're turning the pipe off/on.
  1681. */
  1682. static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
  1683. {
  1684. struct drm_device *dev = crtc->dev;
  1685. struct drm_i915_private *dev_priv = dev->dev_private;
  1686. struct drm_i915_master_private *master_priv;
  1687. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1688. int pipe = intel_crtc->pipe;
  1689. bool enabled;
  1690. dev_priv->display.dpms(crtc, mode);
  1691. intel_crtc->dpms_mode = mode;
  1692. if (!dev->primary->master)
  1693. return;
  1694. master_priv = dev->primary->master->driver_priv;
  1695. if (!master_priv->sarea_priv)
  1696. return;
  1697. enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
  1698. switch (pipe) {
  1699. case 0:
  1700. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  1701. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  1702. break;
  1703. case 1:
  1704. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  1705. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  1706. break;
  1707. default:
  1708. DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
  1709. break;
  1710. }
  1711. }
  1712. static void intel_crtc_prepare (struct drm_crtc *crtc)
  1713. {
  1714. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  1715. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  1716. }
  1717. static void intel_crtc_commit (struct drm_crtc *crtc)
  1718. {
  1719. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  1720. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  1721. }
  1722. void intel_encoder_prepare (struct drm_encoder *encoder)
  1723. {
  1724. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1725. /* lvds has its own version of prepare see intel_lvds_prepare */
  1726. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  1727. }
  1728. void intel_encoder_commit (struct drm_encoder *encoder)
  1729. {
  1730. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1731. /* lvds has its own version of commit see intel_lvds_commit */
  1732. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  1733. }
  1734. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  1735. struct drm_display_mode *mode,
  1736. struct drm_display_mode *adjusted_mode)
  1737. {
  1738. struct drm_device *dev = crtc->dev;
  1739. if (IS_IGDNG(dev)) {
  1740. /* FDI link clock is fixed at 2.7G */
  1741. if (mode->clock * 3 > 27000 * 4)
  1742. return MODE_CLOCK_HIGH;
  1743. }
  1744. return true;
  1745. }
  1746. static int i945_get_display_clock_speed(struct drm_device *dev)
  1747. {
  1748. return 400000;
  1749. }
  1750. static int i915_get_display_clock_speed(struct drm_device *dev)
  1751. {
  1752. return 333000;
  1753. }
  1754. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  1755. {
  1756. return 200000;
  1757. }
  1758. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  1759. {
  1760. u16 gcfgc = 0;
  1761. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  1762. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  1763. return 133000;
  1764. else {
  1765. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  1766. case GC_DISPLAY_CLOCK_333_MHZ:
  1767. return 333000;
  1768. default:
  1769. case GC_DISPLAY_CLOCK_190_200_MHZ:
  1770. return 190000;
  1771. }
  1772. }
  1773. }
  1774. static int i865_get_display_clock_speed(struct drm_device *dev)
  1775. {
  1776. return 266000;
  1777. }
  1778. static int i855_get_display_clock_speed(struct drm_device *dev)
  1779. {
  1780. u16 hpllcc = 0;
  1781. /* Assume that the hardware is in the high speed state. This
  1782. * should be the default.
  1783. */
  1784. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  1785. case GC_CLOCK_133_200:
  1786. case GC_CLOCK_100_200:
  1787. return 200000;
  1788. case GC_CLOCK_166_250:
  1789. return 250000;
  1790. case GC_CLOCK_100_133:
  1791. return 133000;
  1792. }
  1793. /* Shouldn't happen */
  1794. return 0;
  1795. }
  1796. static int i830_get_display_clock_speed(struct drm_device *dev)
  1797. {
  1798. return 133000;
  1799. }
  1800. /**
  1801. * Return the pipe currently connected to the panel fitter,
  1802. * or -1 if the panel fitter is not present or not in use
  1803. */
  1804. static int intel_panel_fitter_pipe (struct drm_device *dev)
  1805. {
  1806. struct drm_i915_private *dev_priv = dev->dev_private;
  1807. u32 pfit_control;
  1808. /* i830 doesn't have a panel fitter */
  1809. if (IS_I830(dev))
  1810. return -1;
  1811. pfit_control = I915_READ(PFIT_CONTROL);
  1812. /* See if the panel fitter is in use */
  1813. if ((pfit_control & PFIT_ENABLE) == 0)
  1814. return -1;
  1815. /* 965 can place panel fitter on either pipe */
  1816. if (IS_I965G(dev))
  1817. return (pfit_control >> 29) & 0x3;
  1818. /* older chips can only use pipe 1 */
  1819. return 1;
  1820. }
  1821. struct fdi_m_n {
  1822. u32 tu;
  1823. u32 gmch_m;
  1824. u32 gmch_n;
  1825. u32 link_m;
  1826. u32 link_n;
  1827. };
  1828. static void
  1829. fdi_reduce_ratio(u32 *num, u32 *den)
  1830. {
  1831. while (*num > 0xffffff || *den > 0xffffff) {
  1832. *num >>= 1;
  1833. *den >>= 1;
  1834. }
  1835. }
  1836. #define DATA_N 0x800000
  1837. #define LINK_N 0x80000
  1838. static void
  1839. igdng_compute_m_n(int bytes_per_pixel, int nlanes,
  1840. int pixel_clock, int link_clock,
  1841. struct fdi_m_n *m_n)
  1842. {
  1843. u64 temp;
  1844. m_n->tu = 64; /* default size */
  1845. temp = (u64) DATA_N * pixel_clock;
  1846. temp = div_u64(temp, link_clock);
  1847. m_n->gmch_m = div_u64(temp * bytes_per_pixel, nlanes);
  1848. m_n->gmch_n = DATA_N;
  1849. fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  1850. temp = (u64) LINK_N * pixel_clock;
  1851. m_n->link_m = div_u64(temp, link_clock);
  1852. m_n->link_n = LINK_N;
  1853. fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
  1854. }
  1855. struct intel_watermark_params {
  1856. unsigned long fifo_size;
  1857. unsigned long max_wm;
  1858. unsigned long default_wm;
  1859. unsigned long guard_size;
  1860. unsigned long cacheline_size;
  1861. };
  1862. /* IGD has different values for various configs */
  1863. static struct intel_watermark_params igd_display_wm = {
  1864. IGD_DISPLAY_FIFO,
  1865. IGD_MAX_WM,
  1866. IGD_DFT_WM,
  1867. IGD_GUARD_WM,
  1868. IGD_FIFO_LINE_SIZE
  1869. };
  1870. static struct intel_watermark_params igd_display_hplloff_wm = {
  1871. IGD_DISPLAY_FIFO,
  1872. IGD_MAX_WM,
  1873. IGD_DFT_HPLLOFF_WM,
  1874. IGD_GUARD_WM,
  1875. IGD_FIFO_LINE_SIZE
  1876. };
  1877. static struct intel_watermark_params igd_cursor_wm = {
  1878. IGD_CURSOR_FIFO,
  1879. IGD_CURSOR_MAX_WM,
  1880. IGD_CURSOR_DFT_WM,
  1881. IGD_CURSOR_GUARD_WM,
  1882. IGD_FIFO_LINE_SIZE,
  1883. };
  1884. static struct intel_watermark_params igd_cursor_hplloff_wm = {
  1885. IGD_CURSOR_FIFO,
  1886. IGD_CURSOR_MAX_WM,
  1887. IGD_CURSOR_DFT_WM,
  1888. IGD_CURSOR_GUARD_WM,
  1889. IGD_FIFO_LINE_SIZE
  1890. };
  1891. static struct intel_watermark_params i945_wm_info = {
  1892. I945_FIFO_SIZE,
  1893. I915_MAX_WM,
  1894. 1,
  1895. 2,
  1896. I915_FIFO_LINE_SIZE
  1897. };
  1898. static struct intel_watermark_params i915_wm_info = {
  1899. I915_FIFO_SIZE,
  1900. I915_MAX_WM,
  1901. 1,
  1902. 2,
  1903. I915_FIFO_LINE_SIZE
  1904. };
  1905. static struct intel_watermark_params i855_wm_info = {
  1906. I855GM_FIFO_SIZE,
  1907. I915_MAX_WM,
  1908. 1,
  1909. 2,
  1910. I830_FIFO_LINE_SIZE
  1911. };
  1912. static struct intel_watermark_params i830_wm_info = {
  1913. I830_FIFO_SIZE,
  1914. I915_MAX_WM,
  1915. 1,
  1916. 2,
  1917. I830_FIFO_LINE_SIZE
  1918. };
  1919. /**
  1920. * intel_calculate_wm - calculate watermark level
  1921. * @clock_in_khz: pixel clock
  1922. * @wm: chip FIFO params
  1923. * @pixel_size: display pixel size
  1924. * @latency_ns: memory latency for the platform
  1925. *
  1926. * Calculate the watermark level (the level at which the display plane will
  1927. * start fetching from memory again). Each chip has a different display
  1928. * FIFO size and allocation, so the caller needs to figure that out and pass
  1929. * in the correct intel_watermark_params structure.
  1930. *
  1931. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  1932. * on the pixel size. When it reaches the watermark level, it'll start
  1933. * fetching FIFO line sized based chunks from memory until the FIFO fills
  1934. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  1935. * will occur, and a display engine hang could result.
  1936. */
  1937. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  1938. struct intel_watermark_params *wm,
  1939. int pixel_size,
  1940. unsigned long latency_ns)
  1941. {
  1942. long entries_required, wm_size;
  1943. /*
  1944. * Note: we need to make sure we don't overflow for various clock &
  1945. * latency values.
  1946. * clocks go from a few thousand to several hundred thousand.
  1947. * latency is usually a few thousand
  1948. */
  1949. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  1950. 1000;
  1951. entries_required /= wm->cacheline_size;
  1952. DRM_DEBUG("FIFO entries required for mode: %d\n", entries_required);
  1953. wm_size = wm->fifo_size - (entries_required + wm->guard_size);
  1954. DRM_DEBUG("FIFO watermark level: %d\n", wm_size);
  1955. /* Don't promote wm_size to unsigned... */
  1956. if (wm_size > (long)wm->max_wm)
  1957. wm_size = wm->max_wm;
  1958. if (wm_size <= 0)
  1959. wm_size = wm->default_wm;
  1960. return wm_size;
  1961. }
  1962. struct cxsr_latency {
  1963. int is_desktop;
  1964. unsigned long fsb_freq;
  1965. unsigned long mem_freq;
  1966. unsigned long display_sr;
  1967. unsigned long display_hpll_disable;
  1968. unsigned long cursor_sr;
  1969. unsigned long cursor_hpll_disable;
  1970. };
  1971. static struct cxsr_latency cxsr_latency_table[] = {
  1972. {1, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  1973. {1, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  1974. {1, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  1975. {1, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  1976. {1, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  1977. {1, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  1978. {1, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  1979. {1, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  1980. {1, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  1981. {0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  1982. {0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  1983. {0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  1984. {0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  1985. {0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  1986. {0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  1987. {0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  1988. {0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  1989. {0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  1990. };
  1991. static struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, int fsb,
  1992. int mem)
  1993. {
  1994. int i;
  1995. struct cxsr_latency *latency;
  1996. if (fsb == 0 || mem == 0)
  1997. return NULL;
  1998. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  1999. latency = &cxsr_latency_table[i];
  2000. if (is_desktop == latency->is_desktop &&
  2001. fsb == latency->fsb_freq && mem == latency->mem_freq)
  2002. return latency;
  2003. }
  2004. DRM_DEBUG("Unknown FSB/MEM found, disable CxSR\n");
  2005. return NULL;
  2006. }
  2007. static void igd_disable_cxsr(struct drm_device *dev)
  2008. {
  2009. struct drm_i915_private *dev_priv = dev->dev_private;
  2010. u32 reg;
  2011. /* deactivate cxsr */
  2012. reg = I915_READ(DSPFW3);
  2013. reg &= ~(IGD_SELF_REFRESH_EN);
  2014. I915_WRITE(DSPFW3, reg);
  2015. DRM_INFO("Big FIFO is disabled\n");
  2016. }
  2017. static void igd_enable_cxsr(struct drm_device *dev, unsigned long clock,
  2018. int pixel_size)
  2019. {
  2020. struct drm_i915_private *dev_priv = dev->dev_private;
  2021. u32 reg;
  2022. unsigned long wm;
  2023. struct cxsr_latency *latency;
  2024. latency = intel_get_cxsr_latency(IS_IGDG(dev), dev_priv->fsb_freq,
  2025. dev_priv->mem_freq);
  2026. if (!latency) {
  2027. DRM_DEBUG("Unknown FSB/MEM found, disable CxSR\n");
  2028. igd_disable_cxsr(dev);
  2029. return;
  2030. }
  2031. /* Display SR */
  2032. wm = intel_calculate_wm(clock, &igd_display_wm, pixel_size,
  2033. latency->display_sr);
  2034. reg = I915_READ(DSPFW1);
  2035. reg &= 0x7fffff;
  2036. reg |= wm << 23;
  2037. I915_WRITE(DSPFW1, reg);
  2038. DRM_DEBUG("DSPFW1 register is %x\n", reg);
  2039. /* cursor SR */
  2040. wm = intel_calculate_wm(clock, &igd_cursor_wm, pixel_size,
  2041. latency->cursor_sr);
  2042. reg = I915_READ(DSPFW3);
  2043. reg &= ~(0x3f << 24);
  2044. reg |= (wm & 0x3f) << 24;
  2045. I915_WRITE(DSPFW3, reg);
  2046. /* Display HPLL off SR */
  2047. wm = intel_calculate_wm(clock, &igd_display_hplloff_wm,
  2048. latency->display_hpll_disable, I915_FIFO_LINE_SIZE);
  2049. reg = I915_READ(DSPFW3);
  2050. reg &= 0xfffffe00;
  2051. reg |= wm & 0x1ff;
  2052. I915_WRITE(DSPFW3, reg);
  2053. /* cursor HPLL off SR */
  2054. wm = intel_calculate_wm(clock, &igd_cursor_hplloff_wm, pixel_size,
  2055. latency->cursor_hpll_disable);
  2056. reg = I915_READ(DSPFW3);
  2057. reg &= ~(0x3f << 16);
  2058. reg |= (wm & 0x3f) << 16;
  2059. I915_WRITE(DSPFW3, reg);
  2060. DRM_DEBUG("DSPFW3 register is %x\n", reg);
  2061. /* activate cxsr */
  2062. reg = I915_READ(DSPFW3);
  2063. reg |= IGD_SELF_REFRESH_EN;
  2064. I915_WRITE(DSPFW3, reg);
  2065. DRM_INFO("Big FIFO is enabled\n");
  2066. return;
  2067. }
  2068. /*
  2069. * Latency for FIFO fetches is dependent on several factors:
  2070. * - memory configuration (speed, channels)
  2071. * - chipset
  2072. * - current MCH state
  2073. * It can be fairly high in some situations, so here we assume a fairly
  2074. * pessimal value. It's a tradeoff between extra memory fetches (if we
  2075. * set this value too high, the FIFO will fetch frequently to stay full)
  2076. * and power consumption (set it too low to save power and we might see
  2077. * FIFO underruns and display "flicker").
  2078. *
  2079. * A value of 5us seems to be a good balance; safe for very low end
  2080. * platforms but not overly aggressive on lower latency configs.
  2081. */
  2082. const static int latency_ns = 5000;
  2083. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  2084. {
  2085. struct drm_i915_private *dev_priv = dev->dev_private;
  2086. uint32_t dsparb = I915_READ(DSPARB);
  2087. int size;
  2088. if (plane == 0)
  2089. size = dsparb & 0x7f;
  2090. else
  2091. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) -
  2092. (dsparb & 0x7f);
  2093. DRM_DEBUG("FIFO size - (0x%08x) %s: %d\n", dsparb, plane ? "B" : "A",
  2094. size);
  2095. return size;
  2096. }
  2097. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  2098. {
  2099. struct drm_i915_private *dev_priv = dev->dev_private;
  2100. uint32_t dsparb = I915_READ(DSPARB);
  2101. int size;
  2102. if (plane == 0)
  2103. size = dsparb & 0x1ff;
  2104. else
  2105. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) -
  2106. (dsparb & 0x1ff);
  2107. size >>= 1; /* Convert to cachelines */
  2108. DRM_DEBUG("FIFO size - (0x%08x) %s: %d\n", dsparb, plane ? "B" : "A",
  2109. size);
  2110. return size;
  2111. }
  2112. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  2113. {
  2114. struct drm_i915_private *dev_priv = dev->dev_private;
  2115. uint32_t dsparb = I915_READ(DSPARB);
  2116. int size;
  2117. size = dsparb & 0x7f;
  2118. size >>= 2; /* Convert to cachelines */
  2119. DRM_DEBUG("FIFO size - (0x%08x) %s: %d\n", dsparb, plane ? "B" : "A",
  2120. size);
  2121. return size;
  2122. }
  2123. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  2124. {
  2125. struct drm_i915_private *dev_priv = dev->dev_private;
  2126. uint32_t dsparb = I915_READ(DSPARB);
  2127. int size;
  2128. size = dsparb & 0x7f;
  2129. size >>= 1; /* Convert to cachelines */
  2130. DRM_DEBUG("FIFO size - (0x%08x) %s: %d\n", dsparb, plane ? "B" : "A",
  2131. size);
  2132. return size;
  2133. }
  2134. static void g4x_update_wm(struct drm_device *dev, int unused, int unused2,
  2135. int unused3, int unused4)
  2136. {
  2137. struct drm_i915_private *dev_priv = dev->dev_private;
  2138. u32 fw_blc_self = I915_READ(FW_BLC_SELF);
  2139. if (i915_powersave)
  2140. fw_blc_self |= FW_BLC_SELF_EN;
  2141. else
  2142. fw_blc_self &= ~FW_BLC_SELF_EN;
  2143. I915_WRITE(FW_BLC_SELF, fw_blc_self);
  2144. }
  2145. static void i965_update_wm(struct drm_device *dev, int unused, int unused2,
  2146. int unused3, int unused4)
  2147. {
  2148. struct drm_i915_private *dev_priv = dev->dev_private;
  2149. DRM_DEBUG("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR 8\n");
  2150. /* 965 has limitations... */
  2151. I915_WRITE(DSPFW1, (8 << 16) | (8 << 8) | (8 << 0));
  2152. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  2153. }
  2154. static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
  2155. int planeb_clock, int sr_hdisplay, int pixel_size)
  2156. {
  2157. struct drm_i915_private *dev_priv = dev->dev_private;
  2158. uint32_t fwater_lo;
  2159. uint32_t fwater_hi;
  2160. int total_size, cacheline_size, cwm, srwm = 1;
  2161. int planea_wm, planeb_wm;
  2162. struct intel_watermark_params planea_params, planeb_params;
  2163. unsigned long line_time_us;
  2164. int sr_clock, sr_entries = 0;
  2165. /* Create copies of the base settings for each pipe */
  2166. if (IS_I965GM(dev) || IS_I945GM(dev))
  2167. planea_params = planeb_params = i945_wm_info;
  2168. else if (IS_I9XX(dev))
  2169. planea_params = planeb_params = i915_wm_info;
  2170. else
  2171. planea_params = planeb_params = i855_wm_info;
  2172. /* Grab a couple of global values before we overwrite them */
  2173. total_size = planea_params.fifo_size;
  2174. cacheline_size = planea_params.cacheline_size;
  2175. /* Update per-plane FIFO sizes */
  2176. planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2177. planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  2178. planea_wm = intel_calculate_wm(planea_clock, &planea_params,
  2179. pixel_size, latency_ns);
  2180. planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
  2181. pixel_size, latency_ns);
  2182. DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2183. /*
  2184. * Overlay gets an aggressive default since video jitter is bad.
  2185. */
  2186. cwm = 2;
  2187. /* Calc sr entries for one plane configs */
  2188. if (HAS_FW_BLC(dev) && sr_hdisplay &&
  2189. (!planea_clock || !planeb_clock)) {
  2190. /* self-refresh has much higher latency */
  2191. const static int sr_latency_ns = 6000;
  2192. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2193. line_time_us = ((sr_hdisplay * 1000) / sr_clock);
  2194. /* Use ns/us then divide to preserve precision */
  2195. sr_entries = (((sr_latency_ns / line_time_us) + 1) *
  2196. pixel_size * sr_hdisplay) / 1000;
  2197. sr_entries = roundup(sr_entries / cacheline_size, 1);
  2198. DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
  2199. srwm = total_size - sr_entries;
  2200. if (srwm < 0)
  2201. srwm = 1;
  2202. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN | (srwm & 0x3f));
  2203. }
  2204. DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  2205. planea_wm, planeb_wm, cwm, srwm);
  2206. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  2207. fwater_hi = (cwm & 0x1f);
  2208. /* Set request length to 8 cachelines per fetch */
  2209. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  2210. fwater_hi = fwater_hi | (1 << 8);
  2211. I915_WRITE(FW_BLC, fwater_lo);
  2212. I915_WRITE(FW_BLC2, fwater_hi);
  2213. }
  2214. static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
  2215. int unused2, int pixel_size)
  2216. {
  2217. struct drm_i915_private *dev_priv = dev->dev_private;
  2218. uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  2219. int planea_wm;
  2220. i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2221. planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
  2222. pixel_size, latency_ns);
  2223. fwater_lo |= (3<<8) | planea_wm;
  2224. DRM_DEBUG("Setting FIFO watermarks - A: %d\n", planea_wm);
  2225. I915_WRITE(FW_BLC, fwater_lo);
  2226. }
  2227. /**
  2228. * intel_update_watermarks - update FIFO watermark values based on current modes
  2229. *
  2230. * Calculate watermark values for the various WM regs based on current mode
  2231. * and plane configuration.
  2232. *
  2233. * There are several cases to deal with here:
  2234. * - normal (i.e. non-self-refresh)
  2235. * - self-refresh (SR) mode
  2236. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2237. * - lines are small relative to FIFO size (buffer can hold more than 2
  2238. * lines), so need to account for TLB latency
  2239. *
  2240. * The normal calculation is:
  2241. * watermark = dotclock * bytes per pixel * latency
  2242. * where latency is platform & configuration dependent (we assume pessimal
  2243. * values here).
  2244. *
  2245. * The SR calculation is:
  2246. * watermark = (trunc(latency/line time)+1) * surface width *
  2247. * bytes per pixel
  2248. * where
  2249. * line time = htotal / dotclock
  2250. * and latency is assumed to be high, as above.
  2251. *
  2252. * The final value programmed to the register should always be rounded up,
  2253. * and include an extra 2 entries to account for clock crossings.
  2254. *
  2255. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2256. * to set the non-SR watermarks to 8.
  2257. */
  2258. static void intel_update_watermarks(struct drm_device *dev)
  2259. {
  2260. struct drm_i915_private *dev_priv = dev->dev_private;
  2261. struct drm_crtc *crtc;
  2262. struct intel_crtc *intel_crtc;
  2263. int sr_hdisplay = 0;
  2264. unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
  2265. int enabled = 0, pixel_size = 0;
  2266. /* Get the clock config from both planes */
  2267. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2268. intel_crtc = to_intel_crtc(crtc);
  2269. if (crtc->enabled) {
  2270. enabled++;
  2271. if (intel_crtc->plane == 0) {
  2272. DRM_DEBUG("plane A (pipe %d) clock: %d\n",
  2273. intel_crtc->pipe, crtc->mode.clock);
  2274. planea_clock = crtc->mode.clock;
  2275. } else {
  2276. DRM_DEBUG("plane B (pipe %d) clock: %d\n",
  2277. intel_crtc->pipe, crtc->mode.clock);
  2278. planeb_clock = crtc->mode.clock;
  2279. }
  2280. sr_hdisplay = crtc->mode.hdisplay;
  2281. sr_clock = crtc->mode.clock;
  2282. if (crtc->fb)
  2283. pixel_size = crtc->fb->bits_per_pixel / 8;
  2284. else
  2285. pixel_size = 4; /* by default */
  2286. }
  2287. }
  2288. if (enabled <= 0)
  2289. return;
  2290. /* Single plane configs can enable self refresh */
  2291. if (enabled == 1 && IS_IGD(dev))
  2292. igd_enable_cxsr(dev, sr_clock, pixel_size);
  2293. else if (IS_IGD(dev))
  2294. igd_disable_cxsr(dev);
  2295. dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
  2296. sr_hdisplay, pixel_size);
  2297. }
  2298. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  2299. struct drm_display_mode *mode,
  2300. struct drm_display_mode *adjusted_mode,
  2301. int x, int y,
  2302. struct drm_framebuffer *old_fb)
  2303. {
  2304. struct drm_device *dev = crtc->dev;
  2305. struct drm_i915_private *dev_priv = dev->dev_private;
  2306. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2307. int pipe = intel_crtc->pipe;
  2308. int plane = intel_crtc->plane;
  2309. int fp_reg = (pipe == 0) ? FPA0 : FPB0;
  2310. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  2311. int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
  2312. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  2313. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  2314. int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  2315. int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  2316. int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  2317. int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  2318. int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  2319. int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  2320. int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
  2321. int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
  2322. int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
  2323. int refclk, num_outputs = 0;
  2324. intel_clock_t clock, reduced_clock;
  2325. u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
  2326. bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
  2327. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  2328. bool is_edp = false;
  2329. struct drm_mode_config *mode_config = &dev->mode_config;
  2330. struct drm_connector *connector;
  2331. const intel_limit_t *limit;
  2332. int ret;
  2333. struct fdi_m_n m_n = {0};
  2334. int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
  2335. int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
  2336. int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
  2337. int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
  2338. int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
  2339. int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
  2340. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  2341. int lvds_reg = LVDS;
  2342. u32 temp;
  2343. int sdvo_pixel_multiply;
  2344. int target_clock;
  2345. drm_vblank_pre_modeset(dev, pipe);
  2346. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2347. struct intel_output *intel_output = to_intel_output(connector);
  2348. if (!connector->encoder || connector->encoder->crtc != crtc)
  2349. continue;
  2350. switch (intel_output->type) {
  2351. case INTEL_OUTPUT_LVDS:
  2352. is_lvds = true;
  2353. break;
  2354. case INTEL_OUTPUT_SDVO:
  2355. case INTEL_OUTPUT_HDMI:
  2356. is_sdvo = true;
  2357. if (intel_output->needs_tv_clock)
  2358. is_tv = true;
  2359. break;
  2360. case INTEL_OUTPUT_DVO:
  2361. is_dvo = true;
  2362. break;
  2363. case INTEL_OUTPUT_TVOUT:
  2364. is_tv = true;
  2365. break;
  2366. case INTEL_OUTPUT_ANALOG:
  2367. is_crt = true;
  2368. break;
  2369. case INTEL_OUTPUT_DISPLAYPORT:
  2370. is_dp = true;
  2371. break;
  2372. case INTEL_OUTPUT_EDP:
  2373. is_edp = true;
  2374. break;
  2375. }
  2376. num_outputs++;
  2377. }
  2378. if (is_lvds && dev_priv->lvds_use_ssc && num_outputs < 2) {
  2379. refclk = dev_priv->lvds_ssc_freq * 1000;
  2380. DRM_DEBUG("using SSC reference clock of %d MHz\n", refclk / 1000);
  2381. } else if (IS_I9XX(dev)) {
  2382. refclk = 96000;
  2383. if (IS_IGDNG(dev))
  2384. refclk = 120000; /* 120Mhz refclk */
  2385. } else {
  2386. refclk = 48000;
  2387. }
  2388. /*
  2389. * Returns a set of divisors for the desired target clock with the given
  2390. * refclk, or FALSE. The returned values represent the clock equation:
  2391. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  2392. */
  2393. limit = intel_limit(crtc);
  2394. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
  2395. if (!ok) {
  2396. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  2397. drm_vblank_post_modeset(dev, pipe);
  2398. return -EINVAL;
  2399. }
  2400. if (limit->find_reduced_pll && dev_priv->lvds_downclock_avail) {
  2401. memcpy(&reduced_clock, &clock, sizeof(intel_clock_t));
  2402. has_reduced_clock = limit->find_reduced_pll(limit, crtc,
  2403. (adjusted_mode->clock*3/4),
  2404. refclk,
  2405. &reduced_clock);
  2406. }
  2407. /* SDVO TV has fixed PLL values depend on its clock range,
  2408. this mirrors vbios setting. */
  2409. if (is_sdvo && is_tv) {
  2410. if (adjusted_mode->clock >= 100000
  2411. && adjusted_mode->clock < 140500) {
  2412. clock.p1 = 2;
  2413. clock.p2 = 10;
  2414. clock.n = 3;
  2415. clock.m1 = 16;
  2416. clock.m2 = 8;
  2417. } else if (adjusted_mode->clock >= 140500
  2418. && adjusted_mode->clock <= 200000) {
  2419. clock.p1 = 1;
  2420. clock.p2 = 10;
  2421. clock.n = 6;
  2422. clock.m1 = 12;
  2423. clock.m2 = 8;
  2424. }
  2425. }
  2426. /* FDI link */
  2427. if (IS_IGDNG(dev)) {
  2428. int lane, link_bw;
  2429. /* eDP doesn't require FDI link, so just set DP M/N
  2430. according to current link config */
  2431. if (is_edp) {
  2432. struct drm_connector *edp;
  2433. target_clock = mode->clock;
  2434. edp = intel_pipe_get_output(crtc);
  2435. intel_edp_link_config(to_intel_output(edp),
  2436. &lane, &link_bw);
  2437. } else {
  2438. /* DP over FDI requires target mode clock
  2439. instead of link clock */
  2440. if (is_dp)
  2441. target_clock = mode->clock;
  2442. else
  2443. target_clock = adjusted_mode->clock;
  2444. lane = 4;
  2445. link_bw = 270000;
  2446. }
  2447. igdng_compute_m_n(3, lane, target_clock,
  2448. link_bw, &m_n);
  2449. }
  2450. if (IS_IGD(dev)) {
  2451. fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
  2452. if (has_reduced_clock)
  2453. fp2 = (1 << reduced_clock.n) << 16 |
  2454. reduced_clock.m1 << 8 | reduced_clock.m2;
  2455. } else {
  2456. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  2457. if (has_reduced_clock)
  2458. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  2459. reduced_clock.m2;
  2460. }
  2461. if (!IS_IGDNG(dev))
  2462. dpll = DPLL_VGA_MODE_DIS;
  2463. if (IS_I9XX(dev)) {
  2464. if (is_lvds)
  2465. dpll |= DPLLB_MODE_LVDS;
  2466. else
  2467. dpll |= DPLLB_MODE_DAC_SERIAL;
  2468. if (is_sdvo) {
  2469. dpll |= DPLL_DVO_HIGH_SPEED;
  2470. sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
  2471. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  2472. dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  2473. else if (IS_IGDNG(dev))
  2474. dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  2475. }
  2476. if (is_dp)
  2477. dpll |= DPLL_DVO_HIGH_SPEED;
  2478. /* compute bitmask from p1 value */
  2479. if (IS_IGD(dev))
  2480. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_IGD;
  2481. else {
  2482. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  2483. /* also FPA1 */
  2484. if (IS_IGDNG(dev))
  2485. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  2486. if (IS_G4X(dev) && has_reduced_clock)
  2487. dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  2488. }
  2489. switch (clock.p2) {
  2490. case 5:
  2491. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  2492. break;
  2493. case 7:
  2494. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  2495. break;
  2496. case 10:
  2497. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  2498. break;
  2499. case 14:
  2500. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  2501. break;
  2502. }
  2503. if (IS_I965G(dev) && !IS_IGDNG(dev))
  2504. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  2505. } else {
  2506. if (is_lvds) {
  2507. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  2508. } else {
  2509. if (clock.p1 == 2)
  2510. dpll |= PLL_P1_DIVIDE_BY_TWO;
  2511. else
  2512. dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  2513. if (clock.p2 == 4)
  2514. dpll |= PLL_P2_DIVIDE_BY_4;
  2515. }
  2516. }
  2517. if (is_sdvo && is_tv)
  2518. dpll |= PLL_REF_INPUT_TVCLKINBC;
  2519. else if (is_tv)
  2520. /* XXX: just matching BIOS for now */
  2521. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  2522. dpll |= 3;
  2523. else if (is_lvds && dev_priv->lvds_use_ssc && num_outputs < 2)
  2524. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  2525. else
  2526. dpll |= PLL_REF_INPUT_DREFCLK;
  2527. /* setup pipeconf */
  2528. pipeconf = I915_READ(pipeconf_reg);
  2529. /* Set up the display plane register */
  2530. dspcntr = DISPPLANE_GAMMA_ENABLE;
  2531. /* IGDNG's plane is forced to pipe, bit 24 is to
  2532. enable color space conversion */
  2533. if (!IS_IGDNG(dev)) {
  2534. if (pipe == 0)
  2535. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  2536. else
  2537. dspcntr |= DISPPLANE_SEL_PIPE_B;
  2538. }
  2539. if (pipe == 0 && !IS_I965G(dev)) {
  2540. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  2541. * core speed.
  2542. *
  2543. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  2544. * pipe == 0 check?
  2545. */
  2546. if (mode->clock >
  2547. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  2548. pipeconf |= PIPEACONF_DOUBLE_WIDE;
  2549. else
  2550. pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
  2551. }
  2552. dspcntr |= DISPLAY_PLANE_ENABLE;
  2553. pipeconf |= PIPEACONF_ENABLE;
  2554. dpll |= DPLL_VCO_ENABLE;
  2555. /* Disable the panel fitter if it was on our pipe */
  2556. if (!IS_IGDNG(dev) && intel_panel_fitter_pipe(dev) == pipe)
  2557. I915_WRITE(PFIT_CONTROL, 0);
  2558. DRM_DEBUG("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  2559. drm_mode_debug_printmodeline(mode);
  2560. /* assign to IGDNG registers */
  2561. if (IS_IGDNG(dev)) {
  2562. fp_reg = pch_fp_reg;
  2563. dpll_reg = pch_dpll_reg;
  2564. }
  2565. if (is_edp) {
  2566. igdng_disable_pll_edp(crtc);
  2567. } else if ((dpll & DPLL_VCO_ENABLE)) {
  2568. I915_WRITE(fp_reg, fp);
  2569. I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
  2570. I915_READ(dpll_reg);
  2571. udelay(150);
  2572. }
  2573. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  2574. * This is an exception to the general rule that mode_set doesn't turn
  2575. * things on.
  2576. */
  2577. if (is_lvds) {
  2578. u32 lvds;
  2579. if (IS_IGDNG(dev))
  2580. lvds_reg = PCH_LVDS;
  2581. lvds = I915_READ(lvds_reg);
  2582. lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP | LVDS_PIPEB_SELECT;
  2583. /* set the corresponsding LVDS_BORDER bit */
  2584. lvds |= dev_priv->lvds_border_bits;
  2585. /* Set the B0-B3 data pairs corresponding to whether we're going to
  2586. * set the DPLLs for dual-channel mode or not.
  2587. */
  2588. if (clock.p2 == 7)
  2589. lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  2590. else
  2591. lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  2592. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  2593. * appropriately here, but we need to look more thoroughly into how
  2594. * panels behave in the two modes.
  2595. */
  2596. I915_WRITE(lvds_reg, lvds);
  2597. I915_READ(lvds_reg);
  2598. }
  2599. if (is_dp)
  2600. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  2601. if (!is_edp) {
  2602. I915_WRITE(fp_reg, fp);
  2603. I915_WRITE(dpll_reg, dpll);
  2604. I915_READ(dpll_reg);
  2605. /* Wait for the clocks to stabilize. */
  2606. udelay(150);
  2607. if (IS_I965G(dev) && !IS_IGDNG(dev)) {
  2608. if (is_sdvo) {
  2609. sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
  2610. I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
  2611. ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
  2612. } else
  2613. I915_WRITE(dpll_md_reg, 0);
  2614. } else {
  2615. /* write it again -- the BIOS does, after all */
  2616. I915_WRITE(dpll_reg, dpll);
  2617. }
  2618. I915_READ(dpll_reg);
  2619. /* Wait for the clocks to stabilize. */
  2620. udelay(150);
  2621. }
  2622. if (is_lvds && has_reduced_clock && i915_powersave) {
  2623. I915_WRITE(fp_reg + 4, fp2);
  2624. intel_crtc->lowfreq_avail = true;
  2625. if (HAS_PIPE_CXSR(dev)) {
  2626. DRM_DEBUG("enabling CxSR downclocking\n");
  2627. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  2628. }
  2629. } else {
  2630. I915_WRITE(fp_reg + 4, fp);
  2631. intel_crtc->lowfreq_avail = false;
  2632. if (HAS_PIPE_CXSR(dev)) {
  2633. DRM_DEBUG("disabling CxSR downclocking\n");
  2634. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  2635. }
  2636. }
  2637. I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
  2638. ((adjusted_mode->crtc_htotal - 1) << 16));
  2639. I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
  2640. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  2641. I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
  2642. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  2643. I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
  2644. ((adjusted_mode->crtc_vtotal - 1) << 16));
  2645. I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
  2646. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  2647. I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
  2648. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  2649. /* pipesrc and dspsize control the size that is scaled from, which should
  2650. * always be the user's requested size.
  2651. */
  2652. if (!IS_IGDNG(dev)) {
  2653. I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
  2654. (mode->hdisplay - 1));
  2655. I915_WRITE(dsppos_reg, 0);
  2656. }
  2657. I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  2658. if (IS_IGDNG(dev)) {
  2659. I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
  2660. I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
  2661. I915_WRITE(link_m1_reg, m_n.link_m);
  2662. I915_WRITE(link_n1_reg, m_n.link_n);
  2663. if (is_edp) {
  2664. igdng_set_pll_edp(crtc, adjusted_mode->clock);
  2665. } else {
  2666. /* enable FDI RX PLL too */
  2667. temp = I915_READ(fdi_rx_reg);
  2668. I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
  2669. udelay(200);
  2670. }
  2671. }
  2672. I915_WRITE(pipeconf_reg, pipeconf);
  2673. I915_READ(pipeconf_reg);
  2674. intel_wait_for_vblank(dev);
  2675. if (IS_IGDNG(dev)) {
  2676. /* enable address swizzle for tiling buffer */
  2677. temp = I915_READ(DISP_ARB_CTL);
  2678. I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
  2679. }
  2680. I915_WRITE(dspcntr_reg, dspcntr);
  2681. /* Flush the plane changes */
  2682. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  2683. if ((IS_I965G(dev) || plane == 0))
  2684. intel_update_fbc(crtc, &crtc->mode);
  2685. intel_update_watermarks(dev);
  2686. drm_vblank_post_modeset(dev, pipe);
  2687. return ret;
  2688. }
  2689. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  2690. void intel_crtc_load_lut(struct drm_crtc *crtc)
  2691. {
  2692. struct drm_device *dev = crtc->dev;
  2693. struct drm_i915_private *dev_priv = dev->dev_private;
  2694. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2695. int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
  2696. int i;
  2697. /* The clocks have to be on to load the palette. */
  2698. if (!crtc->enabled)
  2699. return;
  2700. /* use legacy palette for IGDNG */
  2701. if (IS_IGDNG(dev))
  2702. palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
  2703. LGC_PALETTE_B;
  2704. for (i = 0; i < 256; i++) {
  2705. I915_WRITE(palreg + 4 * i,
  2706. (intel_crtc->lut_r[i] << 16) |
  2707. (intel_crtc->lut_g[i] << 8) |
  2708. intel_crtc->lut_b[i]);
  2709. }
  2710. }
  2711. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  2712. struct drm_file *file_priv,
  2713. uint32_t handle,
  2714. uint32_t width, uint32_t height)
  2715. {
  2716. struct drm_device *dev = crtc->dev;
  2717. struct drm_i915_private *dev_priv = dev->dev_private;
  2718. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2719. struct drm_gem_object *bo;
  2720. struct drm_i915_gem_object *obj_priv;
  2721. int pipe = intel_crtc->pipe;
  2722. uint32_t control = (pipe == 0) ? CURACNTR : CURBCNTR;
  2723. uint32_t base = (pipe == 0) ? CURABASE : CURBBASE;
  2724. uint32_t temp = I915_READ(control);
  2725. size_t addr;
  2726. int ret;
  2727. DRM_DEBUG("\n");
  2728. /* if we want to turn off the cursor ignore width and height */
  2729. if (!handle) {
  2730. DRM_DEBUG("cursor off\n");
  2731. if (IS_MOBILE(dev) || IS_I9XX(dev)) {
  2732. temp &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  2733. temp |= CURSOR_MODE_DISABLE;
  2734. } else {
  2735. temp &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  2736. }
  2737. addr = 0;
  2738. bo = NULL;
  2739. mutex_lock(&dev->struct_mutex);
  2740. goto finish;
  2741. }
  2742. /* Currently we only support 64x64 cursors */
  2743. if (width != 64 || height != 64) {
  2744. DRM_ERROR("we currently only support 64x64 cursors\n");
  2745. return -EINVAL;
  2746. }
  2747. bo = drm_gem_object_lookup(dev, file_priv, handle);
  2748. if (!bo)
  2749. return -ENOENT;
  2750. obj_priv = bo->driver_private;
  2751. if (bo->size < width * height * 4) {
  2752. DRM_ERROR("buffer is to small\n");
  2753. ret = -ENOMEM;
  2754. goto fail;
  2755. }
  2756. /* we only need to pin inside GTT if cursor is non-phy */
  2757. mutex_lock(&dev->struct_mutex);
  2758. if (!dev_priv->cursor_needs_physical) {
  2759. ret = i915_gem_object_pin(bo, PAGE_SIZE);
  2760. if (ret) {
  2761. DRM_ERROR("failed to pin cursor bo\n");
  2762. goto fail_locked;
  2763. }
  2764. addr = obj_priv->gtt_offset;
  2765. } else {
  2766. ret = i915_gem_attach_phys_object(dev, bo, (pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
  2767. if (ret) {
  2768. DRM_ERROR("failed to attach phys object\n");
  2769. goto fail_locked;
  2770. }
  2771. addr = obj_priv->phys_obj->handle->busaddr;
  2772. }
  2773. if (!IS_I9XX(dev))
  2774. I915_WRITE(CURSIZE, (height << 12) | width);
  2775. /* Hooray for CUR*CNTR differences */
  2776. if (IS_MOBILE(dev) || IS_I9XX(dev)) {
  2777. temp &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  2778. temp |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  2779. temp |= (pipe << 28); /* Connect to correct pipe */
  2780. } else {
  2781. temp &= ~(CURSOR_FORMAT_MASK);
  2782. temp |= CURSOR_ENABLE;
  2783. temp |= CURSOR_FORMAT_ARGB | CURSOR_GAMMA_ENABLE;
  2784. }
  2785. finish:
  2786. I915_WRITE(control, temp);
  2787. I915_WRITE(base, addr);
  2788. if (intel_crtc->cursor_bo) {
  2789. if (dev_priv->cursor_needs_physical) {
  2790. if (intel_crtc->cursor_bo != bo)
  2791. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  2792. } else
  2793. i915_gem_object_unpin(intel_crtc->cursor_bo);
  2794. drm_gem_object_unreference(intel_crtc->cursor_bo);
  2795. }
  2796. mutex_unlock(&dev->struct_mutex);
  2797. intel_crtc->cursor_addr = addr;
  2798. intel_crtc->cursor_bo = bo;
  2799. return 0;
  2800. fail:
  2801. mutex_lock(&dev->struct_mutex);
  2802. fail_locked:
  2803. drm_gem_object_unreference(bo);
  2804. mutex_unlock(&dev->struct_mutex);
  2805. return ret;
  2806. }
  2807. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  2808. {
  2809. struct drm_device *dev = crtc->dev;
  2810. struct drm_i915_private *dev_priv = dev->dev_private;
  2811. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2812. struct intel_framebuffer *intel_fb;
  2813. int pipe = intel_crtc->pipe;
  2814. uint32_t temp = 0;
  2815. uint32_t adder;
  2816. if (crtc->fb) {
  2817. intel_fb = to_intel_framebuffer(crtc->fb);
  2818. intel_mark_busy(dev, intel_fb->obj);
  2819. }
  2820. if (x < 0) {
  2821. temp |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  2822. x = -x;
  2823. }
  2824. if (y < 0) {
  2825. temp |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  2826. y = -y;
  2827. }
  2828. temp |= x << CURSOR_X_SHIFT;
  2829. temp |= y << CURSOR_Y_SHIFT;
  2830. adder = intel_crtc->cursor_addr;
  2831. I915_WRITE((pipe == 0) ? CURAPOS : CURBPOS, temp);
  2832. I915_WRITE((pipe == 0) ? CURABASE : CURBBASE, adder);
  2833. return 0;
  2834. }
  2835. /** Sets the color ramps on behalf of RandR */
  2836. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  2837. u16 blue, int regno)
  2838. {
  2839. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2840. intel_crtc->lut_r[regno] = red >> 8;
  2841. intel_crtc->lut_g[regno] = green >> 8;
  2842. intel_crtc->lut_b[regno] = blue >> 8;
  2843. }
  2844. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  2845. u16 *blue, int regno)
  2846. {
  2847. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2848. *red = intel_crtc->lut_r[regno] << 8;
  2849. *green = intel_crtc->lut_g[regno] << 8;
  2850. *blue = intel_crtc->lut_b[regno] << 8;
  2851. }
  2852. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2853. u16 *blue, uint32_t size)
  2854. {
  2855. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2856. int i;
  2857. if (size != 256)
  2858. return;
  2859. for (i = 0; i < 256; i++) {
  2860. intel_crtc->lut_r[i] = red[i] >> 8;
  2861. intel_crtc->lut_g[i] = green[i] >> 8;
  2862. intel_crtc->lut_b[i] = blue[i] >> 8;
  2863. }
  2864. intel_crtc_load_lut(crtc);
  2865. }
  2866. /**
  2867. * Get a pipe with a simple mode set on it for doing load-based monitor
  2868. * detection.
  2869. *
  2870. * It will be up to the load-detect code to adjust the pipe as appropriate for
  2871. * its requirements. The pipe will be connected to no other outputs.
  2872. *
  2873. * Currently this code will only succeed if there is a pipe with no outputs
  2874. * configured for it. In the future, it could choose to temporarily disable
  2875. * some outputs to free up a pipe for its use.
  2876. *
  2877. * \return crtc, or NULL if no pipes are available.
  2878. */
  2879. /* VESA 640x480x72Hz mode to set on the pipe */
  2880. static struct drm_display_mode load_detect_mode = {
  2881. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  2882. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  2883. };
  2884. struct drm_crtc *intel_get_load_detect_pipe(struct intel_output *intel_output,
  2885. struct drm_display_mode *mode,
  2886. int *dpms_mode)
  2887. {
  2888. struct intel_crtc *intel_crtc;
  2889. struct drm_crtc *possible_crtc;
  2890. struct drm_crtc *supported_crtc =NULL;
  2891. struct drm_encoder *encoder = &intel_output->enc;
  2892. struct drm_crtc *crtc = NULL;
  2893. struct drm_device *dev = encoder->dev;
  2894. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2895. struct drm_crtc_helper_funcs *crtc_funcs;
  2896. int i = -1;
  2897. /*
  2898. * Algorithm gets a little messy:
  2899. * - if the connector already has an assigned crtc, use it (but make
  2900. * sure it's on first)
  2901. * - try to find the first unused crtc that can drive this connector,
  2902. * and use that if we find one
  2903. * - if there are no unused crtcs available, try to use the first
  2904. * one we found that supports the connector
  2905. */
  2906. /* See if we already have a CRTC for this connector */
  2907. if (encoder->crtc) {
  2908. crtc = encoder->crtc;
  2909. /* Make sure the crtc and connector are running */
  2910. intel_crtc = to_intel_crtc(crtc);
  2911. *dpms_mode = intel_crtc->dpms_mode;
  2912. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  2913. crtc_funcs = crtc->helper_private;
  2914. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  2915. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  2916. }
  2917. return crtc;
  2918. }
  2919. /* Find an unused one (if possible) */
  2920. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  2921. i++;
  2922. if (!(encoder->possible_crtcs & (1 << i)))
  2923. continue;
  2924. if (!possible_crtc->enabled) {
  2925. crtc = possible_crtc;
  2926. break;
  2927. }
  2928. if (!supported_crtc)
  2929. supported_crtc = possible_crtc;
  2930. }
  2931. /*
  2932. * If we didn't find an unused CRTC, don't use any.
  2933. */
  2934. if (!crtc) {
  2935. return NULL;
  2936. }
  2937. encoder->crtc = crtc;
  2938. intel_output->base.encoder = encoder;
  2939. intel_output->load_detect_temp = true;
  2940. intel_crtc = to_intel_crtc(crtc);
  2941. *dpms_mode = intel_crtc->dpms_mode;
  2942. if (!crtc->enabled) {
  2943. if (!mode)
  2944. mode = &load_detect_mode;
  2945. drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
  2946. } else {
  2947. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  2948. crtc_funcs = crtc->helper_private;
  2949. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  2950. }
  2951. /* Add this connector to the crtc */
  2952. encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
  2953. encoder_funcs->commit(encoder);
  2954. }
  2955. /* let the connector get through one full cycle before testing */
  2956. intel_wait_for_vblank(dev);
  2957. return crtc;
  2958. }
  2959. void intel_release_load_detect_pipe(struct intel_output *intel_output, int dpms_mode)
  2960. {
  2961. struct drm_encoder *encoder = &intel_output->enc;
  2962. struct drm_device *dev = encoder->dev;
  2963. struct drm_crtc *crtc = encoder->crtc;
  2964. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2965. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2966. if (intel_output->load_detect_temp) {
  2967. encoder->crtc = NULL;
  2968. intel_output->base.encoder = NULL;
  2969. intel_output->load_detect_temp = false;
  2970. crtc->enabled = drm_helper_crtc_in_use(crtc);
  2971. drm_helper_disable_unused_functions(dev);
  2972. }
  2973. /* Switch crtc and output back off if necessary */
  2974. if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
  2975. if (encoder->crtc == crtc)
  2976. encoder_funcs->dpms(encoder, dpms_mode);
  2977. crtc_funcs->dpms(crtc, dpms_mode);
  2978. }
  2979. }
  2980. /* Returns the clock of the currently programmed mode of the given pipe. */
  2981. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  2982. {
  2983. struct drm_i915_private *dev_priv = dev->dev_private;
  2984. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2985. int pipe = intel_crtc->pipe;
  2986. u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
  2987. u32 fp;
  2988. intel_clock_t clock;
  2989. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  2990. fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
  2991. else
  2992. fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
  2993. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  2994. if (IS_IGD(dev)) {
  2995. clock.n = ffs((fp & FP_N_IGD_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  2996. clock.m2 = (fp & FP_M2_IGD_DIV_MASK) >> FP_M2_DIV_SHIFT;
  2997. } else {
  2998. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  2999. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  3000. }
  3001. if (IS_I9XX(dev)) {
  3002. if (IS_IGD(dev))
  3003. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_IGD) >>
  3004. DPLL_FPA01_P1_POST_DIV_SHIFT_IGD);
  3005. else
  3006. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  3007. DPLL_FPA01_P1_POST_DIV_SHIFT);
  3008. switch (dpll & DPLL_MODE_MASK) {
  3009. case DPLLB_MODE_DAC_SERIAL:
  3010. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  3011. 5 : 10;
  3012. break;
  3013. case DPLLB_MODE_LVDS:
  3014. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  3015. 7 : 14;
  3016. break;
  3017. default:
  3018. DRM_DEBUG("Unknown DPLL mode %08x in programmed "
  3019. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  3020. return 0;
  3021. }
  3022. /* XXX: Handle the 100Mhz refclk */
  3023. intel_clock(dev, 96000, &clock);
  3024. } else {
  3025. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  3026. if (is_lvds) {
  3027. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  3028. DPLL_FPA01_P1_POST_DIV_SHIFT);
  3029. clock.p2 = 14;
  3030. if ((dpll & PLL_REF_INPUT_MASK) ==
  3031. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  3032. /* XXX: might not be 66MHz */
  3033. intel_clock(dev, 66000, &clock);
  3034. } else
  3035. intel_clock(dev, 48000, &clock);
  3036. } else {
  3037. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  3038. clock.p1 = 2;
  3039. else {
  3040. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  3041. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  3042. }
  3043. if (dpll & PLL_P2_DIVIDE_BY_4)
  3044. clock.p2 = 4;
  3045. else
  3046. clock.p2 = 2;
  3047. intel_clock(dev, 48000, &clock);
  3048. }
  3049. }
  3050. /* XXX: It would be nice to validate the clocks, but we can't reuse
  3051. * i830PllIsValid() because it relies on the xf86_config connector
  3052. * configuration being accurate, which it isn't necessarily.
  3053. */
  3054. return clock.dot;
  3055. }
  3056. /** Returns the currently programmed mode of the given pipe. */
  3057. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  3058. struct drm_crtc *crtc)
  3059. {
  3060. struct drm_i915_private *dev_priv = dev->dev_private;
  3061. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3062. int pipe = intel_crtc->pipe;
  3063. struct drm_display_mode *mode;
  3064. int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
  3065. int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
  3066. int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
  3067. int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
  3068. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  3069. if (!mode)
  3070. return NULL;
  3071. mode->clock = intel_crtc_clock_get(dev, crtc);
  3072. mode->hdisplay = (htot & 0xffff) + 1;
  3073. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  3074. mode->hsync_start = (hsync & 0xffff) + 1;
  3075. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  3076. mode->vdisplay = (vtot & 0xffff) + 1;
  3077. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  3078. mode->vsync_start = (vsync & 0xffff) + 1;
  3079. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  3080. drm_mode_set_name(mode);
  3081. drm_mode_set_crtcinfo(mode, 0);
  3082. return mode;
  3083. }
  3084. #define GPU_IDLE_TIMEOUT 500 /* ms */
  3085. /* When this timer fires, we've been idle for awhile */
  3086. static void intel_gpu_idle_timer(unsigned long arg)
  3087. {
  3088. struct drm_device *dev = (struct drm_device *)arg;
  3089. drm_i915_private_t *dev_priv = dev->dev_private;
  3090. DRM_DEBUG("idle timer fired, downclocking\n");
  3091. dev_priv->busy = false;
  3092. queue_work(dev_priv->wq, &dev_priv->idle_work);
  3093. }
  3094. void intel_increase_renderclock(struct drm_device *dev, bool schedule)
  3095. {
  3096. drm_i915_private_t *dev_priv = dev->dev_private;
  3097. if (IS_IGDNG(dev))
  3098. return;
  3099. if (!dev_priv->render_reclock_avail) {
  3100. DRM_DEBUG("not reclocking render clock\n");
  3101. return;
  3102. }
  3103. /* Restore render clock frequency to original value */
  3104. if (IS_G4X(dev) || IS_I9XX(dev))
  3105. pci_write_config_word(dev->pdev, GCFGC, dev_priv->orig_clock);
  3106. else if (IS_I85X(dev))
  3107. pci_write_config_word(dev->pdev, HPLLCC, dev_priv->orig_clock);
  3108. DRM_DEBUG("increasing render clock frequency\n");
  3109. /* Schedule downclock */
  3110. if (schedule)
  3111. mod_timer(&dev_priv->idle_timer, jiffies +
  3112. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  3113. }
  3114. void intel_decrease_renderclock(struct drm_device *dev)
  3115. {
  3116. drm_i915_private_t *dev_priv = dev->dev_private;
  3117. if (IS_IGDNG(dev))
  3118. return;
  3119. if (!dev_priv->render_reclock_avail) {
  3120. DRM_DEBUG("not reclocking render clock\n");
  3121. return;
  3122. }
  3123. if (IS_G4X(dev)) {
  3124. u16 gcfgc;
  3125. /* Adjust render clock... */
  3126. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3127. /* Down to minimum... */
  3128. gcfgc &= ~GM45_GC_RENDER_CLOCK_MASK;
  3129. gcfgc |= GM45_GC_RENDER_CLOCK_266_MHZ;
  3130. pci_write_config_word(dev->pdev, GCFGC, gcfgc);
  3131. } else if (IS_I965G(dev)) {
  3132. u16 gcfgc;
  3133. /* Adjust render clock... */
  3134. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3135. /* Down to minimum... */
  3136. gcfgc &= ~I965_GC_RENDER_CLOCK_MASK;
  3137. gcfgc |= I965_GC_RENDER_CLOCK_267_MHZ;
  3138. pci_write_config_word(dev->pdev, GCFGC, gcfgc);
  3139. } else if (IS_I945G(dev) || IS_I945GM(dev)) {
  3140. u16 gcfgc;
  3141. /* Adjust render clock... */
  3142. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3143. /* Down to minimum... */
  3144. gcfgc &= ~I945_GC_RENDER_CLOCK_MASK;
  3145. gcfgc |= I945_GC_RENDER_CLOCK_166_MHZ;
  3146. pci_write_config_word(dev->pdev, GCFGC, gcfgc);
  3147. } else if (IS_I915G(dev)) {
  3148. u16 gcfgc;
  3149. /* Adjust render clock... */
  3150. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3151. /* Down to minimum... */
  3152. gcfgc &= ~I915_GC_RENDER_CLOCK_MASK;
  3153. gcfgc |= I915_GC_RENDER_CLOCK_166_MHZ;
  3154. pci_write_config_word(dev->pdev, GCFGC, gcfgc);
  3155. } else if (IS_I85X(dev)) {
  3156. u16 hpllcc;
  3157. /* Adjust render clock... */
  3158. pci_read_config_word(dev->pdev, HPLLCC, &hpllcc);
  3159. /* Up to maximum... */
  3160. hpllcc &= ~GC_CLOCK_CONTROL_MASK;
  3161. hpllcc |= GC_CLOCK_133_200;
  3162. pci_write_config_word(dev->pdev, HPLLCC, hpllcc);
  3163. }
  3164. DRM_DEBUG("decreasing render clock frequency\n");
  3165. }
  3166. /* Note that no increase function is needed for this - increase_renderclock()
  3167. * will also rewrite these bits
  3168. */
  3169. void intel_decrease_displayclock(struct drm_device *dev)
  3170. {
  3171. if (IS_IGDNG(dev))
  3172. return;
  3173. if (IS_I945G(dev) || IS_I945GM(dev) || IS_I915G(dev) ||
  3174. IS_I915GM(dev)) {
  3175. u16 gcfgc;
  3176. /* Adjust render clock... */
  3177. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3178. /* Down to minimum... */
  3179. gcfgc &= ~0xf0;
  3180. gcfgc |= 0x80;
  3181. pci_write_config_word(dev->pdev, GCFGC, gcfgc);
  3182. }
  3183. }
  3184. #define CRTC_IDLE_TIMEOUT 1000 /* ms */
  3185. static void intel_crtc_idle_timer(unsigned long arg)
  3186. {
  3187. struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
  3188. struct drm_crtc *crtc = &intel_crtc->base;
  3189. drm_i915_private_t *dev_priv = crtc->dev->dev_private;
  3190. DRM_DEBUG("idle timer fired, downclocking\n");
  3191. intel_crtc->busy = false;
  3192. queue_work(dev_priv->wq, &dev_priv->idle_work);
  3193. }
  3194. static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
  3195. {
  3196. struct drm_device *dev = crtc->dev;
  3197. drm_i915_private_t *dev_priv = dev->dev_private;
  3198. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3199. int pipe = intel_crtc->pipe;
  3200. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  3201. int dpll = I915_READ(dpll_reg);
  3202. if (IS_IGDNG(dev))
  3203. return;
  3204. if (!dev_priv->lvds_downclock_avail)
  3205. return;
  3206. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  3207. DRM_DEBUG("upclocking LVDS\n");
  3208. /* Unlock panel regs */
  3209. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
  3210. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  3211. I915_WRITE(dpll_reg, dpll);
  3212. dpll = I915_READ(dpll_reg);
  3213. intel_wait_for_vblank(dev);
  3214. dpll = I915_READ(dpll_reg);
  3215. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  3216. DRM_DEBUG("failed to upclock LVDS!\n");
  3217. /* ...and lock them again */
  3218. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  3219. }
  3220. /* Schedule downclock */
  3221. if (schedule)
  3222. mod_timer(&intel_crtc->idle_timer, jiffies +
  3223. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  3224. }
  3225. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  3226. {
  3227. struct drm_device *dev = crtc->dev;
  3228. drm_i915_private_t *dev_priv = dev->dev_private;
  3229. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3230. int pipe = intel_crtc->pipe;
  3231. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  3232. int dpll = I915_READ(dpll_reg);
  3233. if (IS_IGDNG(dev))
  3234. return;
  3235. if (!dev_priv->lvds_downclock_avail)
  3236. return;
  3237. /*
  3238. * Since this is called by a timer, we should never get here in
  3239. * the manual case.
  3240. */
  3241. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  3242. DRM_DEBUG("downclocking LVDS\n");
  3243. /* Unlock panel regs */
  3244. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
  3245. dpll |= DISPLAY_RATE_SELECT_FPA1;
  3246. I915_WRITE(dpll_reg, dpll);
  3247. dpll = I915_READ(dpll_reg);
  3248. intel_wait_for_vblank(dev);
  3249. dpll = I915_READ(dpll_reg);
  3250. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  3251. DRM_DEBUG("failed to downclock LVDS!\n");
  3252. /* ...and lock them again */
  3253. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  3254. }
  3255. }
  3256. /**
  3257. * intel_idle_update - adjust clocks for idleness
  3258. * @work: work struct
  3259. *
  3260. * Either the GPU or display (or both) went idle. Check the busy status
  3261. * here and adjust the CRTC and GPU clocks as necessary.
  3262. */
  3263. static void intel_idle_update(struct work_struct *work)
  3264. {
  3265. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  3266. idle_work);
  3267. struct drm_device *dev = dev_priv->dev;
  3268. struct drm_crtc *crtc;
  3269. struct intel_crtc *intel_crtc;
  3270. if (!i915_powersave)
  3271. return;
  3272. mutex_lock(&dev->struct_mutex);
  3273. /* GPU isn't processing, downclock it. */
  3274. if (!dev_priv->busy) {
  3275. intel_decrease_renderclock(dev);
  3276. intel_decrease_displayclock(dev);
  3277. }
  3278. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3279. /* Skip inactive CRTCs */
  3280. if (!crtc->fb)
  3281. continue;
  3282. intel_crtc = to_intel_crtc(crtc);
  3283. if (!intel_crtc->busy)
  3284. intel_decrease_pllclock(crtc);
  3285. }
  3286. mutex_unlock(&dev->struct_mutex);
  3287. }
  3288. /**
  3289. * intel_mark_busy - mark the GPU and possibly the display busy
  3290. * @dev: drm device
  3291. * @obj: object we're operating on
  3292. *
  3293. * Callers can use this function to indicate that the GPU is busy processing
  3294. * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
  3295. * buffer), we'll also mark the display as busy, so we know to increase its
  3296. * clock frequency.
  3297. */
  3298. void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
  3299. {
  3300. drm_i915_private_t *dev_priv = dev->dev_private;
  3301. struct drm_crtc *crtc = NULL;
  3302. struct intel_framebuffer *intel_fb;
  3303. struct intel_crtc *intel_crtc;
  3304. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3305. return;
  3306. dev_priv->busy = true;
  3307. intel_increase_renderclock(dev, true);
  3308. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3309. if (!crtc->fb)
  3310. continue;
  3311. intel_crtc = to_intel_crtc(crtc);
  3312. intel_fb = to_intel_framebuffer(crtc->fb);
  3313. if (intel_fb->obj == obj) {
  3314. if (!intel_crtc->busy) {
  3315. /* Non-busy -> busy, upclock */
  3316. intel_increase_pllclock(crtc, true);
  3317. intel_crtc->busy = true;
  3318. } else {
  3319. /* Busy -> busy, put off timer */
  3320. mod_timer(&intel_crtc->idle_timer, jiffies +
  3321. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  3322. }
  3323. }
  3324. }
  3325. }
  3326. static void intel_crtc_destroy(struct drm_crtc *crtc)
  3327. {
  3328. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3329. drm_crtc_cleanup(crtc);
  3330. kfree(intel_crtc);
  3331. }
  3332. static const struct drm_crtc_helper_funcs intel_helper_funcs = {
  3333. .dpms = intel_crtc_dpms,
  3334. .mode_fixup = intel_crtc_mode_fixup,
  3335. .mode_set = intel_crtc_mode_set,
  3336. .mode_set_base = intel_pipe_set_base,
  3337. .prepare = intel_crtc_prepare,
  3338. .commit = intel_crtc_commit,
  3339. .load_lut = intel_crtc_load_lut,
  3340. };
  3341. static const struct drm_crtc_funcs intel_crtc_funcs = {
  3342. .cursor_set = intel_crtc_cursor_set,
  3343. .cursor_move = intel_crtc_cursor_move,
  3344. .gamma_set = intel_crtc_gamma_set,
  3345. .set_config = drm_crtc_helper_set_config,
  3346. .destroy = intel_crtc_destroy,
  3347. };
  3348. static void intel_crtc_init(struct drm_device *dev, int pipe)
  3349. {
  3350. struct intel_crtc *intel_crtc;
  3351. int i;
  3352. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  3353. if (intel_crtc == NULL)
  3354. return;
  3355. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  3356. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  3357. intel_crtc->pipe = pipe;
  3358. intel_crtc->plane = pipe;
  3359. for (i = 0; i < 256; i++) {
  3360. intel_crtc->lut_r[i] = i;
  3361. intel_crtc->lut_g[i] = i;
  3362. intel_crtc->lut_b[i] = i;
  3363. }
  3364. /* Swap pipes & planes for FBC on pre-965 */
  3365. intel_crtc->pipe = pipe;
  3366. intel_crtc->plane = pipe;
  3367. if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
  3368. DRM_DEBUG("swapping pipes & planes for FBC\n");
  3369. intel_crtc->plane = ((pipe == 0) ? 1 : 0);
  3370. }
  3371. intel_crtc->cursor_addr = 0;
  3372. intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
  3373. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  3374. intel_crtc->busy = false;
  3375. setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
  3376. (unsigned long)intel_crtc);
  3377. }
  3378. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  3379. struct drm_file *file_priv)
  3380. {
  3381. drm_i915_private_t *dev_priv = dev->dev_private;
  3382. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  3383. struct drm_mode_object *drmmode_obj;
  3384. struct intel_crtc *crtc;
  3385. if (!dev_priv) {
  3386. DRM_ERROR("called with no initialization\n");
  3387. return -EINVAL;
  3388. }
  3389. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  3390. DRM_MODE_OBJECT_CRTC);
  3391. if (!drmmode_obj) {
  3392. DRM_ERROR("no such CRTC id\n");
  3393. return -EINVAL;
  3394. }
  3395. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  3396. pipe_from_crtc_id->pipe = crtc->pipe;
  3397. return 0;
  3398. }
  3399. struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
  3400. {
  3401. struct drm_crtc *crtc = NULL;
  3402. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3403. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3404. if (intel_crtc->pipe == pipe)
  3405. break;
  3406. }
  3407. return crtc;
  3408. }
  3409. static int intel_connector_clones(struct drm_device *dev, int type_mask)
  3410. {
  3411. int index_mask = 0;
  3412. struct drm_connector *connector;
  3413. int entry = 0;
  3414. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3415. struct intel_output *intel_output = to_intel_output(connector);
  3416. if (type_mask & intel_output->clone_mask)
  3417. index_mask |= (1 << entry);
  3418. entry++;
  3419. }
  3420. return index_mask;
  3421. }
  3422. static void intel_setup_outputs(struct drm_device *dev)
  3423. {
  3424. struct drm_i915_private *dev_priv = dev->dev_private;
  3425. struct drm_connector *connector;
  3426. intel_crt_init(dev);
  3427. /* Set up integrated LVDS */
  3428. if (IS_MOBILE(dev) && !IS_I830(dev))
  3429. intel_lvds_init(dev);
  3430. if (IS_IGDNG(dev)) {
  3431. int found;
  3432. if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
  3433. intel_dp_init(dev, DP_A);
  3434. if (I915_READ(HDMIB) & PORT_DETECTED) {
  3435. /* check SDVOB */
  3436. /* found = intel_sdvo_init(dev, HDMIB); */
  3437. found = 0;
  3438. if (!found)
  3439. intel_hdmi_init(dev, HDMIB);
  3440. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  3441. intel_dp_init(dev, PCH_DP_B);
  3442. }
  3443. if (I915_READ(HDMIC) & PORT_DETECTED)
  3444. intel_hdmi_init(dev, HDMIC);
  3445. if (I915_READ(HDMID) & PORT_DETECTED)
  3446. intel_hdmi_init(dev, HDMID);
  3447. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  3448. intel_dp_init(dev, PCH_DP_C);
  3449. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  3450. intel_dp_init(dev, PCH_DP_D);
  3451. } else if (IS_I9XX(dev)) {
  3452. bool found = false;
  3453. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  3454. found = intel_sdvo_init(dev, SDVOB);
  3455. if (!found && SUPPORTS_INTEGRATED_HDMI(dev))
  3456. intel_hdmi_init(dev, SDVOB);
  3457. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  3458. intel_dp_init(dev, DP_B);
  3459. }
  3460. /* Before G4X SDVOC doesn't have its own detect register */
  3461. if (I915_READ(SDVOB) & SDVO_DETECTED)
  3462. found = intel_sdvo_init(dev, SDVOC);
  3463. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  3464. if (SUPPORTS_INTEGRATED_HDMI(dev))
  3465. intel_hdmi_init(dev, SDVOC);
  3466. if (SUPPORTS_INTEGRATED_DP(dev))
  3467. intel_dp_init(dev, DP_C);
  3468. }
  3469. if (SUPPORTS_INTEGRATED_DP(dev) && (I915_READ(DP_D) & DP_DETECTED))
  3470. intel_dp_init(dev, DP_D);
  3471. } else
  3472. intel_dvo_init(dev);
  3473. if (IS_I9XX(dev) && IS_MOBILE(dev) && !IS_IGDNG(dev))
  3474. intel_tv_init(dev);
  3475. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3476. struct intel_output *intel_output = to_intel_output(connector);
  3477. struct drm_encoder *encoder = &intel_output->enc;
  3478. encoder->possible_crtcs = intel_output->crtc_mask;
  3479. encoder->possible_clones = intel_connector_clones(dev,
  3480. intel_output->clone_mask);
  3481. }
  3482. }
  3483. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  3484. {
  3485. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  3486. struct drm_device *dev = fb->dev;
  3487. if (fb->fbdev)
  3488. intelfb_remove(dev, fb);
  3489. drm_framebuffer_cleanup(fb);
  3490. mutex_lock(&dev->struct_mutex);
  3491. drm_gem_object_unreference(intel_fb->obj);
  3492. mutex_unlock(&dev->struct_mutex);
  3493. kfree(intel_fb);
  3494. }
  3495. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  3496. struct drm_file *file_priv,
  3497. unsigned int *handle)
  3498. {
  3499. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  3500. struct drm_gem_object *object = intel_fb->obj;
  3501. return drm_gem_handle_create(file_priv, object, handle);
  3502. }
  3503. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  3504. .destroy = intel_user_framebuffer_destroy,
  3505. .create_handle = intel_user_framebuffer_create_handle,
  3506. };
  3507. int intel_framebuffer_create(struct drm_device *dev,
  3508. struct drm_mode_fb_cmd *mode_cmd,
  3509. struct drm_framebuffer **fb,
  3510. struct drm_gem_object *obj)
  3511. {
  3512. struct intel_framebuffer *intel_fb;
  3513. int ret;
  3514. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  3515. if (!intel_fb)
  3516. return -ENOMEM;
  3517. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  3518. if (ret) {
  3519. DRM_ERROR("framebuffer init failed %d\n", ret);
  3520. return ret;
  3521. }
  3522. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  3523. intel_fb->obj = obj;
  3524. *fb = &intel_fb->base;
  3525. return 0;
  3526. }
  3527. static struct drm_framebuffer *
  3528. intel_user_framebuffer_create(struct drm_device *dev,
  3529. struct drm_file *filp,
  3530. struct drm_mode_fb_cmd *mode_cmd)
  3531. {
  3532. struct drm_gem_object *obj;
  3533. struct drm_framebuffer *fb;
  3534. int ret;
  3535. obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
  3536. if (!obj)
  3537. return NULL;
  3538. ret = intel_framebuffer_create(dev, mode_cmd, &fb, obj);
  3539. if (ret) {
  3540. mutex_lock(&dev->struct_mutex);
  3541. drm_gem_object_unreference(obj);
  3542. mutex_unlock(&dev->struct_mutex);
  3543. return NULL;
  3544. }
  3545. return fb;
  3546. }
  3547. static const struct drm_mode_config_funcs intel_mode_funcs = {
  3548. .fb_create = intel_user_framebuffer_create,
  3549. .fb_changed = intelfb_probe,
  3550. };
  3551. void intel_init_clock_gating(struct drm_device *dev)
  3552. {
  3553. struct drm_i915_private *dev_priv = dev->dev_private;
  3554. /*
  3555. * Disable clock gating reported to work incorrectly according to the
  3556. * specs, but enable as much else as we can.
  3557. */
  3558. if (IS_G4X(dev)) {
  3559. uint32_t dspclk_gate;
  3560. I915_WRITE(RENCLK_GATE_D1, 0);
  3561. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  3562. GS_UNIT_CLOCK_GATE_DISABLE |
  3563. CL_UNIT_CLOCK_GATE_DISABLE);
  3564. I915_WRITE(RAMCLK_GATE_D, 0);
  3565. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  3566. OVRUNIT_CLOCK_GATE_DISABLE |
  3567. OVCUNIT_CLOCK_GATE_DISABLE;
  3568. if (IS_GM45(dev))
  3569. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  3570. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  3571. } else if (IS_I965GM(dev)) {
  3572. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  3573. I915_WRITE(RENCLK_GATE_D2, 0);
  3574. I915_WRITE(DSPCLK_GATE_D, 0);
  3575. I915_WRITE(RAMCLK_GATE_D, 0);
  3576. I915_WRITE16(DEUC, 0);
  3577. } else if (IS_I965G(dev)) {
  3578. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  3579. I965_RCC_CLOCK_GATE_DISABLE |
  3580. I965_RCPB_CLOCK_GATE_DISABLE |
  3581. I965_ISC_CLOCK_GATE_DISABLE |
  3582. I965_FBC_CLOCK_GATE_DISABLE);
  3583. I915_WRITE(RENCLK_GATE_D2, 0);
  3584. } else if (IS_I9XX(dev)) {
  3585. u32 dstate = I915_READ(D_STATE);
  3586. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  3587. DSTATE_DOT_CLOCK_GATING;
  3588. I915_WRITE(D_STATE, dstate);
  3589. } else if (IS_I855(dev) || IS_I865G(dev)) {
  3590. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  3591. } else if (IS_I830(dev)) {
  3592. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  3593. }
  3594. }
  3595. /* Set up chip specific display functions */
  3596. static void intel_init_display(struct drm_device *dev)
  3597. {
  3598. struct drm_i915_private *dev_priv = dev->dev_private;
  3599. /* We always want a DPMS function */
  3600. if (IS_IGDNG(dev))
  3601. dev_priv->display.dpms = igdng_crtc_dpms;
  3602. else
  3603. dev_priv->display.dpms = i9xx_crtc_dpms;
  3604. /* Only mobile has FBC, leave pointers NULL for other chips */
  3605. if (IS_MOBILE(dev)) {
  3606. if (IS_GM45(dev)) {
  3607. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  3608. dev_priv->display.enable_fbc = g4x_enable_fbc;
  3609. dev_priv->display.disable_fbc = g4x_disable_fbc;
  3610. } else if (IS_I965GM(dev) || IS_I945GM(dev) || IS_I915GM(dev)) {
  3611. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  3612. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  3613. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  3614. }
  3615. /* 855GM needs testing */
  3616. }
  3617. /* Returns the core display clock speed */
  3618. if (IS_I945G(dev))
  3619. dev_priv->display.get_display_clock_speed =
  3620. i945_get_display_clock_speed;
  3621. else if (IS_I915G(dev))
  3622. dev_priv->display.get_display_clock_speed =
  3623. i915_get_display_clock_speed;
  3624. else if (IS_I945GM(dev) || IS_845G(dev) || IS_IGDGM(dev))
  3625. dev_priv->display.get_display_clock_speed =
  3626. i9xx_misc_get_display_clock_speed;
  3627. else if (IS_I915GM(dev))
  3628. dev_priv->display.get_display_clock_speed =
  3629. i915gm_get_display_clock_speed;
  3630. else if (IS_I865G(dev))
  3631. dev_priv->display.get_display_clock_speed =
  3632. i865_get_display_clock_speed;
  3633. else if (IS_I855(dev))
  3634. dev_priv->display.get_display_clock_speed =
  3635. i855_get_display_clock_speed;
  3636. else /* 852, 830 */
  3637. dev_priv->display.get_display_clock_speed =
  3638. i830_get_display_clock_speed;
  3639. /* For FIFO watermark updates */
  3640. if (IS_G4X(dev))
  3641. dev_priv->display.update_wm = g4x_update_wm;
  3642. else if (IS_I965G(dev))
  3643. dev_priv->display.update_wm = i965_update_wm;
  3644. else if (IS_I9XX(dev) || IS_MOBILE(dev)) {
  3645. dev_priv->display.update_wm = i9xx_update_wm;
  3646. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  3647. } else {
  3648. if (IS_I85X(dev))
  3649. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  3650. else if (IS_845G(dev))
  3651. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  3652. else
  3653. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3654. dev_priv->display.update_wm = i830_update_wm;
  3655. }
  3656. }
  3657. void intel_modeset_init(struct drm_device *dev)
  3658. {
  3659. struct drm_i915_private *dev_priv = dev->dev_private;
  3660. int num_pipe;
  3661. int i;
  3662. drm_mode_config_init(dev);
  3663. dev->mode_config.min_width = 0;
  3664. dev->mode_config.min_height = 0;
  3665. dev->mode_config.funcs = (void *)&intel_mode_funcs;
  3666. intel_init_display(dev);
  3667. if (IS_I965G(dev)) {
  3668. dev->mode_config.max_width = 8192;
  3669. dev->mode_config.max_height = 8192;
  3670. } else if (IS_I9XX(dev)) {
  3671. dev->mode_config.max_width = 4096;
  3672. dev->mode_config.max_height = 4096;
  3673. } else {
  3674. dev->mode_config.max_width = 2048;
  3675. dev->mode_config.max_height = 2048;
  3676. }
  3677. /* set memory base */
  3678. if (IS_I9XX(dev))
  3679. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
  3680. else
  3681. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
  3682. if (IS_MOBILE(dev) || IS_I9XX(dev))
  3683. num_pipe = 2;
  3684. else
  3685. num_pipe = 1;
  3686. DRM_DEBUG("%d display pipe%s available.\n",
  3687. num_pipe, num_pipe > 1 ? "s" : "");
  3688. if (IS_I85X(dev))
  3689. pci_read_config_word(dev->pdev, HPLLCC, &dev_priv->orig_clock);
  3690. else if (IS_I9XX(dev) || IS_G4X(dev))
  3691. pci_read_config_word(dev->pdev, GCFGC, &dev_priv->orig_clock);
  3692. for (i = 0; i < num_pipe; i++) {
  3693. intel_crtc_init(dev, i);
  3694. }
  3695. intel_setup_outputs(dev);
  3696. intel_init_clock_gating(dev);
  3697. INIT_WORK(&dev_priv->idle_work, intel_idle_update);
  3698. setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
  3699. (unsigned long)dev);
  3700. }
  3701. void intel_modeset_cleanup(struct drm_device *dev)
  3702. {
  3703. struct drm_i915_private *dev_priv = dev->dev_private;
  3704. struct drm_crtc *crtc;
  3705. struct intel_crtc *intel_crtc;
  3706. mutex_lock(&dev->struct_mutex);
  3707. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3708. /* Skip inactive CRTCs */
  3709. if (!crtc->fb)
  3710. continue;
  3711. intel_crtc = to_intel_crtc(crtc);
  3712. intel_increase_pllclock(crtc, false);
  3713. del_timer_sync(&intel_crtc->idle_timer);
  3714. }
  3715. intel_increase_renderclock(dev, false);
  3716. del_timer_sync(&dev_priv->idle_timer);
  3717. mutex_unlock(&dev->struct_mutex);
  3718. if (dev_priv->display.disable_fbc)
  3719. dev_priv->display.disable_fbc(dev);
  3720. drm_mode_config_cleanup(dev);
  3721. }
  3722. /* current intel driver doesn't take advantage of encoders
  3723. always give back the encoder for the connector
  3724. */
  3725. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  3726. {
  3727. struct intel_output *intel_output = to_intel_output(connector);
  3728. return &intel_output->enc;
  3729. }
  3730. /*
  3731. * set vga decode state - true == enable VGA decode
  3732. */
  3733. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  3734. {
  3735. struct drm_i915_private *dev_priv = dev->dev_private;
  3736. u16 gmch_ctrl;
  3737. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  3738. if (state)
  3739. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  3740. else
  3741. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  3742. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  3743. return 0;
  3744. }