phy_lp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11g LP-PHY driver
  4. Copyright (c) 2008-2009 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include "b43.h"
  19. #include "main.h"
  20. #include "phy_lp.h"
  21. #include "phy_common.h"
  22. #include "tables_lpphy.h"
  23. static int b43_lpphy_op_allocate(struct b43_wldev *dev)
  24. {
  25. struct b43_phy_lp *lpphy;
  26. lpphy = kzalloc(sizeof(*lpphy), GFP_KERNEL);
  27. if (!lpphy)
  28. return -ENOMEM;
  29. dev->phy.lp = lpphy;
  30. return 0;
  31. }
  32. static void b43_lpphy_op_prepare_structs(struct b43_wldev *dev)
  33. {
  34. struct b43_phy *phy = &dev->phy;
  35. struct b43_phy_lp *lpphy = phy->lp;
  36. memset(lpphy, 0, sizeof(*lpphy));
  37. //TODO
  38. }
  39. static void b43_lpphy_op_free(struct b43_wldev *dev)
  40. {
  41. struct b43_phy_lp *lpphy = dev->phy.lp;
  42. kfree(lpphy);
  43. dev->phy.lp = NULL;
  44. }
  45. static void lpphy_adjust_gain_table(struct b43_wldev *dev)
  46. {
  47. struct b43_phy_lp *lpphy = dev->phy.lp;
  48. u32 freq = dev->wl->hw->conf.channel->center_freq;
  49. u16 temp[3];
  50. u16 isolation;
  51. B43_WARN_ON(dev->phy.rev >= 2);
  52. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  53. isolation = lpphy->tx_isolation_med_band;
  54. else if (freq <= 5320)
  55. isolation = lpphy->tx_isolation_low_band;
  56. else if (freq <= 5700)
  57. isolation = lpphy->tx_isolation_med_band;
  58. else
  59. isolation = lpphy->tx_isolation_hi_band;
  60. temp[0] = ((isolation - 26) / 12) << 12;
  61. temp[1] = temp[0] + 0x1000;
  62. temp[2] = temp[0] + 0x2000;
  63. b43_lptab_write_bulk(dev, B43_LPTAB16(12, 0), 3, temp);
  64. b43_lptab_write_bulk(dev, B43_LPTAB16(13, 0), 3, temp);
  65. }
  66. static void lpphy_table_init(struct b43_wldev *dev)
  67. {
  68. if (dev->phy.rev < 2)
  69. lpphy_rev0_1_table_init(dev);
  70. else
  71. lpphy_rev2plus_table_init(dev);
  72. lpphy_init_tx_gain_table(dev);
  73. if (dev->phy.rev < 2)
  74. lpphy_adjust_gain_table(dev);
  75. }
  76. static void lpphy_baseband_rev0_1_init(struct b43_wldev *dev)
  77. {
  78. struct ssb_bus *bus = dev->dev->bus;
  79. u16 tmp, tmp2;
  80. if (dev->phy.rev == 1 &&
  81. (bus->sprom.boardflags_hi & B43_BFH_FEM_BT)) {
  82. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x000A);
  83. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0x3F00, 0x0900);
  84. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x000A);
  85. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0B00);
  86. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x000A);
  87. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0400);
  88. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x000A);
  89. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0B00);
  90. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_5, 0xFFC0, 0x000A);
  91. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_5, 0xC0FF, 0x0900);
  92. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_6, 0xFFC0, 0x000A);
  93. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_6, 0xC0FF, 0x0B00);
  94. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_7, 0xFFC0, 0x000A);
  95. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_7, 0xC0FF, 0x0900);
  96. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_8, 0xFFC0, 0x000A);
  97. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_8, 0xC0FF, 0x0B00);
  98. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ ||
  99. (bus->boardinfo.type == 0x048A) || ((dev->phy.rev == 0) &&
  100. (bus->sprom.boardflags_lo & B43_BFL_FEM))) {
  101. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x0001);
  102. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0400);
  103. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x0001);
  104. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0500);
  105. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0002);
  106. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0800);
  107. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0002);
  108. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0A00);
  109. } else if (dev->phy.rev == 1 ||
  110. (bus->sprom.boardflags_lo & B43_BFL_FEM)) {
  111. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x0004);
  112. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0800);
  113. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x0004);
  114. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0C00);
  115. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0002);
  116. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0100);
  117. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0002);
  118. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0300);
  119. } else {
  120. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x000A);
  121. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0900);
  122. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x000A);
  123. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0B00);
  124. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0006);
  125. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0500);
  126. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0006);
  127. b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0700);
  128. }
  129. if (dev->phy.rev == 1) {
  130. b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_5, B43_LPPHY_TR_LOOKUP_1);
  131. b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_6, B43_LPPHY_TR_LOOKUP_2);
  132. b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_7, B43_LPPHY_TR_LOOKUP_3);
  133. b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_8, B43_LPPHY_TR_LOOKUP_4);
  134. }
  135. if ((bus->sprom.boardflags_hi & B43_BFH_FEM_BT) &&
  136. (bus->chip_id == 0x5354) &&
  137. (bus->chip_package == SSB_CHIPPACK_BCM4712S)) {
  138. b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x0006);
  139. b43_phy_write(dev, B43_LPPHY_GPIO_SELECT, 0x0005);
  140. b43_phy_write(dev, B43_LPPHY_GPIO_OUTEN, 0xFFFF);
  141. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_PR45960W);
  142. }
  143. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  144. b43_phy_set(dev, B43_LPPHY_LP_PHY_CTL, 0x8000);
  145. b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x0040);
  146. b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0x00FF, 0xA400);
  147. b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xF0FF, 0x0B00);
  148. b43_phy_maskset(dev, B43_LPPHY_SYNCPEAKCNT, 0xFFF8, 0x0007);
  149. b43_phy_maskset(dev, B43_LPPHY_DSSS_CONFIRM_CNT, 0xFFF8, 0x0003);
  150. b43_phy_maskset(dev, B43_LPPHY_DSSS_CONFIRM_CNT, 0xFFC7, 0x0020);
  151. b43_phy_mask(dev, B43_LPPHY_IDLEAFTERPKTRXTO, 0x00FF);
  152. } else { /* 5GHz */
  153. b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0x7FFF);
  154. b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFBF);
  155. }
  156. if (dev->phy.rev == 1) {
  157. tmp = b43_phy_read(dev, B43_LPPHY_CLIPCTRTHRESH);
  158. tmp2 = (tmp & 0x03E0) >> 5;
  159. tmp2 |= tmp << 5;
  160. b43_phy_write(dev, B43_LPPHY_4C3, tmp2);
  161. tmp = b43_phy_read(dev, B43_LPPHY_OFDMSYNCTHRESH0);
  162. tmp2 = (tmp & 0x1F00) >> 8;
  163. tmp2 |= tmp << 5;
  164. b43_phy_write(dev, B43_LPPHY_4C4, tmp2);
  165. tmp = b43_phy_read(dev, B43_LPPHY_VERYLOWGAINDB);
  166. tmp2 = tmp & 0x00FF;
  167. tmp2 |= tmp << 8;
  168. b43_phy_write(dev, B43_LPPHY_4C5, tmp2);
  169. }
  170. }
  171. static void lpphy_save_dig_flt_state(struct b43_wldev *dev)
  172. {
  173. static const u16 addr[] = {
  174. B43_PHY_OFDM(0xC1),
  175. B43_PHY_OFDM(0xC2),
  176. B43_PHY_OFDM(0xC3),
  177. B43_PHY_OFDM(0xC4),
  178. B43_PHY_OFDM(0xC5),
  179. B43_PHY_OFDM(0xC6),
  180. B43_PHY_OFDM(0xC7),
  181. B43_PHY_OFDM(0xC8),
  182. B43_PHY_OFDM(0xCF),
  183. };
  184. static const u16 coefs[] = {
  185. 0xDE5E, 0xE832, 0xE331, 0x4D26,
  186. 0x0026, 0x1420, 0x0020, 0xFE08,
  187. 0x0008,
  188. };
  189. struct b43_phy_lp *lpphy = dev->phy.lp;
  190. int i;
  191. for (i = 0; i < ARRAY_SIZE(addr); i++) {
  192. lpphy->dig_flt_state[i] = b43_phy_read(dev, addr[i]);
  193. b43_phy_write(dev, addr[i], coefs[i]);
  194. }
  195. }
  196. static void lpphy_restore_dig_flt_state(struct b43_wldev *dev)
  197. {
  198. static const u16 addr[] = {
  199. B43_PHY_OFDM(0xC1),
  200. B43_PHY_OFDM(0xC2),
  201. B43_PHY_OFDM(0xC3),
  202. B43_PHY_OFDM(0xC4),
  203. B43_PHY_OFDM(0xC5),
  204. B43_PHY_OFDM(0xC6),
  205. B43_PHY_OFDM(0xC7),
  206. B43_PHY_OFDM(0xC8),
  207. B43_PHY_OFDM(0xCF),
  208. };
  209. struct b43_phy_lp *lpphy = dev->phy.lp;
  210. int i;
  211. for (i = 0; i < ARRAY_SIZE(addr); i++)
  212. b43_phy_write(dev, addr[i], lpphy->dig_flt_state[i]);
  213. }
  214. static void lpphy_baseband_rev2plus_init(struct b43_wldev *dev)
  215. {
  216. struct ssb_bus *bus = dev->dev->bus;
  217. struct b43_phy_lp *lpphy = dev->phy.lp;
  218. b43_phy_write(dev, B43_LPPHY_AFE_DAC_CTL, 0x50);
  219. b43_phy_write(dev, B43_LPPHY_AFE_CTL, 0x8800);
  220. b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, 0);
  221. b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0);
  222. b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, 0);
  223. b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0);
  224. b43_phy_write(dev, B43_PHY_OFDM(0xF9), 0);
  225. b43_phy_write(dev, B43_LPPHY_TR_LOOKUP_1, 0);
  226. b43_phy_set(dev, B43_LPPHY_ADC_COMPENSATION_CTL, 0x10);
  227. b43_phy_maskset(dev, B43_LPPHY_OFDMSYNCTHRESH0, 0xFF00, 0xB4);
  228. b43_phy_maskset(dev, B43_LPPHY_DCOFFSETTRANSIENT, 0xF8FF, 0x200);
  229. b43_phy_maskset(dev, B43_LPPHY_DCOFFSETTRANSIENT, 0xFF00, 0x7F);
  230. b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xFF0F, 0x40);
  231. b43_phy_maskset(dev, B43_LPPHY_PREAMBLECONFIRMTO, 0xFF00, 0x2);
  232. b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x4000);
  233. b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x2000);
  234. b43_phy_set(dev, B43_PHY_OFDM(0x10A), 0x1);
  235. if (bus->boardinfo.rev >= 0x18) {
  236. b43_lptab_write(dev, B43_LPTAB32(17, 65), 0xEC);
  237. b43_phy_maskset(dev, B43_PHY_OFDM(0x10A), 0xFF01, 0x14);
  238. } else {
  239. b43_phy_maskset(dev, B43_PHY_OFDM(0x10A), 0xFF01, 0x10);
  240. }
  241. b43_phy_maskset(dev, B43_PHY_OFDM(0xDF), 0xFF00, 0xF4);
  242. b43_phy_maskset(dev, B43_PHY_OFDM(0xDF), 0x00FF, 0xF100);
  243. b43_phy_write(dev, B43_LPPHY_CLIPTHRESH, 0x48);
  244. b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0xFF00, 0x46);
  245. b43_phy_maskset(dev, B43_PHY_OFDM(0xE4), 0xFF00, 0x10);
  246. b43_phy_maskset(dev, B43_LPPHY_PWR_THRESH1, 0xFFF0, 0x9);
  247. b43_phy_mask(dev, B43_LPPHY_GAINDIRECTMISMATCH, ~0xF);
  248. b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0x00FF, 0x5500);
  249. b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xF81F, 0xA0);
  250. b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xE0FF, 0x300);
  251. b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0x00FF, 0x2A00);
  252. if ((bus->chip_id == 0x4325) && (bus->chip_rev == 0)) {
  253. b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x2100);
  254. b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0xA);
  255. } else {
  256. b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x1E00);
  257. b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0xD);
  258. }
  259. b43_phy_maskset(dev, B43_PHY_OFDM(0xFE), 0xFFE0, 0x1F);
  260. b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0xFFE0, 0xC);
  261. b43_phy_maskset(dev, B43_PHY_OFDM(0x100), 0xFF00, 0x19);
  262. b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0x03FF, 0x3C00);
  263. b43_phy_maskset(dev, B43_PHY_OFDM(0xFE), 0xFC1F, 0x3E0);
  264. b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0xFFE0, 0xC);
  265. b43_phy_maskset(dev, B43_PHY_OFDM(0x100), 0x00FF, 0x1900);
  266. b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0x83FF, 0x5800);
  267. b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFFE0, 0x12);
  268. b43_phy_maskset(dev, B43_LPPHY_GAINMISMATCH, 0x0FFF, 0x9000);
  269. if ((bus->chip_id == 0x4325) && (bus->chip_rev == 1)) {
  270. b43_lptab_write(dev, B43_LPTAB16(0x08, 0x14), 0);
  271. b43_lptab_write(dev, B43_LPTAB16(0x08, 0x12), 0x40);
  272. }
  273. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  274. b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x40);
  275. b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xF0FF, 0xB00);
  276. b43_phy_maskset(dev, B43_LPPHY_SYNCPEAKCNT, 0xFFF8, 0x6);
  277. b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0x00FF, 0x9D00);
  278. b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0xFF00, 0xA1);
  279. } else /* 5GHz */
  280. b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x40);
  281. b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0xFF00, 0xB3);
  282. b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0x00FF, 0xAD00);
  283. b43_phy_maskset(dev, B43_LPPHY_INPUT_PWRDB, 0xFF00, lpphy->rx_pwr_offset);
  284. b43_phy_set(dev, B43_LPPHY_RESET_CTL, 0x44);
  285. b43_phy_write(dev, B43_LPPHY_RESET_CTL, 0x80);
  286. b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_0, 0xA954);
  287. b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_1,
  288. 0x2000 | ((u16)lpphy->rssi_gs << 10) |
  289. ((u16)lpphy->rssi_vc << 4) | lpphy->rssi_vf);
  290. if ((bus->chip_id == 0x4325) && (bus->chip_rev == 0)) {
  291. b43_phy_set(dev, B43_LPPHY_AFE_ADC_CTL_0, 0x1C);
  292. b43_phy_maskset(dev, B43_LPPHY_AFE_CTL, 0x00FF, 0x8800);
  293. b43_phy_maskset(dev, B43_LPPHY_AFE_ADC_CTL_1, 0xFC3C, 0x0400);
  294. }
  295. lpphy_save_dig_flt_state(dev);
  296. }
  297. static void lpphy_baseband_init(struct b43_wldev *dev)
  298. {
  299. lpphy_table_init(dev);
  300. if (dev->phy.rev >= 2)
  301. lpphy_baseband_rev2plus_init(dev);
  302. else
  303. lpphy_baseband_rev0_1_init(dev);
  304. }
  305. struct b2062_freqdata {
  306. u16 freq;
  307. u8 data[6];
  308. };
  309. /* Initialize the 2062 radio. */
  310. static void lpphy_2062_init(struct b43_wldev *dev)
  311. {
  312. struct ssb_bus *bus = dev->dev->bus;
  313. u32 crystalfreq, pdiv, tmp, ref;
  314. unsigned int i;
  315. const struct b2062_freqdata *fd = NULL;
  316. static const struct b2062_freqdata freqdata_tab[] = {
  317. { .freq = 12000, .data[0] = 6, .data[1] = 6, .data[2] = 6,
  318. .data[3] = 6, .data[4] = 10, .data[5] = 6, },
  319. { .freq = 13000, .data[0] = 4, .data[1] = 4, .data[2] = 4,
  320. .data[3] = 4, .data[4] = 11, .data[5] = 7, },
  321. { .freq = 14400, .data[0] = 3, .data[1] = 3, .data[2] = 3,
  322. .data[3] = 3, .data[4] = 12, .data[5] = 7, },
  323. { .freq = 16200, .data[0] = 3, .data[1] = 3, .data[2] = 3,
  324. .data[3] = 3, .data[4] = 13, .data[5] = 8, },
  325. { .freq = 18000, .data[0] = 2, .data[1] = 2, .data[2] = 2,
  326. .data[3] = 2, .data[4] = 14, .data[5] = 8, },
  327. { .freq = 19200, .data[0] = 1, .data[1] = 1, .data[2] = 1,
  328. .data[3] = 1, .data[4] = 14, .data[5] = 9, },
  329. };
  330. b2062_upload_init_table(dev);
  331. b43_radio_write(dev, B2062_N_TX_CTL3, 0);
  332. b43_radio_write(dev, B2062_N_TX_CTL4, 0);
  333. b43_radio_write(dev, B2062_N_TX_CTL5, 0);
  334. b43_radio_write(dev, B2062_N_PDN_CTL0, 0x40);
  335. b43_radio_write(dev, B2062_N_PDN_CTL0, 0);
  336. b43_radio_write(dev, B2062_N_CALIB_TS, 0x10);
  337. b43_radio_write(dev, B2062_N_CALIB_TS, 0);
  338. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  339. b43_radio_set(dev, B2062_N_TSSI_CTL0, 0x1);
  340. else
  341. b43_radio_mask(dev, B2062_N_TSSI_CTL0, ~0x1);
  342. /* Get the crystal freq, in Hz. */
  343. crystalfreq = bus->chipco.pmu.crystalfreq * 1000;
  344. B43_WARN_ON(!(bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU));
  345. B43_WARN_ON(crystalfreq == 0);
  346. if (crystalfreq >= 30000000) {
  347. pdiv = 1;
  348. b43_radio_mask(dev, B2062_S_RFPLL_CTL1, 0xFFFB);
  349. } else {
  350. pdiv = 2;
  351. b43_radio_set(dev, B2062_S_RFPLL_CTL1, 0x4);
  352. }
  353. tmp = (800000000 * pdiv + crystalfreq) / (32000000 * pdiv);
  354. tmp = (tmp - 1) & 0xFF;
  355. b43_radio_write(dev, B2062_S_RFPLL_CTL18, tmp);
  356. tmp = (2 * crystalfreq + 1000000 * pdiv) / (2000000 * pdiv);
  357. tmp = ((tmp & 0xFF) - 1) & 0xFFFF;
  358. b43_radio_write(dev, B2062_S_RFPLL_CTL19, tmp);
  359. ref = (1000 * pdiv + 2 * crystalfreq) / (2000 * pdiv);
  360. ref &= 0xFFFF;
  361. for (i = 0; i < ARRAY_SIZE(freqdata_tab); i++) {
  362. if (ref < freqdata_tab[i].freq) {
  363. fd = &freqdata_tab[i];
  364. break;
  365. }
  366. }
  367. if (!fd)
  368. fd = &freqdata_tab[ARRAY_SIZE(freqdata_tab) - 1];
  369. b43dbg(dev->wl, "b2062: Using crystal tab entry %u kHz.\n",
  370. fd->freq); /* FIXME: Keep this printk until the code is fully debugged. */
  371. b43_radio_write(dev, B2062_S_RFPLL_CTL8,
  372. ((u16)(fd->data[1]) << 4) | fd->data[0]);
  373. b43_radio_write(dev, B2062_S_RFPLL_CTL9,
  374. ((u16)(fd->data[3]) << 4) | fd->data[2]);
  375. b43_radio_write(dev, B2062_S_RFPLL_CTL10, fd->data[4]);
  376. b43_radio_write(dev, B2062_S_RFPLL_CTL11, fd->data[5]);
  377. }
  378. /* Initialize the 2063 radio. */
  379. static void lpphy_2063_init(struct b43_wldev *dev)
  380. {
  381. b2063_upload_init_table(dev);
  382. b43_radio_write(dev, B2063_LOGEN_SP5, 0);
  383. b43_radio_set(dev, B2063_COMM8, 0x38);
  384. b43_radio_write(dev, B2063_REG_SP1, 0x56);
  385. b43_radio_mask(dev, B2063_RX_BB_CTL2, ~0x2);
  386. b43_radio_write(dev, B2063_PA_SP7, 0);
  387. b43_radio_write(dev, B2063_TX_RF_SP6, 0x20);
  388. b43_radio_write(dev, B2063_TX_RF_SP9, 0x40);
  389. b43_radio_write(dev, B2063_PA_SP3, 0xa0);
  390. b43_radio_write(dev, B2063_PA_SP4, 0xa0);
  391. b43_radio_write(dev, B2063_PA_SP2, 0x18);
  392. }
  393. struct lpphy_stx_table_entry {
  394. u16 phy_offset;
  395. u16 phy_shift;
  396. u16 rf_addr;
  397. u16 rf_shift;
  398. u16 mask;
  399. };
  400. static const struct lpphy_stx_table_entry lpphy_stx_table[] = {
  401. { .phy_offset = 2, .phy_shift = 6, .rf_addr = 0x3d, .rf_shift = 3, .mask = 0x01, },
  402. { .phy_offset = 1, .phy_shift = 12, .rf_addr = 0x4c, .rf_shift = 1, .mask = 0x01, },
  403. { .phy_offset = 1, .phy_shift = 8, .rf_addr = 0x50, .rf_shift = 0, .mask = 0x7f, },
  404. { .phy_offset = 0, .phy_shift = 8, .rf_addr = 0x44, .rf_shift = 0, .mask = 0xff, },
  405. { .phy_offset = 1, .phy_shift = 0, .rf_addr = 0x4a, .rf_shift = 0, .mask = 0xff, },
  406. { .phy_offset = 0, .phy_shift = 4, .rf_addr = 0x4d, .rf_shift = 0, .mask = 0xff, },
  407. { .phy_offset = 1, .phy_shift = 4, .rf_addr = 0x4e, .rf_shift = 0, .mask = 0xff, },
  408. { .phy_offset = 0, .phy_shift = 12, .rf_addr = 0x4f, .rf_shift = 0, .mask = 0x0f, },
  409. { .phy_offset = 1, .phy_shift = 0, .rf_addr = 0x4f, .rf_shift = 4, .mask = 0x0f, },
  410. { .phy_offset = 3, .phy_shift = 0, .rf_addr = 0x49, .rf_shift = 0, .mask = 0x0f, },
  411. { .phy_offset = 4, .phy_shift = 3, .rf_addr = 0x46, .rf_shift = 4, .mask = 0x07, },
  412. { .phy_offset = 3, .phy_shift = 15, .rf_addr = 0x46, .rf_shift = 0, .mask = 0x01, },
  413. { .phy_offset = 4, .phy_shift = 0, .rf_addr = 0x46, .rf_shift = 1, .mask = 0x07, },
  414. { .phy_offset = 3, .phy_shift = 8, .rf_addr = 0x48, .rf_shift = 4, .mask = 0x07, },
  415. { .phy_offset = 3, .phy_shift = 11, .rf_addr = 0x48, .rf_shift = 0, .mask = 0x0f, },
  416. { .phy_offset = 3, .phy_shift = 4, .rf_addr = 0x49, .rf_shift = 4, .mask = 0x0f, },
  417. { .phy_offset = 2, .phy_shift = 15, .rf_addr = 0x45, .rf_shift = 0, .mask = 0x01, },
  418. { .phy_offset = 5, .phy_shift = 13, .rf_addr = 0x52, .rf_shift = 4, .mask = 0x07, },
  419. { .phy_offset = 6, .phy_shift = 0, .rf_addr = 0x52, .rf_shift = 7, .mask = 0x01, },
  420. { .phy_offset = 5, .phy_shift = 3, .rf_addr = 0x41, .rf_shift = 5, .mask = 0x07, },
  421. { .phy_offset = 5, .phy_shift = 6, .rf_addr = 0x41, .rf_shift = 0, .mask = 0x0f, },
  422. { .phy_offset = 5, .phy_shift = 10, .rf_addr = 0x42, .rf_shift = 5, .mask = 0x07, },
  423. { .phy_offset = 4, .phy_shift = 15, .rf_addr = 0x42, .rf_shift = 0, .mask = 0x01, },
  424. { .phy_offset = 5, .phy_shift = 0, .rf_addr = 0x42, .rf_shift = 1, .mask = 0x07, },
  425. { .phy_offset = 4, .phy_shift = 11, .rf_addr = 0x43, .rf_shift = 4, .mask = 0x0f, },
  426. { .phy_offset = 4, .phy_shift = 7, .rf_addr = 0x43, .rf_shift = 0, .mask = 0x0f, },
  427. { .phy_offset = 4, .phy_shift = 6, .rf_addr = 0x45, .rf_shift = 1, .mask = 0x01, },
  428. { .phy_offset = 2, .phy_shift = 7, .rf_addr = 0x40, .rf_shift = 4, .mask = 0x0f, },
  429. { .phy_offset = 2, .phy_shift = 11, .rf_addr = 0x40, .rf_shift = 0, .mask = 0x0f, },
  430. };
  431. static void lpphy_sync_stx(struct b43_wldev *dev)
  432. {
  433. const struct lpphy_stx_table_entry *e;
  434. unsigned int i;
  435. u16 tmp;
  436. for (i = 0; i < ARRAY_SIZE(lpphy_stx_table); i++) {
  437. e = &lpphy_stx_table[i];
  438. tmp = b43_radio_read(dev, e->rf_addr);
  439. tmp >>= e->rf_shift;
  440. tmp <<= e->phy_shift;
  441. b43_phy_maskset(dev, B43_PHY_OFDM(0xF2 + e->phy_offset),
  442. e->mask << e->phy_shift, tmp);
  443. }
  444. }
  445. static void lpphy_radio_init(struct b43_wldev *dev)
  446. {
  447. /* The radio is attached through the 4wire bus. */
  448. b43_phy_set(dev, B43_LPPHY_FOURWIRE_CTL, 0x2);
  449. udelay(1);
  450. b43_phy_mask(dev, B43_LPPHY_FOURWIRE_CTL, 0xFFFD);
  451. udelay(1);
  452. if (dev->phy.rev < 2) {
  453. lpphy_2062_init(dev);
  454. } else {
  455. lpphy_2063_init(dev);
  456. lpphy_sync_stx(dev);
  457. b43_phy_write(dev, B43_PHY_OFDM(0xF0), 0x5F80);
  458. b43_phy_write(dev, B43_PHY_OFDM(0xF1), 0);
  459. if (dev->dev->bus->chip_id == 0x4325) {
  460. // TODO SSB PMU recalibration
  461. }
  462. }
  463. }
  464. /* Read the TX power control mode from hardware. */
  465. static void lpphy_read_tx_pctl_mode_from_hardware(struct b43_wldev *dev)
  466. {
  467. struct b43_phy_lp *lpphy = dev->phy.lp;
  468. u16 ctl;
  469. ctl = b43_phy_read(dev, B43_LPPHY_TX_PWR_CTL_CMD);
  470. switch (ctl & B43_LPPHY_TX_PWR_CTL_CMD_MODE) {
  471. case B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF:
  472. lpphy->txpctl_mode = B43_LPPHY_TXPCTL_OFF;
  473. break;
  474. case B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW:
  475. lpphy->txpctl_mode = B43_LPPHY_TXPCTL_SW;
  476. break;
  477. case B43_LPPHY_TX_PWR_CTL_CMD_MODE_HW:
  478. lpphy->txpctl_mode = B43_LPPHY_TXPCTL_HW;
  479. break;
  480. default:
  481. lpphy->txpctl_mode = B43_LPPHY_TXPCTL_UNKNOWN;
  482. B43_WARN_ON(1);
  483. break;
  484. }
  485. }
  486. /* Set the TX power control mode in hardware. */
  487. static void lpphy_write_tx_pctl_mode_to_hardware(struct b43_wldev *dev)
  488. {
  489. struct b43_phy_lp *lpphy = dev->phy.lp;
  490. u16 ctl;
  491. switch (lpphy->txpctl_mode) {
  492. case B43_LPPHY_TXPCTL_OFF:
  493. ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF;
  494. break;
  495. case B43_LPPHY_TXPCTL_HW:
  496. ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_HW;
  497. break;
  498. case B43_LPPHY_TXPCTL_SW:
  499. ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW;
  500. break;
  501. default:
  502. ctl = 0;
  503. B43_WARN_ON(1);
  504. }
  505. b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
  506. (u16)~B43_LPPHY_TX_PWR_CTL_CMD_MODE, ctl);
  507. }
  508. static void lpphy_set_tx_power_control(struct b43_wldev *dev,
  509. enum b43_lpphy_txpctl_mode mode)
  510. {
  511. struct b43_phy_lp *lpphy = dev->phy.lp;
  512. enum b43_lpphy_txpctl_mode oldmode;
  513. oldmode = lpphy->txpctl_mode;
  514. lpphy_read_tx_pctl_mode_from_hardware(dev);
  515. if (lpphy->txpctl_mode == mode)
  516. return;
  517. lpphy->txpctl_mode = mode;
  518. if (oldmode == B43_LPPHY_TXPCTL_HW) {
  519. //TODO Update TX Power NPT
  520. //TODO Clear all TX Power offsets
  521. } else {
  522. if (mode == B43_LPPHY_TXPCTL_HW) {
  523. //TODO Recalculate target TX power
  524. b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
  525. 0xFF80, lpphy->tssi_idx);
  526. b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM,
  527. 0x8FFF, ((u16)lpphy->tssi_npt << 16));
  528. //TODO Set "TSSI Transmit Count" variable to total transmitted frame count
  529. //TODO Disable TX gain override
  530. lpphy->tx_pwr_idx_over = -1;
  531. }
  532. }
  533. if (dev->phy.rev >= 2) {
  534. if (mode == B43_LPPHY_TXPCTL_HW)
  535. b43_phy_maskset(dev, B43_PHY_OFDM(0xD0), 0xFD, 0x2);
  536. else
  537. b43_phy_maskset(dev, B43_PHY_OFDM(0xD0), 0xFD, 0);
  538. }
  539. lpphy_write_tx_pctl_mode_to_hardware(dev);
  540. }
  541. static void lpphy_set_tx_power_by_index(struct b43_wldev *dev, u8 index)
  542. {
  543. struct b43_phy_lp *lpphy = dev->phy.lp;
  544. lpphy->tx_pwr_idx_over = index;
  545. if (lpphy->txpctl_mode != B43_LPPHY_TXPCTL_OFF)
  546. lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_SW);
  547. //TODO
  548. }
  549. static void lpphy_btcoex_override(struct b43_wldev *dev)
  550. {
  551. b43_write16(dev, B43_MMIO_BTCOEX_CTL, 0x3);
  552. b43_write16(dev, B43_MMIO_BTCOEX_TXCTL, 0xFF);
  553. }
  554. static void lpphy_pr41573_workaround(struct b43_wldev *dev)
  555. {
  556. struct b43_phy_lp *lpphy = dev->phy.lp;
  557. u32 *saved_tab;
  558. const unsigned int saved_tab_size = 256;
  559. enum b43_lpphy_txpctl_mode txpctl_mode;
  560. s8 tx_pwr_idx_over;
  561. u16 tssi_npt, tssi_idx;
  562. saved_tab = kcalloc(saved_tab_size, sizeof(saved_tab[0]), GFP_KERNEL);
  563. if (!saved_tab) {
  564. b43err(dev->wl, "PR41573 failed. Out of memory!\n");
  565. return;
  566. }
  567. lpphy_read_tx_pctl_mode_from_hardware(dev);
  568. txpctl_mode = lpphy->txpctl_mode;
  569. tx_pwr_idx_over = lpphy->tx_pwr_idx_over;
  570. tssi_npt = lpphy->tssi_npt;
  571. tssi_idx = lpphy->tssi_idx;
  572. if (dev->phy.rev < 2) {
  573. b43_lptab_read_bulk(dev, B43_LPTAB32(10, 0x140),
  574. saved_tab_size, saved_tab);
  575. } else {
  576. b43_lptab_read_bulk(dev, B43_LPTAB32(7, 0x140),
  577. saved_tab_size, saved_tab);
  578. }
  579. //TODO
  580. kfree(saved_tab);
  581. }
  582. static void lpphy_calibration(struct b43_wldev *dev)
  583. {
  584. struct b43_phy_lp *lpphy = dev->phy.lp;
  585. enum b43_lpphy_txpctl_mode saved_pctl_mode;
  586. b43_mac_suspend(dev);
  587. lpphy_btcoex_override(dev);
  588. lpphy_read_tx_pctl_mode_from_hardware(dev);
  589. saved_pctl_mode = lpphy->txpctl_mode;
  590. lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_OFF);
  591. //TODO Perform transmit power table I/Q LO calibration
  592. if ((dev->phy.rev == 0) && (saved_pctl_mode != B43_LPPHY_TXPCTL_OFF))
  593. lpphy_pr41573_workaround(dev);
  594. //TODO If a full calibration has not been performed on this channel yet, perform PAPD TX-power calibration
  595. lpphy_set_tx_power_control(dev, saved_pctl_mode);
  596. //TODO Perform I/Q calibration with a single control value set
  597. b43_mac_enable(dev);
  598. }
  599. /* Initialize TX power control */
  600. static void lpphy_tx_pctl_init(struct b43_wldev *dev)
  601. {
  602. if (0/*FIXME HWPCTL capable */) {
  603. //TODO
  604. } else { /* This device is only software TX power control capable. */
  605. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  606. //TODO
  607. } else {
  608. //TODO
  609. }
  610. //TODO set BB multiplier to 0x0096
  611. }
  612. }
  613. static int b43_lpphy_op_init(struct b43_wldev *dev)
  614. {
  615. /* TODO: band SPROM */
  616. lpphy_baseband_init(dev);
  617. lpphy_radio_init(dev);
  618. //TODO calibrate RC
  619. //TODO set channel
  620. lpphy_tx_pctl_init(dev);
  621. lpphy_calibration(dev);
  622. //TODO ACI init
  623. return 0;
  624. }
  625. static u16 b43_lpphy_op_read(struct b43_wldev *dev, u16 reg)
  626. {
  627. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  628. return b43_read16(dev, B43_MMIO_PHY_DATA);
  629. }
  630. static void b43_lpphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  631. {
  632. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  633. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  634. }
  635. static u16 b43_lpphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  636. {
  637. /* Register 1 is a 32-bit register. */
  638. B43_WARN_ON(reg == 1);
  639. /* LP-PHY needs a special bit set for read access */
  640. if (dev->phy.rev < 2) {
  641. if (reg != 0x4001)
  642. reg |= 0x100;
  643. } else
  644. reg |= 0x200;
  645. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  646. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  647. }
  648. static void b43_lpphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  649. {
  650. /* Register 1 is a 32-bit register. */
  651. B43_WARN_ON(reg == 1);
  652. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  653. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  654. }
  655. static void b43_lpphy_op_software_rfkill(struct b43_wldev *dev,
  656. bool blocked)
  657. {
  658. //TODO
  659. }
  660. static int b43_lpphy_op_switch_channel(struct b43_wldev *dev,
  661. unsigned int new_channel)
  662. {
  663. //TODO
  664. return 0;
  665. }
  666. static unsigned int b43_lpphy_op_get_default_chan(struct b43_wldev *dev)
  667. {
  668. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  669. return 1;
  670. return 36;
  671. }
  672. static void b43_lpphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
  673. {
  674. //TODO
  675. }
  676. static void b43_lpphy_op_adjust_txpower(struct b43_wldev *dev)
  677. {
  678. //TODO
  679. }
  680. static enum b43_txpwr_result b43_lpphy_op_recalc_txpower(struct b43_wldev *dev,
  681. bool ignore_tssi)
  682. {
  683. //TODO
  684. return B43_TXPWR_RES_DONE;
  685. }
  686. const struct b43_phy_operations b43_phyops_lp = {
  687. .allocate = b43_lpphy_op_allocate,
  688. .free = b43_lpphy_op_free,
  689. .prepare_structs = b43_lpphy_op_prepare_structs,
  690. .init = b43_lpphy_op_init,
  691. .phy_read = b43_lpphy_op_read,
  692. .phy_write = b43_lpphy_op_write,
  693. .radio_read = b43_lpphy_op_radio_read,
  694. .radio_write = b43_lpphy_op_radio_write,
  695. .software_rfkill = b43_lpphy_op_software_rfkill,
  696. .switch_analog = b43_phyop_switch_analog_generic,
  697. .switch_channel = b43_lpphy_op_switch_channel,
  698. .get_default_chan = b43_lpphy_op_get_default_chan,
  699. .set_rx_antenna = b43_lpphy_op_set_rx_antenna,
  700. .recalc_txpower = b43_lpphy_op_recalc_txpower,
  701. .adjust_txpower = b43_lpphy_op_adjust_txpower,
  702. };