svm.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include "kvm_svm.h"
  17. #include "x86_emulate.h"
  18. #include "irq.h"
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/vmalloc.h>
  22. #include <linux/highmem.h>
  23. #include <linux/profile.h>
  24. #include <linux/sched.h>
  25. #include <asm/desc.h>
  26. MODULE_AUTHOR("Qumranet");
  27. MODULE_LICENSE("GPL");
  28. #define IOPM_ALLOC_ORDER 2
  29. #define MSRPM_ALLOC_ORDER 1
  30. #define DB_VECTOR 1
  31. #define UD_VECTOR 6
  32. #define GP_VECTOR 13
  33. #define DR7_GD_MASK (1 << 13)
  34. #define DR6_BD_MASK (1 << 13)
  35. #define SEG_TYPE_LDT 2
  36. #define SEG_TYPE_BUSY_TSS16 3
  37. #define KVM_EFER_LMA (1 << 10)
  38. #define KVM_EFER_LME (1 << 8)
  39. #define SVM_FEATURE_NPT (1 << 0)
  40. #define SVM_FEATURE_LBRV (1 << 1)
  41. #define SVM_DEATURE_SVML (1 << 2)
  42. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  43. {
  44. return container_of(vcpu, struct vcpu_svm, vcpu);
  45. }
  46. unsigned long iopm_base;
  47. unsigned long msrpm_base;
  48. struct kvm_ldttss_desc {
  49. u16 limit0;
  50. u16 base0;
  51. unsigned base1 : 8, type : 5, dpl : 2, p : 1;
  52. unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
  53. u32 base3;
  54. u32 zero1;
  55. } __attribute__((packed));
  56. struct svm_cpu_data {
  57. int cpu;
  58. u64 asid_generation;
  59. u32 max_asid;
  60. u32 next_asid;
  61. struct kvm_ldttss_desc *tss_desc;
  62. struct page *save_area;
  63. };
  64. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  65. static uint32_t svm_features;
  66. struct svm_init_data {
  67. int cpu;
  68. int r;
  69. };
  70. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  71. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  72. #define MSRS_RANGE_SIZE 2048
  73. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  74. #define MAX_INST_SIZE 15
  75. static inline u32 svm_has(u32 feat)
  76. {
  77. return svm_features & feat;
  78. }
  79. static inline u8 pop_irq(struct kvm_vcpu *vcpu)
  80. {
  81. int word_index = __ffs(vcpu->irq_summary);
  82. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  83. int irq = word_index * BITS_PER_LONG + bit_index;
  84. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  85. if (!vcpu->irq_pending[word_index])
  86. clear_bit(word_index, &vcpu->irq_summary);
  87. return irq;
  88. }
  89. static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
  90. {
  91. set_bit(irq, vcpu->irq_pending);
  92. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  93. }
  94. static inline void clgi(void)
  95. {
  96. asm volatile (SVM_CLGI);
  97. }
  98. static inline void stgi(void)
  99. {
  100. asm volatile (SVM_STGI);
  101. }
  102. static inline void invlpga(unsigned long addr, u32 asid)
  103. {
  104. asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
  105. }
  106. static inline unsigned long kvm_read_cr2(void)
  107. {
  108. unsigned long cr2;
  109. asm volatile ("mov %%cr2, %0" : "=r" (cr2));
  110. return cr2;
  111. }
  112. static inline void kvm_write_cr2(unsigned long val)
  113. {
  114. asm volatile ("mov %0, %%cr2" :: "r" (val));
  115. }
  116. static inline unsigned long read_dr6(void)
  117. {
  118. unsigned long dr6;
  119. asm volatile ("mov %%dr6, %0" : "=r" (dr6));
  120. return dr6;
  121. }
  122. static inline void write_dr6(unsigned long val)
  123. {
  124. asm volatile ("mov %0, %%dr6" :: "r" (val));
  125. }
  126. static inline unsigned long read_dr7(void)
  127. {
  128. unsigned long dr7;
  129. asm volatile ("mov %%dr7, %0" : "=r" (dr7));
  130. return dr7;
  131. }
  132. static inline void write_dr7(unsigned long val)
  133. {
  134. asm volatile ("mov %0, %%dr7" :: "r" (val));
  135. }
  136. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  137. {
  138. to_svm(vcpu)->asid_generation--;
  139. }
  140. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  141. {
  142. force_new_asid(vcpu);
  143. }
  144. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  145. {
  146. if (!(efer & KVM_EFER_LMA))
  147. efer &= ~KVM_EFER_LME;
  148. to_svm(vcpu)->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
  149. vcpu->shadow_efer = efer;
  150. }
  151. static void svm_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  152. {
  153. struct vcpu_svm *svm = to_svm(vcpu);
  154. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  155. SVM_EVTINJ_VALID_ERR |
  156. SVM_EVTINJ_TYPE_EXEPT |
  157. GP_VECTOR;
  158. svm->vmcb->control.event_inj_err = error_code;
  159. }
  160. static void inject_ud(struct kvm_vcpu *vcpu)
  161. {
  162. to_svm(vcpu)->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  163. SVM_EVTINJ_TYPE_EXEPT |
  164. UD_VECTOR;
  165. }
  166. static int is_page_fault(uint32_t info)
  167. {
  168. info &= SVM_EVTINJ_VEC_MASK | SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  169. return info == (PF_VECTOR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_EXEPT);
  170. }
  171. static int is_external_interrupt(u32 info)
  172. {
  173. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  174. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  175. }
  176. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  177. {
  178. struct vcpu_svm *svm = to_svm(vcpu);
  179. if (!svm->next_rip) {
  180. printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
  181. return;
  182. }
  183. if (svm->next_rip - svm->vmcb->save.rip > MAX_INST_SIZE) {
  184. printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
  185. __FUNCTION__,
  186. svm->vmcb->save.rip,
  187. svm->next_rip);
  188. }
  189. vcpu->rip = svm->vmcb->save.rip = svm->next_rip;
  190. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  191. vcpu->interrupt_window_open = 1;
  192. }
  193. static int has_svm(void)
  194. {
  195. uint32_t eax, ebx, ecx, edx;
  196. if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
  197. printk(KERN_INFO "has_svm: not amd\n");
  198. return 0;
  199. }
  200. cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
  201. if (eax < SVM_CPUID_FUNC) {
  202. printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
  203. return 0;
  204. }
  205. cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
  206. if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
  207. printk(KERN_DEBUG "has_svm: svm not available\n");
  208. return 0;
  209. }
  210. return 1;
  211. }
  212. static void svm_hardware_disable(void *garbage)
  213. {
  214. struct svm_cpu_data *svm_data
  215. = per_cpu(svm_data, raw_smp_processor_id());
  216. if (svm_data) {
  217. uint64_t efer;
  218. wrmsrl(MSR_VM_HSAVE_PA, 0);
  219. rdmsrl(MSR_EFER, efer);
  220. wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
  221. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  222. __free_page(svm_data->save_area);
  223. kfree(svm_data);
  224. }
  225. }
  226. static void svm_hardware_enable(void *garbage)
  227. {
  228. struct svm_cpu_data *svm_data;
  229. uint64_t efer;
  230. #ifdef CONFIG_X86_64
  231. struct desc_ptr gdt_descr;
  232. #else
  233. struct Xgt_desc_struct gdt_descr;
  234. #endif
  235. struct desc_struct *gdt;
  236. int me = raw_smp_processor_id();
  237. if (!has_svm()) {
  238. printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
  239. return;
  240. }
  241. svm_data = per_cpu(svm_data, me);
  242. if (!svm_data) {
  243. printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
  244. me);
  245. return;
  246. }
  247. svm_data->asid_generation = 1;
  248. svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  249. svm_data->next_asid = svm_data->max_asid + 1;
  250. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  251. asm volatile ( "sgdt %0" : "=m"(gdt_descr) );
  252. gdt = (struct desc_struct *)gdt_descr.address;
  253. svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  254. rdmsrl(MSR_EFER, efer);
  255. wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
  256. wrmsrl(MSR_VM_HSAVE_PA,
  257. page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
  258. }
  259. static int svm_cpu_init(int cpu)
  260. {
  261. struct svm_cpu_data *svm_data;
  262. int r;
  263. svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  264. if (!svm_data)
  265. return -ENOMEM;
  266. svm_data->cpu = cpu;
  267. svm_data->save_area = alloc_page(GFP_KERNEL);
  268. r = -ENOMEM;
  269. if (!svm_data->save_area)
  270. goto err_1;
  271. per_cpu(svm_data, cpu) = svm_data;
  272. return 0;
  273. err_1:
  274. kfree(svm_data);
  275. return r;
  276. }
  277. static void set_msr_interception(u32 *msrpm, unsigned msr,
  278. int read, int write)
  279. {
  280. int i;
  281. for (i = 0; i < NUM_MSR_MAPS; i++) {
  282. if (msr >= msrpm_ranges[i] &&
  283. msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
  284. u32 msr_offset = (i * MSRS_IN_RANGE + msr -
  285. msrpm_ranges[i]) * 2;
  286. u32 *base = msrpm + (msr_offset / 32);
  287. u32 msr_shift = msr_offset % 32;
  288. u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
  289. *base = (*base & ~(0x3 << msr_shift)) |
  290. (mask << msr_shift);
  291. return;
  292. }
  293. }
  294. BUG();
  295. }
  296. static __init int svm_hardware_setup(void)
  297. {
  298. int cpu;
  299. struct page *iopm_pages;
  300. struct page *msrpm_pages;
  301. void *iopm_va, *msrpm_va;
  302. int r;
  303. kvm_emulator_want_group7_invlpg();
  304. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  305. if (!iopm_pages)
  306. return -ENOMEM;
  307. iopm_va = page_address(iopm_pages);
  308. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  309. clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
  310. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  311. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  312. r = -ENOMEM;
  313. if (!msrpm_pages)
  314. goto err_1;
  315. msrpm_va = page_address(msrpm_pages);
  316. memset(msrpm_va, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  317. msrpm_base = page_to_pfn(msrpm_pages) << PAGE_SHIFT;
  318. #ifdef CONFIG_X86_64
  319. set_msr_interception(msrpm_va, MSR_GS_BASE, 1, 1);
  320. set_msr_interception(msrpm_va, MSR_FS_BASE, 1, 1);
  321. set_msr_interception(msrpm_va, MSR_KERNEL_GS_BASE, 1, 1);
  322. set_msr_interception(msrpm_va, MSR_LSTAR, 1, 1);
  323. set_msr_interception(msrpm_va, MSR_CSTAR, 1, 1);
  324. set_msr_interception(msrpm_va, MSR_SYSCALL_MASK, 1, 1);
  325. #endif
  326. set_msr_interception(msrpm_va, MSR_K6_STAR, 1, 1);
  327. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_CS, 1, 1);
  328. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_ESP, 1, 1);
  329. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_EIP, 1, 1);
  330. for_each_online_cpu(cpu) {
  331. r = svm_cpu_init(cpu);
  332. if (r)
  333. goto err_2;
  334. }
  335. return 0;
  336. err_2:
  337. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  338. msrpm_base = 0;
  339. err_1:
  340. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  341. iopm_base = 0;
  342. return r;
  343. }
  344. static __exit void svm_hardware_unsetup(void)
  345. {
  346. __free_pages(pfn_to_page(msrpm_base >> PAGE_SHIFT), MSRPM_ALLOC_ORDER);
  347. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  348. iopm_base = msrpm_base = 0;
  349. }
  350. static void init_seg(struct vmcb_seg *seg)
  351. {
  352. seg->selector = 0;
  353. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  354. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  355. seg->limit = 0xffff;
  356. seg->base = 0;
  357. }
  358. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  359. {
  360. seg->selector = 0;
  361. seg->attrib = SVM_SELECTOR_P_MASK | type;
  362. seg->limit = 0xffff;
  363. seg->base = 0;
  364. }
  365. static void init_vmcb(struct vmcb *vmcb)
  366. {
  367. struct vmcb_control_area *control = &vmcb->control;
  368. struct vmcb_save_area *save = &vmcb->save;
  369. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  370. INTERCEPT_CR3_MASK |
  371. INTERCEPT_CR4_MASK;
  372. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  373. INTERCEPT_CR3_MASK |
  374. INTERCEPT_CR4_MASK;
  375. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  376. INTERCEPT_DR1_MASK |
  377. INTERCEPT_DR2_MASK |
  378. INTERCEPT_DR3_MASK;
  379. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  380. INTERCEPT_DR1_MASK |
  381. INTERCEPT_DR2_MASK |
  382. INTERCEPT_DR3_MASK |
  383. INTERCEPT_DR5_MASK |
  384. INTERCEPT_DR7_MASK;
  385. control->intercept_exceptions = 1 << PF_VECTOR;
  386. control->intercept = (1ULL << INTERCEPT_INTR) |
  387. (1ULL << INTERCEPT_NMI) |
  388. (1ULL << INTERCEPT_SMI) |
  389. /*
  390. * selective cr0 intercept bug?
  391. * 0: 0f 22 d8 mov %eax,%cr3
  392. * 3: 0f 20 c0 mov %cr0,%eax
  393. * 6: 0d 00 00 00 80 or $0x80000000,%eax
  394. * b: 0f 22 c0 mov %eax,%cr0
  395. * set cr3 ->interception
  396. * get cr0 ->interception
  397. * set cr0 -> no interception
  398. */
  399. /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
  400. (1ULL << INTERCEPT_CPUID) |
  401. (1ULL << INTERCEPT_HLT) |
  402. (1ULL << INTERCEPT_INVLPGA) |
  403. (1ULL << INTERCEPT_IOIO_PROT) |
  404. (1ULL << INTERCEPT_MSR_PROT) |
  405. (1ULL << INTERCEPT_TASK_SWITCH) |
  406. (1ULL << INTERCEPT_SHUTDOWN) |
  407. (1ULL << INTERCEPT_VMRUN) |
  408. (1ULL << INTERCEPT_VMMCALL) |
  409. (1ULL << INTERCEPT_VMLOAD) |
  410. (1ULL << INTERCEPT_VMSAVE) |
  411. (1ULL << INTERCEPT_STGI) |
  412. (1ULL << INTERCEPT_CLGI) |
  413. (1ULL << INTERCEPT_SKINIT) |
  414. (1ULL << INTERCEPT_MONITOR) |
  415. (1ULL << INTERCEPT_MWAIT);
  416. control->iopm_base_pa = iopm_base;
  417. control->msrpm_base_pa = msrpm_base;
  418. control->tsc_offset = 0;
  419. control->int_ctl = V_INTR_MASKING_MASK;
  420. init_seg(&save->es);
  421. init_seg(&save->ss);
  422. init_seg(&save->ds);
  423. init_seg(&save->fs);
  424. init_seg(&save->gs);
  425. save->cs.selector = 0xf000;
  426. /* Executable/Readable Code Segment */
  427. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  428. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  429. save->cs.limit = 0xffff;
  430. /*
  431. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  432. * be consistent with it.
  433. *
  434. * Replace when we have real mode working for vmx.
  435. */
  436. save->cs.base = 0xf0000;
  437. save->gdtr.limit = 0xffff;
  438. save->idtr.limit = 0xffff;
  439. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  440. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  441. save->efer = MSR_EFER_SVME_MASK;
  442. save->dr6 = 0xffff0ff0;
  443. save->dr7 = 0x400;
  444. save->rflags = 2;
  445. save->rip = 0x0000fff0;
  446. /*
  447. * cr0 val on cpu init should be 0x60000010, we enable cpu
  448. * cache by default. the orderly way is to enable cache in bios.
  449. */
  450. save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
  451. save->cr4 = X86_CR4_PAE;
  452. /* rdx = ?? */
  453. }
  454. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  455. {
  456. struct vcpu_svm *svm;
  457. struct page *page;
  458. int err;
  459. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  460. if (!svm) {
  461. err = -ENOMEM;
  462. goto out;
  463. }
  464. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  465. if (err)
  466. goto free_svm;
  467. if (irqchip_in_kernel(kvm)) {
  468. err = kvm_create_lapic(&svm->vcpu);
  469. if (err < 0)
  470. goto free_svm;
  471. }
  472. page = alloc_page(GFP_KERNEL);
  473. if (!page) {
  474. err = -ENOMEM;
  475. goto uninit;
  476. }
  477. svm->vmcb = page_address(page);
  478. clear_page(svm->vmcb);
  479. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  480. svm->asid_generation = 0;
  481. memset(svm->db_regs, 0, sizeof(svm->db_regs));
  482. init_vmcb(svm->vmcb);
  483. fx_init(&svm->vcpu);
  484. svm->vcpu.fpu_active = 1;
  485. svm->vcpu.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  486. if (svm->vcpu.vcpu_id == 0)
  487. svm->vcpu.apic_base |= MSR_IA32_APICBASE_BSP;
  488. return &svm->vcpu;
  489. uninit:
  490. kvm_vcpu_uninit(&svm->vcpu);
  491. free_svm:
  492. kmem_cache_free(kvm_vcpu_cache, svm);
  493. out:
  494. return ERR_PTR(err);
  495. }
  496. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  497. {
  498. struct vcpu_svm *svm = to_svm(vcpu);
  499. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  500. kvm_vcpu_uninit(vcpu);
  501. kmem_cache_free(kvm_vcpu_cache, svm);
  502. }
  503. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  504. {
  505. struct vcpu_svm *svm = to_svm(vcpu);
  506. int i;
  507. if (unlikely(cpu != vcpu->cpu)) {
  508. u64 tsc_this, delta;
  509. /*
  510. * Make sure that the guest sees a monotonically
  511. * increasing TSC.
  512. */
  513. rdtscll(tsc_this);
  514. delta = vcpu->host_tsc - tsc_this;
  515. svm->vmcb->control.tsc_offset += delta;
  516. vcpu->cpu = cpu;
  517. kvm_migrate_apic_timer(vcpu);
  518. }
  519. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  520. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  521. }
  522. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  523. {
  524. struct vcpu_svm *svm = to_svm(vcpu);
  525. int i;
  526. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  527. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  528. rdtscll(vcpu->host_tsc);
  529. }
  530. static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
  531. {
  532. }
  533. static void svm_cache_regs(struct kvm_vcpu *vcpu)
  534. {
  535. struct vcpu_svm *svm = to_svm(vcpu);
  536. vcpu->regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  537. vcpu->regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  538. vcpu->rip = svm->vmcb->save.rip;
  539. }
  540. static void svm_decache_regs(struct kvm_vcpu *vcpu)
  541. {
  542. struct vcpu_svm *svm = to_svm(vcpu);
  543. svm->vmcb->save.rax = vcpu->regs[VCPU_REGS_RAX];
  544. svm->vmcb->save.rsp = vcpu->regs[VCPU_REGS_RSP];
  545. svm->vmcb->save.rip = vcpu->rip;
  546. }
  547. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  548. {
  549. return to_svm(vcpu)->vmcb->save.rflags;
  550. }
  551. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  552. {
  553. to_svm(vcpu)->vmcb->save.rflags = rflags;
  554. }
  555. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  556. {
  557. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  558. switch (seg) {
  559. case VCPU_SREG_CS: return &save->cs;
  560. case VCPU_SREG_DS: return &save->ds;
  561. case VCPU_SREG_ES: return &save->es;
  562. case VCPU_SREG_FS: return &save->fs;
  563. case VCPU_SREG_GS: return &save->gs;
  564. case VCPU_SREG_SS: return &save->ss;
  565. case VCPU_SREG_TR: return &save->tr;
  566. case VCPU_SREG_LDTR: return &save->ldtr;
  567. }
  568. BUG();
  569. return NULL;
  570. }
  571. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  572. {
  573. struct vmcb_seg *s = svm_seg(vcpu, seg);
  574. return s->base;
  575. }
  576. static void svm_get_segment(struct kvm_vcpu *vcpu,
  577. struct kvm_segment *var, int seg)
  578. {
  579. struct vmcb_seg *s = svm_seg(vcpu, seg);
  580. var->base = s->base;
  581. var->limit = s->limit;
  582. var->selector = s->selector;
  583. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  584. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  585. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  586. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  587. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  588. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  589. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  590. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  591. var->unusable = !var->present;
  592. }
  593. static void svm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  594. {
  595. struct vmcb_seg *s = svm_seg(vcpu, VCPU_SREG_CS);
  596. *db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  597. *l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  598. }
  599. static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  600. {
  601. struct vcpu_svm *svm = to_svm(vcpu);
  602. dt->limit = svm->vmcb->save.idtr.limit;
  603. dt->base = svm->vmcb->save.idtr.base;
  604. }
  605. static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  606. {
  607. struct vcpu_svm *svm = to_svm(vcpu);
  608. svm->vmcb->save.idtr.limit = dt->limit;
  609. svm->vmcb->save.idtr.base = dt->base ;
  610. }
  611. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  612. {
  613. struct vcpu_svm *svm = to_svm(vcpu);
  614. dt->limit = svm->vmcb->save.gdtr.limit;
  615. dt->base = svm->vmcb->save.gdtr.base;
  616. }
  617. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  618. {
  619. struct vcpu_svm *svm = to_svm(vcpu);
  620. svm->vmcb->save.gdtr.limit = dt->limit;
  621. svm->vmcb->save.gdtr.base = dt->base ;
  622. }
  623. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  624. {
  625. }
  626. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  627. {
  628. struct vcpu_svm *svm = to_svm(vcpu);
  629. #ifdef CONFIG_X86_64
  630. if (vcpu->shadow_efer & KVM_EFER_LME) {
  631. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  632. vcpu->shadow_efer |= KVM_EFER_LMA;
  633. svm->vmcb->save.efer |= KVM_EFER_LMA | KVM_EFER_LME;
  634. }
  635. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG) ) {
  636. vcpu->shadow_efer &= ~KVM_EFER_LMA;
  637. svm->vmcb->save.efer &= ~(KVM_EFER_LMA | KVM_EFER_LME);
  638. }
  639. }
  640. #endif
  641. if ((vcpu->cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
  642. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  643. vcpu->fpu_active = 1;
  644. }
  645. vcpu->cr0 = cr0;
  646. cr0 |= X86_CR0_PG | X86_CR0_WP;
  647. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  648. svm->vmcb->save.cr0 = cr0;
  649. }
  650. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  651. {
  652. vcpu->cr4 = cr4;
  653. to_svm(vcpu)->vmcb->save.cr4 = cr4 | X86_CR4_PAE;
  654. }
  655. static void svm_set_segment(struct kvm_vcpu *vcpu,
  656. struct kvm_segment *var, int seg)
  657. {
  658. struct vcpu_svm *svm = to_svm(vcpu);
  659. struct vmcb_seg *s = svm_seg(vcpu, seg);
  660. s->base = var->base;
  661. s->limit = var->limit;
  662. s->selector = var->selector;
  663. if (var->unusable)
  664. s->attrib = 0;
  665. else {
  666. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  667. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  668. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  669. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  670. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  671. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  672. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  673. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  674. }
  675. if (seg == VCPU_SREG_CS)
  676. svm->vmcb->save.cpl
  677. = (svm->vmcb->save.cs.attrib
  678. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  679. }
  680. /* FIXME:
  681. svm(vcpu)->vmcb->control.int_ctl &= ~V_TPR_MASK;
  682. svm(vcpu)->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
  683. */
  684. static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  685. {
  686. return -EOPNOTSUPP;
  687. }
  688. static int svm_get_irq(struct kvm_vcpu *vcpu)
  689. {
  690. struct vcpu_svm *svm = to_svm(vcpu);
  691. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  692. if (is_external_interrupt(exit_int_info))
  693. return exit_int_info & SVM_EVTINJ_VEC_MASK;
  694. return -1;
  695. }
  696. static void load_host_msrs(struct kvm_vcpu *vcpu)
  697. {
  698. #ifdef CONFIG_X86_64
  699. wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  700. #endif
  701. }
  702. static void save_host_msrs(struct kvm_vcpu *vcpu)
  703. {
  704. #ifdef CONFIG_X86_64
  705. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  706. #endif
  707. }
  708. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
  709. {
  710. if (svm_data->next_asid > svm_data->max_asid) {
  711. ++svm_data->asid_generation;
  712. svm_data->next_asid = 1;
  713. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  714. }
  715. svm->vcpu.cpu = svm_data->cpu;
  716. svm->asid_generation = svm_data->asid_generation;
  717. svm->vmcb->control.asid = svm_data->next_asid++;
  718. }
  719. static void svm_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  720. {
  721. invlpga(address, to_svm(vcpu)->vmcb->control.asid); // is needed?
  722. }
  723. static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
  724. {
  725. return to_svm(vcpu)->db_regs[dr];
  726. }
  727. static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
  728. int *exception)
  729. {
  730. struct vcpu_svm *svm = to_svm(vcpu);
  731. *exception = 0;
  732. if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
  733. svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
  734. svm->vmcb->save.dr6 |= DR6_BD_MASK;
  735. *exception = DB_VECTOR;
  736. return;
  737. }
  738. switch (dr) {
  739. case 0 ... 3:
  740. svm->db_regs[dr] = value;
  741. return;
  742. case 4 ... 5:
  743. if (vcpu->cr4 & X86_CR4_DE) {
  744. *exception = UD_VECTOR;
  745. return;
  746. }
  747. case 7: {
  748. if (value & ~((1ULL << 32) - 1)) {
  749. *exception = GP_VECTOR;
  750. return;
  751. }
  752. svm->vmcb->save.dr7 = value;
  753. return;
  754. }
  755. default:
  756. printk(KERN_DEBUG "%s: unexpected dr %u\n",
  757. __FUNCTION__, dr);
  758. *exception = UD_VECTOR;
  759. return;
  760. }
  761. }
  762. static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  763. {
  764. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  765. struct kvm *kvm = svm->vcpu.kvm;
  766. u64 fault_address;
  767. u32 error_code;
  768. enum emulation_result er;
  769. int r;
  770. if (!irqchip_in_kernel(kvm) &&
  771. is_external_interrupt(exit_int_info))
  772. push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
  773. mutex_lock(&kvm->lock);
  774. fault_address = svm->vmcb->control.exit_info_2;
  775. error_code = svm->vmcb->control.exit_info_1;
  776. r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  777. if (r < 0) {
  778. mutex_unlock(&kvm->lock);
  779. return r;
  780. }
  781. if (!r) {
  782. mutex_unlock(&kvm->lock);
  783. return 1;
  784. }
  785. er = emulate_instruction(&svm->vcpu, kvm_run, fault_address,
  786. error_code);
  787. mutex_unlock(&kvm->lock);
  788. switch (er) {
  789. case EMULATE_DONE:
  790. return 1;
  791. case EMULATE_DO_MMIO:
  792. ++svm->vcpu.stat.mmio_exits;
  793. return 0;
  794. case EMULATE_FAIL:
  795. vcpu_printf(&svm->vcpu, "%s: emulate fail\n", __FUNCTION__);
  796. break;
  797. default:
  798. BUG();
  799. }
  800. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  801. return 0;
  802. }
  803. static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  804. {
  805. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  806. if (!(svm->vcpu.cr0 & X86_CR0_TS))
  807. svm->vmcb->save.cr0 &= ~X86_CR0_TS;
  808. svm->vcpu.fpu_active = 1;
  809. return 1;
  810. }
  811. static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  812. {
  813. /*
  814. * VMCB is undefined after a SHUTDOWN intercept
  815. * so reinitialize it.
  816. */
  817. clear_page(svm->vmcb);
  818. init_vmcb(svm->vmcb);
  819. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  820. return 0;
  821. }
  822. static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  823. {
  824. u32 io_info = svm->vmcb->control.exit_info_1; //address size bug?
  825. int size, down, in, string, rep;
  826. unsigned port;
  827. ++svm->vcpu.stat.io_exits;
  828. svm->next_rip = svm->vmcb->control.exit_info_2;
  829. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  830. if (string) {
  831. if (emulate_instruction(&svm->vcpu, kvm_run, 0, 0) == EMULATE_DO_MMIO)
  832. return 0;
  833. return 1;
  834. }
  835. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  836. port = io_info >> 16;
  837. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  838. rep = (io_info & SVM_IOIO_REP_MASK) != 0;
  839. down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
  840. return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
  841. }
  842. static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  843. {
  844. return 1;
  845. }
  846. static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  847. {
  848. svm->next_rip = svm->vmcb->save.rip + 1;
  849. skip_emulated_instruction(&svm->vcpu);
  850. return kvm_emulate_halt(&svm->vcpu);
  851. }
  852. static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  853. {
  854. svm->next_rip = svm->vmcb->save.rip + 3;
  855. skip_emulated_instruction(&svm->vcpu);
  856. return kvm_hypercall(&svm->vcpu, kvm_run);
  857. }
  858. static int invalid_op_interception(struct vcpu_svm *svm,
  859. struct kvm_run *kvm_run)
  860. {
  861. inject_ud(&svm->vcpu);
  862. return 1;
  863. }
  864. static int task_switch_interception(struct vcpu_svm *svm,
  865. struct kvm_run *kvm_run)
  866. {
  867. pr_unimpl(&svm->vcpu, "%s: task switch is unsupported\n", __FUNCTION__);
  868. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  869. return 0;
  870. }
  871. static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  872. {
  873. svm->next_rip = svm->vmcb->save.rip + 2;
  874. kvm_emulate_cpuid(&svm->vcpu);
  875. return 1;
  876. }
  877. static int emulate_on_interception(struct vcpu_svm *svm,
  878. struct kvm_run *kvm_run)
  879. {
  880. if (emulate_instruction(&svm->vcpu, NULL, 0, 0) != EMULATE_DONE)
  881. pr_unimpl(&svm->vcpu, "%s: failed\n", __FUNCTION__);
  882. return 1;
  883. }
  884. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  885. {
  886. struct vcpu_svm *svm = to_svm(vcpu);
  887. switch (ecx) {
  888. case MSR_IA32_TIME_STAMP_COUNTER: {
  889. u64 tsc;
  890. rdtscll(tsc);
  891. *data = svm->vmcb->control.tsc_offset + tsc;
  892. break;
  893. }
  894. case MSR_K6_STAR:
  895. *data = svm->vmcb->save.star;
  896. break;
  897. #ifdef CONFIG_X86_64
  898. case MSR_LSTAR:
  899. *data = svm->vmcb->save.lstar;
  900. break;
  901. case MSR_CSTAR:
  902. *data = svm->vmcb->save.cstar;
  903. break;
  904. case MSR_KERNEL_GS_BASE:
  905. *data = svm->vmcb->save.kernel_gs_base;
  906. break;
  907. case MSR_SYSCALL_MASK:
  908. *data = svm->vmcb->save.sfmask;
  909. break;
  910. #endif
  911. case MSR_IA32_SYSENTER_CS:
  912. *data = svm->vmcb->save.sysenter_cs;
  913. break;
  914. case MSR_IA32_SYSENTER_EIP:
  915. *data = svm->vmcb->save.sysenter_eip;
  916. break;
  917. case MSR_IA32_SYSENTER_ESP:
  918. *data = svm->vmcb->save.sysenter_esp;
  919. break;
  920. default:
  921. return kvm_get_msr_common(vcpu, ecx, data);
  922. }
  923. return 0;
  924. }
  925. static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  926. {
  927. u32 ecx = svm->vcpu.regs[VCPU_REGS_RCX];
  928. u64 data;
  929. if (svm_get_msr(&svm->vcpu, ecx, &data))
  930. svm_inject_gp(&svm->vcpu, 0);
  931. else {
  932. svm->vmcb->save.rax = data & 0xffffffff;
  933. svm->vcpu.regs[VCPU_REGS_RDX] = data >> 32;
  934. svm->next_rip = svm->vmcb->save.rip + 2;
  935. skip_emulated_instruction(&svm->vcpu);
  936. }
  937. return 1;
  938. }
  939. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  940. {
  941. struct vcpu_svm *svm = to_svm(vcpu);
  942. switch (ecx) {
  943. case MSR_IA32_TIME_STAMP_COUNTER: {
  944. u64 tsc;
  945. rdtscll(tsc);
  946. svm->vmcb->control.tsc_offset = data - tsc;
  947. break;
  948. }
  949. case MSR_K6_STAR:
  950. svm->vmcb->save.star = data;
  951. break;
  952. #ifdef CONFIG_X86_64
  953. case MSR_LSTAR:
  954. svm->vmcb->save.lstar = data;
  955. break;
  956. case MSR_CSTAR:
  957. svm->vmcb->save.cstar = data;
  958. break;
  959. case MSR_KERNEL_GS_BASE:
  960. svm->vmcb->save.kernel_gs_base = data;
  961. break;
  962. case MSR_SYSCALL_MASK:
  963. svm->vmcb->save.sfmask = data;
  964. break;
  965. #endif
  966. case MSR_IA32_SYSENTER_CS:
  967. svm->vmcb->save.sysenter_cs = data;
  968. break;
  969. case MSR_IA32_SYSENTER_EIP:
  970. svm->vmcb->save.sysenter_eip = data;
  971. break;
  972. case MSR_IA32_SYSENTER_ESP:
  973. svm->vmcb->save.sysenter_esp = data;
  974. break;
  975. default:
  976. return kvm_set_msr_common(vcpu, ecx, data);
  977. }
  978. return 0;
  979. }
  980. static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  981. {
  982. u32 ecx = svm->vcpu.regs[VCPU_REGS_RCX];
  983. u64 data = (svm->vmcb->save.rax & -1u)
  984. | ((u64)(svm->vcpu.regs[VCPU_REGS_RDX] & -1u) << 32);
  985. svm->next_rip = svm->vmcb->save.rip + 2;
  986. if (svm_set_msr(&svm->vcpu, ecx, data))
  987. svm_inject_gp(&svm->vcpu, 0);
  988. else
  989. skip_emulated_instruction(&svm->vcpu);
  990. return 1;
  991. }
  992. static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  993. {
  994. if (svm->vmcb->control.exit_info_1)
  995. return wrmsr_interception(svm, kvm_run);
  996. else
  997. return rdmsr_interception(svm, kvm_run);
  998. }
  999. static int interrupt_window_interception(struct vcpu_svm *svm,
  1000. struct kvm_run *kvm_run)
  1001. {
  1002. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  1003. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1004. /*
  1005. * If the user space waits to inject interrupts, exit as soon as
  1006. * possible
  1007. */
  1008. if (kvm_run->request_interrupt_window &&
  1009. !svm->vcpu.irq_summary) {
  1010. ++svm->vcpu.stat.irq_window_exits;
  1011. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1012. return 0;
  1013. }
  1014. return 1;
  1015. }
  1016. static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
  1017. struct kvm_run *kvm_run) = {
  1018. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  1019. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  1020. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  1021. /* for now: */
  1022. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  1023. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  1024. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  1025. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  1026. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  1027. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  1028. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  1029. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  1030. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  1031. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  1032. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  1033. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  1034. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  1035. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  1036. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  1037. [SVM_EXIT_INTR] = nop_on_interception,
  1038. [SVM_EXIT_NMI] = nop_on_interception,
  1039. [SVM_EXIT_SMI] = nop_on_interception,
  1040. [SVM_EXIT_INIT] = nop_on_interception,
  1041. [SVM_EXIT_VINTR] = interrupt_window_interception,
  1042. /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
  1043. [SVM_EXIT_CPUID] = cpuid_interception,
  1044. [SVM_EXIT_HLT] = halt_interception,
  1045. [SVM_EXIT_INVLPG] = emulate_on_interception,
  1046. [SVM_EXIT_INVLPGA] = invalid_op_interception,
  1047. [SVM_EXIT_IOIO] = io_interception,
  1048. [SVM_EXIT_MSR] = msr_interception,
  1049. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  1050. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  1051. [SVM_EXIT_VMRUN] = invalid_op_interception,
  1052. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  1053. [SVM_EXIT_VMLOAD] = invalid_op_interception,
  1054. [SVM_EXIT_VMSAVE] = invalid_op_interception,
  1055. [SVM_EXIT_STGI] = invalid_op_interception,
  1056. [SVM_EXIT_CLGI] = invalid_op_interception,
  1057. [SVM_EXIT_SKINIT] = invalid_op_interception,
  1058. [SVM_EXIT_MONITOR] = invalid_op_interception,
  1059. [SVM_EXIT_MWAIT] = invalid_op_interception,
  1060. };
  1061. static int handle_exit(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1062. {
  1063. u32 exit_code = svm->vmcb->control.exit_code;
  1064. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  1065. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR)
  1066. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  1067. "exit_code 0x%x\n",
  1068. __FUNCTION__, svm->vmcb->control.exit_int_info,
  1069. exit_code);
  1070. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  1071. || svm_exit_handlers[exit_code] == 0) {
  1072. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1073. kvm_run->hw.hardware_exit_reason = exit_code;
  1074. return 0;
  1075. }
  1076. return svm_exit_handlers[exit_code](svm, kvm_run);
  1077. }
  1078. static void reload_tss(struct kvm_vcpu *vcpu)
  1079. {
  1080. int cpu = raw_smp_processor_id();
  1081. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1082. svm_data->tss_desc->type = 9; //available 32/64-bit TSS
  1083. load_TR_desc();
  1084. }
  1085. static void pre_svm_run(struct vcpu_svm *svm)
  1086. {
  1087. int cpu = raw_smp_processor_id();
  1088. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1089. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  1090. if (svm->vcpu.cpu != cpu ||
  1091. svm->asid_generation != svm_data->asid_generation)
  1092. new_asid(svm, svm_data);
  1093. }
  1094. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  1095. {
  1096. struct vmcb_control_area *control;
  1097. control = &svm->vmcb->control;
  1098. control->int_vector = irq;
  1099. control->int_ctl &= ~V_INTR_PRIO_MASK;
  1100. control->int_ctl |= V_IRQ_MASK |
  1101. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  1102. }
  1103. static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
  1104. {
  1105. struct vcpu_svm *svm = to_svm(vcpu);
  1106. svm_inject_irq(svm, irq);
  1107. }
  1108. static void svm_intr_assist(struct vcpu_svm *svm)
  1109. {
  1110. struct vmcb *vmcb = svm->vmcb;
  1111. int intr_vector = -1;
  1112. struct kvm_vcpu *vcpu = &svm->vcpu;
  1113. kvm_inject_pending_timer_irqs(vcpu);
  1114. if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
  1115. ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
  1116. intr_vector = vmcb->control.exit_int_info &
  1117. SVM_EVTINJ_VEC_MASK;
  1118. vmcb->control.exit_int_info = 0;
  1119. svm_inject_irq(svm, intr_vector);
  1120. return;
  1121. }
  1122. if (vmcb->control.int_ctl & V_IRQ_MASK)
  1123. return;
  1124. if (!kvm_cpu_has_interrupt(vcpu))
  1125. return;
  1126. if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
  1127. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
  1128. (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
  1129. /* unable to deliver irq, set pending irq */
  1130. vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
  1131. svm_inject_irq(svm, 0x0);
  1132. return;
  1133. }
  1134. /* Okay, we can deliver the interrupt: grab it and update PIC state. */
  1135. intr_vector = kvm_cpu_get_interrupt(vcpu);
  1136. svm_inject_irq(svm, intr_vector);
  1137. kvm_timer_intr_post(vcpu, intr_vector);
  1138. }
  1139. static void kvm_reput_irq(struct vcpu_svm *svm)
  1140. {
  1141. struct vmcb_control_area *control = &svm->vmcb->control;
  1142. if ((control->int_ctl & V_IRQ_MASK)
  1143. && !irqchip_in_kernel(svm->vcpu.kvm)) {
  1144. control->int_ctl &= ~V_IRQ_MASK;
  1145. push_irq(&svm->vcpu, control->int_vector);
  1146. }
  1147. svm->vcpu.interrupt_window_open =
  1148. !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
  1149. }
  1150. static void svm_do_inject_vector(struct vcpu_svm *svm)
  1151. {
  1152. struct kvm_vcpu *vcpu = &svm->vcpu;
  1153. int word_index = __ffs(vcpu->irq_summary);
  1154. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1155. int irq = word_index * BITS_PER_LONG + bit_index;
  1156. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1157. if (!vcpu->irq_pending[word_index])
  1158. clear_bit(word_index, &vcpu->irq_summary);
  1159. svm_inject_irq(svm, irq);
  1160. }
  1161. static void do_interrupt_requests(struct vcpu_svm *svm,
  1162. struct kvm_run *kvm_run)
  1163. {
  1164. struct vmcb_control_area *control = &svm->vmcb->control;
  1165. svm->vcpu.interrupt_window_open =
  1166. (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1167. (svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1168. if (svm->vcpu.interrupt_window_open && svm->vcpu.irq_summary)
  1169. /*
  1170. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1171. */
  1172. svm_do_inject_vector(svm);
  1173. /*
  1174. * Interrupts blocked. Wait for unblock.
  1175. */
  1176. if (!svm->vcpu.interrupt_window_open &&
  1177. (svm->vcpu.irq_summary || kvm_run->request_interrupt_window)) {
  1178. control->intercept |= 1ULL << INTERCEPT_VINTR;
  1179. } else
  1180. control->intercept &= ~(1ULL << INTERCEPT_VINTR);
  1181. }
  1182. static void post_kvm_run_save(struct vcpu_svm *svm,
  1183. struct kvm_run *kvm_run)
  1184. {
  1185. if (irqchip_in_kernel(svm->vcpu.kvm))
  1186. kvm_run->ready_for_interrupt_injection = 1;
  1187. else
  1188. kvm_run->ready_for_interrupt_injection =
  1189. (svm->vcpu.interrupt_window_open &&
  1190. svm->vcpu.irq_summary == 0);
  1191. kvm_run->if_flag = (svm->vmcb->save.rflags & X86_EFLAGS_IF) != 0;
  1192. kvm_run->cr8 = get_cr8(&svm->vcpu);
  1193. kvm_run->apic_base = kvm_get_apic_base(&svm->vcpu);
  1194. }
  1195. /*
  1196. * Check if userspace requested an interrupt window, and that the
  1197. * interrupt window is open.
  1198. *
  1199. * No need to exit to userspace if we already have an interrupt queued.
  1200. */
  1201. static int dm_request_for_irq_injection(struct vcpu_svm *svm,
  1202. struct kvm_run *kvm_run)
  1203. {
  1204. return (!svm->vcpu.irq_summary &&
  1205. kvm_run->request_interrupt_window &&
  1206. svm->vcpu.interrupt_window_open &&
  1207. (svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1208. }
  1209. static void save_db_regs(unsigned long *db_regs)
  1210. {
  1211. asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
  1212. asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
  1213. asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
  1214. asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
  1215. }
  1216. static void load_db_regs(unsigned long *db_regs)
  1217. {
  1218. asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
  1219. asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
  1220. asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
  1221. asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
  1222. }
  1223. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  1224. {
  1225. force_new_asid(vcpu);
  1226. }
  1227. static int svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1228. {
  1229. struct vcpu_svm *svm = to_svm(vcpu);
  1230. u16 fs_selector;
  1231. u16 gs_selector;
  1232. u16 ldt_selector;
  1233. int r;
  1234. again:
  1235. r = kvm_mmu_reload(vcpu);
  1236. if (unlikely(r))
  1237. return r;
  1238. clgi();
  1239. if (signal_pending(current)) {
  1240. stgi();
  1241. ++vcpu->stat.signal_exits;
  1242. post_kvm_run_save(svm, kvm_run);
  1243. kvm_run->exit_reason = KVM_EXIT_INTR;
  1244. return -EINTR;
  1245. }
  1246. if (irqchip_in_kernel(vcpu->kvm))
  1247. svm_intr_assist(svm);
  1248. else if (!vcpu->mmio_read_completed)
  1249. do_interrupt_requests(svm, kvm_run);
  1250. vcpu->guest_mode = 1;
  1251. if (vcpu->requests)
  1252. if (test_and_clear_bit(KVM_TLB_FLUSH, &vcpu->requests))
  1253. svm_flush_tlb(vcpu);
  1254. pre_svm_run(svm);
  1255. save_host_msrs(vcpu);
  1256. fs_selector = read_fs();
  1257. gs_selector = read_gs();
  1258. ldt_selector = read_ldt();
  1259. svm->host_cr2 = kvm_read_cr2();
  1260. svm->host_dr6 = read_dr6();
  1261. svm->host_dr7 = read_dr7();
  1262. svm->vmcb->save.cr2 = vcpu->cr2;
  1263. if (svm->vmcb->save.dr7 & 0xff) {
  1264. write_dr7(0);
  1265. save_db_regs(svm->host_db_regs);
  1266. load_db_regs(svm->db_regs);
  1267. }
  1268. if (vcpu->fpu_active) {
  1269. fx_save(&vcpu->host_fx_image);
  1270. fx_restore(&vcpu->guest_fx_image);
  1271. }
  1272. asm volatile (
  1273. #ifdef CONFIG_X86_64
  1274. "push %%rbx; push %%rcx; push %%rdx;"
  1275. "push %%rsi; push %%rdi; push %%rbp;"
  1276. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1277. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1278. #else
  1279. "push %%ebx; push %%ecx; push %%edx;"
  1280. "push %%esi; push %%edi; push %%ebp;"
  1281. #endif
  1282. #ifdef CONFIG_X86_64
  1283. "mov %c[rbx](%[svm]), %%rbx \n\t"
  1284. "mov %c[rcx](%[svm]), %%rcx \n\t"
  1285. "mov %c[rdx](%[svm]), %%rdx \n\t"
  1286. "mov %c[rsi](%[svm]), %%rsi \n\t"
  1287. "mov %c[rdi](%[svm]), %%rdi \n\t"
  1288. "mov %c[rbp](%[svm]), %%rbp \n\t"
  1289. "mov %c[r8](%[svm]), %%r8 \n\t"
  1290. "mov %c[r9](%[svm]), %%r9 \n\t"
  1291. "mov %c[r10](%[svm]), %%r10 \n\t"
  1292. "mov %c[r11](%[svm]), %%r11 \n\t"
  1293. "mov %c[r12](%[svm]), %%r12 \n\t"
  1294. "mov %c[r13](%[svm]), %%r13 \n\t"
  1295. "mov %c[r14](%[svm]), %%r14 \n\t"
  1296. "mov %c[r15](%[svm]), %%r15 \n\t"
  1297. #else
  1298. "mov %c[rbx](%[svm]), %%ebx \n\t"
  1299. "mov %c[rcx](%[svm]), %%ecx \n\t"
  1300. "mov %c[rdx](%[svm]), %%edx \n\t"
  1301. "mov %c[rsi](%[svm]), %%esi \n\t"
  1302. "mov %c[rdi](%[svm]), %%edi \n\t"
  1303. "mov %c[rbp](%[svm]), %%ebp \n\t"
  1304. #endif
  1305. #ifdef CONFIG_X86_64
  1306. /* Enter guest mode */
  1307. "push %%rax \n\t"
  1308. "mov %c[vmcb](%[svm]), %%rax \n\t"
  1309. SVM_VMLOAD "\n\t"
  1310. SVM_VMRUN "\n\t"
  1311. SVM_VMSAVE "\n\t"
  1312. "pop %%rax \n\t"
  1313. #else
  1314. /* Enter guest mode */
  1315. "push %%eax \n\t"
  1316. "mov %c[vmcb](%[svm]), %%eax \n\t"
  1317. SVM_VMLOAD "\n\t"
  1318. SVM_VMRUN "\n\t"
  1319. SVM_VMSAVE "\n\t"
  1320. "pop %%eax \n\t"
  1321. #endif
  1322. /* Save guest registers, load host registers */
  1323. #ifdef CONFIG_X86_64
  1324. "mov %%rbx, %c[rbx](%[svm]) \n\t"
  1325. "mov %%rcx, %c[rcx](%[svm]) \n\t"
  1326. "mov %%rdx, %c[rdx](%[svm]) \n\t"
  1327. "mov %%rsi, %c[rsi](%[svm]) \n\t"
  1328. "mov %%rdi, %c[rdi](%[svm]) \n\t"
  1329. "mov %%rbp, %c[rbp](%[svm]) \n\t"
  1330. "mov %%r8, %c[r8](%[svm]) \n\t"
  1331. "mov %%r9, %c[r9](%[svm]) \n\t"
  1332. "mov %%r10, %c[r10](%[svm]) \n\t"
  1333. "mov %%r11, %c[r11](%[svm]) \n\t"
  1334. "mov %%r12, %c[r12](%[svm]) \n\t"
  1335. "mov %%r13, %c[r13](%[svm]) \n\t"
  1336. "mov %%r14, %c[r14](%[svm]) \n\t"
  1337. "mov %%r15, %c[r15](%[svm]) \n\t"
  1338. "pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1339. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1340. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1341. "pop %%rdx; pop %%rcx; pop %%rbx; \n\t"
  1342. #else
  1343. "mov %%ebx, %c[rbx](%[svm]) \n\t"
  1344. "mov %%ecx, %c[rcx](%[svm]) \n\t"
  1345. "mov %%edx, %c[rdx](%[svm]) \n\t"
  1346. "mov %%esi, %c[rsi](%[svm]) \n\t"
  1347. "mov %%edi, %c[rdi](%[svm]) \n\t"
  1348. "mov %%ebp, %c[rbp](%[svm]) \n\t"
  1349. "pop %%ebp; pop %%edi; pop %%esi;"
  1350. "pop %%edx; pop %%ecx; pop %%ebx; \n\t"
  1351. #endif
  1352. :
  1353. : [svm]"a"(svm),
  1354. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  1355. [rbx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RBX])),
  1356. [rcx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RCX])),
  1357. [rdx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RDX])),
  1358. [rsi]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RSI])),
  1359. [rdi]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RDI])),
  1360. [rbp]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RBP]))
  1361. #ifdef CONFIG_X86_64
  1362. ,[r8 ]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R8])),
  1363. [r9 ]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R9 ])),
  1364. [r10]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R10])),
  1365. [r11]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R11])),
  1366. [r12]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R12])),
  1367. [r13]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R13])),
  1368. [r14]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R14])),
  1369. [r15]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R15]))
  1370. #endif
  1371. : "cc", "memory" );
  1372. vcpu->guest_mode = 0;
  1373. if (vcpu->fpu_active) {
  1374. fx_save(&vcpu->guest_fx_image);
  1375. fx_restore(&vcpu->host_fx_image);
  1376. }
  1377. if ((svm->vmcb->save.dr7 & 0xff))
  1378. load_db_regs(svm->host_db_regs);
  1379. vcpu->cr2 = svm->vmcb->save.cr2;
  1380. write_dr6(svm->host_dr6);
  1381. write_dr7(svm->host_dr7);
  1382. kvm_write_cr2(svm->host_cr2);
  1383. load_fs(fs_selector);
  1384. load_gs(gs_selector);
  1385. load_ldt(ldt_selector);
  1386. load_host_msrs(vcpu);
  1387. reload_tss(vcpu);
  1388. /*
  1389. * Profile KVM exit RIPs:
  1390. */
  1391. if (unlikely(prof_on == KVM_PROFILING))
  1392. profile_hit(KVM_PROFILING,
  1393. (void *)(unsigned long)svm->vmcb->save.rip);
  1394. stgi();
  1395. kvm_reput_irq(svm);
  1396. svm->next_rip = 0;
  1397. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  1398. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1399. kvm_run->fail_entry.hardware_entry_failure_reason
  1400. = svm->vmcb->control.exit_code;
  1401. post_kvm_run_save(svm, kvm_run);
  1402. return 0;
  1403. }
  1404. r = handle_exit(svm, kvm_run);
  1405. if (r > 0) {
  1406. if (dm_request_for_irq_injection(svm, kvm_run)) {
  1407. ++vcpu->stat.request_irq_exits;
  1408. post_kvm_run_save(svm, kvm_run);
  1409. kvm_run->exit_reason = KVM_EXIT_INTR;
  1410. return -EINTR;
  1411. }
  1412. kvm_resched(vcpu);
  1413. goto again;
  1414. }
  1415. post_kvm_run_save(svm, kvm_run);
  1416. return r;
  1417. }
  1418. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  1419. {
  1420. struct vcpu_svm *svm = to_svm(vcpu);
  1421. svm->vmcb->save.cr3 = root;
  1422. force_new_asid(vcpu);
  1423. if (vcpu->fpu_active) {
  1424. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  1425. svm->vmcb->save.cr0 |= X86_CR0_TS;
  1426. vcpu->fpu_active = 0;
  1427. }
  1428. }
  1429. static void svm_inject_page_fault(struct kvm_vcpu *vcpu,
  1430. unsigned long addr,
  1431. uint32_t err_code)
  1432. {
  1433. struct vcpu_svm *svm = to_svm(vcpu);
  1434. uint32_t exit_int_info = svm->vmcb->control.exit_int_info;
  1435. ++vcpu->stat.pf_guest;
  1436. if (is_page_fault(exit_int_info)) {
  1437. svm->vmcb->control.event_inj_err = 0;
  1438. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1439. SVM_EVTINJ_VALID_ERR |
  1440. SVM_EVTINJ_TYPE_EXEPT |
  1441. DF_VECTOR;
  1442. return;
  1443. }
  1444. vcpu->cr2 = addr;
  1445. svm->vmcb->save.cr2 = addr;
  1446. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1447. SVM_EVTINJ_VALID_ERR |
  1448. SVM_EVTINJ_TYPE_EXEPT |
  1449. PF_VECTOR;
  1450. svm->vmcb->control.event_inj_err = err_code;
  1451. }
  1452. static int is_disabled(void)
  1453. {
  1454. u64 vm_cr;
  1455. rdmsrl(MSR_VM_CR, vm_cr);
  1456. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  1457. return 1;
  1458. return 0;
  1459. }
  1460. static void
  1461. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1462. {
  1463. /*
  1464. * Patch in the VMMCALL instruction:
  1465. */
  1466. hypercall[0] = 0x0f;
  1467. hypercall[1] = 0x01;
  1468. hypercall[2] = 0xd9;
  1469. hypercall[3] = 0xc3;
  1470. }
  1471. static void svm_check_processor_compat(void *rtn)
  1472. {
  1473. *(int *)rtn = 0;
  1474. }
  1475. static struct kvm_arch_ops svm_arch_ops = {
  1476. .cpu_has_kvm_support = has_svm,
  1477. .disabled_by_bios = is_disabled,
  1478. .hardware_setup = svm_hardware_setup,
  1479. .hardware_unsetup = svm_hardware_unsetup,
  1480. .check_processor_compatibility = svm_check_processor_compat,
  1481. .hardware_enable = svm_hardware_enable,
  1482. .hardware_disable = svm_hardware_disable,
  1483. .vcpu_create = svm_create_vcpu,
  1484. .vcpu_free = svm_free_vcpu,
  1485. .vcpu_load = svm_vcpu_load,
  1486. .vcpu_put = svm_vcpu_put,
  1487. .vcpu_decache = svm_vcpu_decache,
  1488. .set_guest_debug = svm_guest_debug,
  1489. .get_msr = svm_get_msr,
  1490. .set_msr = svm_set_msr,
  1491. .get_segment_base = svm_get_segment_base,
  1492. .get_segment = svm_get_segment,
  1493. .set_segment = svm_set_segment,
  1494. .get_cs_db_l_bits = svm_get_cs_db_l_bits,
  1495. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  1496. .set_cr0 = svm_set_cr0,
  1497. .set_cr3 = svm_set_cr3,
  1498. .set_cr4 = svm_set_cr4,
  1499. .set_efer = svm_set_efer,
  1500. .get_idt = svm_get_idt,
  1501. .set_idt = svm_set_idt,
  1502. .get_gdt = svm_get_gdt,
  1503. .set_gdt = svm_set_gdt,
  1504. .get_dr = svm_get_dr,
  1505. .set_dr = svm_set_dr,
  1506. .cache_regs = svm_cache_regs,
  1507. .decache_regs = svm_decache_regs,
  1508. .get_rflags = svm_get_rflags,
  1509. .set_rflags = svm_set_rflags,
  1510. .invlpg = svm_invlpg,
  1511. .tlb_flush = svm_flush_tlb,
  1512. .inject_page_fault = svm_inject_page_fault,
  1513. .inject_gp = svm_inject_gp,
  1514. .run = svm_vcpu_run,
  1515. .skip_emulated_instruction = skip_emulated_instruction,
  1516. .patch_hypercall = svm_patch_hypercall,
  1517. .get_irq = svm_get_irq,
  1518. .set_irq = svm_set_irq,
  1519. };
  1520. static int __init svm_init(void)
  1521. {
  1522. return kvm_init_arch(&svm_arch_ops, sizeof(struct vcpu_svm),
  1523. THIS_MODULE);
  1524. }
  1525. static void __exit svm_exit(void)
  1526. {
  1527. kvm_exit_arch();
  1528. }
  1529. module_init(svm_init)
  1530. module_exit(svm_exit)