rt2800lib.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289
  1. /*
  2. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  3. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  4. Based on the original rt2800pci.c and rt2800usb.c.
  5. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include "rt2x00.h"
  33. #ifdef CONFIG_RT2800USB
  34. #include "rt2x00usb.h"
  35. #endif
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. #include "rt2800usb.h"
  39. MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
  40. MODULE_DESCRIPTION("rt2800 library");
  41. MODULE_LICENSE("GPL");
  42. /*
  43. * Register access.
  44. * All access to the CSR registers will go through the methods
  45. * rt2800_register_read and rt2800_register_write.
  46. * BBP and RF register require indirect register access,
  47. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  48. * These indirect registers work with busy bits,
  49. * and we will try maximal REGISTER_BUSY_COUNT times to access
  50. * the register while taking a REGISTER_BUSY_DELAY us delay
  51. * between each attampt. When the busy bit is still set at that time,
  52. * the access attempt is considered to have failed,
  53. * and we will print an error.
  54. * The _lock versions must be used if you already hold the csr_mutex
  55. */
  56. #define WAIT_FOR_BBP(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  58. #define WAIT_FOR_RFCSR(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  60. #define WAIT_FOR_RF(__dev, __reg) \
  61. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  62. #define WAIT_FOR_MCU(__dev, __reg) \
  63. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  64. H2M_MAILBOX_CSR_OWNER, (__reg))
  65. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  66. const unsigned int word, const u8 value)
  67. {
  68. u32 reg;
  69. mutex_lock(&rt2x00dev->csr_mutex);
  70. /*
  71. * Wait until the BBP becomes available, afterwards we
  72. * can safely write the new data into the register.
  73. */
  74. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  75. reg = 0;
  76. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  77. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  78. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  79. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  80. if (rt2x00_intf_is_pci(rt2x00dev))
  81. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  82. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  83. }
  84. mutex_unlock(&rt2x00dev->csr_mutex);
  85. }
  86. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  87. const unsigned int word, u8 *value)
  88. {
  89. u32 reg;
  90. mutex_lock(&rt2x00dev->csr_mutex);
  91. /*
  92. * Wait until the BBP becomes available, afterwards we
  93. * can safely write the read request into the register.
  94. * After the data has been written, we wait until hardware
  95. * returns the correct value, if at any time the register
  96. * doesn't become available in time, reg will be 0xffffffff
  97. * which means we return 0xff to the caller.
  98. */
  99. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  100. reg = 0;
  101. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  102. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  103. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  104. if (rt2x00_intf_is_pci(rt2x00dev))
  105. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  106. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  107. WAIT_FOR_BBP(rt2x00dev, &reg);
  108. }
  109. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  110. mutex_unlock(&rt2x00dev->csr_mutex);
  111. }
  112. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  113. const unsigned int word, const u8 value)
  114. {
  115. u32 reg;
  116. mutex_lock(&rt2x00dev->csr_mutex);
  117. /*
  118. * Wait until the RFCSR becomes available, afterwards we
  119. * can safely write the new data into the register.
  120. */
  121. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  122. reg = 0;
  123. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  124. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  125. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  126. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  127. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  128. }
  129. mutex_unlock(&rt2x00dev->csr_mutex);
  130. }
  131. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  132. const unsigned int word, u8 *value)
  133. {
  134. u32 reg;
  135. mutex_lock(&rt2x00dev->csr_mutex);
  136. /*
  137. * Wait until the RFCSR becomes available, afterwards we
  138. * can safely write the read request into the register.
  139. * After the data has been written, we wait until hardware
  140. * returns the correct value, if at any time the register
  141. * doesn't become available in time, reg will be 0xffffffff
  142. * which means we return 0xff to the caller.
  143. */
  144. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  145. reg = 0;
  146. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  147. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  148. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  149. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  150. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  151. }
  152. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  153. mutex_unlock(&rt2x00dev->csr_mutex);
  154. }
  155. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  156. const unsigned int word, const u32 value)
  157. {
  158. u32 reg;
  159. mutex_lock(&rt2x00dev->csr_mutex);
  160. /*
  161. * Wait until the RF becomes available, afterwards we
  162. * can safely write the new data into the register.
  163. */
  164. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  165. reg = 0;
  166. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  167. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  168. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  169. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  170. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  171. rt2x00_rf_write(rt2x00dev, word, value);
  172. }
  173. mutex_unlock(&rt2x00dev->csr_mutex);
  174. }
  175. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  176. const u8 command, const u8 token,
  177. const u8 arg0, const u8 arg1)
  178. {
  179. u32 reg;
  180. if (rt2x00_intf_is_pci(rt2x00dev)) {
  181. /*
  182. * RT2880 and RT3052 don't support MCU requests.
  183. */
  184. if (rt2x00_rt(&rt2x00dev->chip, RT2880) ||
  185. rt2x00_rt(&rt2x00dev->chip, RT3052))
  186. return;
  187. }
  188. mutex_lock(&rt2x00dev->csr_mutex);
  189. /*
  190. * Wait until the MCU becomes available, afterwards we
  191. * can safely write the new data into the register.
  192. */
  193. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  194. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  195. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  196. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  197. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  198. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  199. reg = 0;
  200. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  201. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  202. }
  203. mutex_unlock(&rt2x00dev->csr_mutex);
  204. }
  205. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  206. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  207. const struct rt2x00debug rt2800_rt2x00debug = {
  208. .owner = THIS_MODULE,
  209. .csr = {
  210. .read = rt2800_register_read,
  211. .write = rt2800_register_write,
  212. .flags = RT2X00DEBUGFS_OFFSET,
  213. .word_base = CSR_REG_BASE,
  214. .word_size = sizeof(u32),
  215. .word_count = CSR_REG_SIZE / sizeof(u32),
  216. },
  217. .eeprom = {
  218. .read = rt2x00_eeprom_read,
  219. .write = rt2x00_eeprom_write,
  220. .word_base = EEPROM_BASE,
  221. .word_size = sizeof(u16),
  222. .word_count = EEPROM_SIZE / sizeof(u16),
  223. },
  224. .bbp = {
  225. .read = rt2800_bbp_read,
  226. .write = rt2800_bbp_write,
  227. .word_base = BBP_BASE,
  228. .word_size = sizeof(u8),
  229. .word_count = BBP_SIZE / sizeof(u8),
  230. },
  231. .rf = {
  232. .read = rt2x00_rf_read,
  233. .write = rt2800_rf_write,
  234. .word_base = RF_BASE,
  235. .word_size = sizeof(u32),
  236. .word_count = RF_SIZE / sizeof(u32),
  237. },
  238. };
  239. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  240. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  241. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  242. {
  243. u32 reg;
  244. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  245. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  246. }
  247. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  248. #ifdef CONFIG_RT2X00_LIB_LEDS
  249. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  250. enum led_brightness brightness)
  251. {
  252. struct rt2x00_led *led =
  253. container_of(led_cdev, struct rt2x00_led, led_dev);
  254. unsigned int enabled = brightness != LED_OFF;
  255. unsigned int bg_mode =
  256. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  257. unsigned int polarity =
  258. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  259. EEPROM_FREQ_LED_POLARITY);
  260. unsigned int ledmode =
  261. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  262. EEPROM_FREQ_LED_MODE);
  263. if (led->type == LED_TYPE_RADIO) {
  264. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  265. enabled ? 0x20 : 0);
  266. } else if (led->type == LED_TYPE_ASSOC) {
  267. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  268. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  269. } else if (led->type == LED_TYPE_QUALITY) {
  270. /*
  271. * The brightness is divided into 6 levels (0 - 5),
  272. * The specs tell us the following levels:
  273. * 0, 1 ,3, 7, 15, 31
  274. * to determine the level in a simple way we can simply
  275. * work with bitshifting:
  276. * (1 << level) - 1
  277. */
  278. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  279. (1 << brightness / (LED_FULL / 6)) - 1,
  280. polarity);
  281. }
  282. }
  283. static int rt2800_blink_set(struct led_classdev *led_cdev,
  284. unsigned long *delay_on, unsigned long *delay_off)
  285. {
  286. struct rt2x00_led *led =
  287. container_of(led_cdev, struct rt2x00_led, led_dev);
  288. u32 reg;
  289. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  290. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  291. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  292. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  293. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  294. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
  295. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  296. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  297. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  298. return 0;
  299. }
  300. void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  301. struct rt2x00_led *led, enum led_type type)
  302. {
  303. led->rt2x00dev = rt2x00dev;
  304. led->type = type;
  305. led->led_dev.brightness_set = rt2800_brightness_set;
  306. led->led_dev.blink_set = rt2800_blink_set;
  307. led->flags = LED_INITIALIZED;
  308. }
  309. EXPORT_SYMBOL_GPL(rt2800_init_led);
  310. #endif /* CONFIG_RT2X00_LIB_LEDS */
  311. /*
  312. * Configuration handlers.
  313. */
  314. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  315. struct rt2x00lib_crypto *crypto,
  316. struct ieee80211_key_conf *key)
  317. {
  318. struct mac_wcid_entry wcid_entry;
  319. struct mac_iveiv_entry iveiv_entry;
  320. u32 offset;
  321. u32 reg;
  322. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  323. rt2800_register_read(rt2x00dev, offset, &reg);
  324. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  325. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  326. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  327. (crypto->cmd == SET_KEY) * crypto->cipher);
  328. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  329. (crypto->cmd == SET_KEY) * crypto->bssidx);
  330. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  331. rt2800_register_write(rt2x00dev, offset, reg);
  332. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  333. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  334. if ((crypto->cipher == CIPHER_TKIP) ||
  335. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  336. (crypto->cipher == CIPHER_AES))
  337. iveiv_entry.iv[3] |= 0x20;
  338. iveiv_entry.iv[3] |= key->keyidx << 6;
  339. rt2800_register_multiwrite(rt2x00dev, offset,
  340. &iveiv_entry, sizeof(iveiv_entry));
  341. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  342. memset(&wcid_entry, 0, sizeof(wcid_entry));
  343. if (crypto->cmd == SET_KEY)
  344. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  345. rt2800_register_multiwrite(rt2x00dev, offset,
  346. &wcid_entry, sizeof(wcid_entry));
  347. }
  348. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  349. struct rt2x00lib_crypto *crypto,
  350. struct ieee80211_key_conf *key)
  351. {
  352. struct hw_key_entry key_entry;
  353. struct rt2x00_field32 field;
  354. u32 offset;
  355. u32 reg;
  356. if (crypto->cmd == SET_KEY) {
  357. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  358. memcpy(key_entry.key, crypto->key,
  359. sizeof(key_entry.key));
  360. memcpy(key_entry.tx_mic, crypto->tx_mic,
  361. sizeof(key_entry.tx_mic));
  362. memcpy(key_entry.rx_mic, crypto->rx_mic,
  363. sizeof(key_entry.rx_mic));
  364. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  365. rt2800_register_multiwrite(rt2x00dev, offset,
  366. &key_entry, sizeof(key_entry));
  367. }
  368. /*
  369. * The cipher types are stored over multiple registers
  370. * starting with SHARED_KEY_MODE_BASE each word will have
  371. * 32 bits and contains the cipher types for 2 bssidx each.
  372. * Using the correct defines correctly will cause overhead,
  373. * so just calculate the correct offset.
  374. */
  375. field.bit_offset = 4 * (key->hw_key_idx % 8);
  376. field.bit_mask = 0x7 << field.bit_offset;
  377. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  378. rt2800_register_read(rt2x00dev, offset, &reg);
  379. rt2x00_set_field32(&reg, field,
  380. (crypto->cmd == SET_KEY) * crypto->cipher);
  381. rt2800_register_write(rt2x00dev, offset, reg);
  382. /*
  383. * Update WCID information
  384. */
  385. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  386. return 0;
  387. }
  388. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  389. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  390. struct rt2x00lib_crypto *crypto,
  391. struct ieee80211_key_conf *key)
  392. {
  393. struct hw_key_entry key_entry;
  394. u32 offset;
  395. if (crypto->cmd == SET_KEY) {
  396. /*
  397. * 1 pairwise key is possible per AID, this means that the AID
  398. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  399. * last possible shared key entry.
  400. */
  401. if (crypto->aid > (256 - 32))
  402. return -ENOSPC;
  403. key->hw_key_idx = 32 + crypto->aid;
  404. memcpy(key_entry.key, crypto->key,
  405. sizeof(key_entry.key));
  406. memcpy(key_entry.tx_mic, crypto->tx_mic,
  407. sizeof(key_entry.tx_mic));
  408. memcpy(key_entry.rx_mic, crypto->rx_mic,
  409. sizeof(key_entry.rx_mic));
  410. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  411. rt2800_register_multiwrite(rt2x00dev, offset,
  412. &key_entry, sizeof(key_entry));
  413. }
  414. /*
  415. * Update WCID information
  416. */
  417. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  418. return 0;
  419. }
  420. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  421. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  422. const unsigned int filter_flags)
  423. {
  424. u32 reg;
  425. /*
  426. * Start configuration steps.
  427. * Note that the version error will always be dropped
  428. * and broadcast frames will always be accepted since
  429. * there is no filter for it at this time.
  430. */
  431. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  432. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  433. !(filter_flags & FIF_FCSFAIL));
  434. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  435. !(filter_flags & FIF_PLCPFAIL));
  436. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  437. !(filter_flags & FIF_PROMISC_IN_BSS));
  438. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  439. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  440. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  441. !(filter_flags & FIF_ALLMULTI));
  442. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  443. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  444. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  445. !(filter_flags & FIF_CONTROL));
  446. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  447. !(filter_flags & FIF_CONTROL));
  448. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  449. !(filter_flags & FIF_CONTROL));
  450. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  451. !(filter_flags & FIF_CONTROL));
  452. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  453. !(filter_flags & FIF_CONTROL));
  454. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  455. !(filter_flags & FIF_PSPOLL));
  456. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  457. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  458. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  459. !(filter_flags & FIF_CONTROL));
  460. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  461. }
  462. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  463. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  464. struct rt2x00intf_conf *conf, const unsigned int flags)
  465. {
  466. unsigned int beacon_base;
  467. u32 reg;
  468. if (flags & CONFIG_UPDATE_TYPE) {
  469. /*
  470. * Clear current synchronisation setup.
  471. * For the Beacon base registers we only need to clear
  472. * the first byte since that byte contains the VALID and OWNER
  473. * bits which (when set to 0) will invalidate the entire beacon.
  474. */
  475. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  476. rt2800_register_write(rt2x00dev, beacon_base, 0);
  477. /*
  478. * Enable synchronisation.
  479. */
  480. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  481. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  482. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  483. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  484. (conf->sync == TSF_SYNC_BEACON));
  485. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  486. }
  487. if (flags & CONFIG_UPDATE_MAC) {
  488. reg = le32_to_cpu(conf->mac[1]);
  489. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  490. conf->mac[1] = cpu_to_le32(reg);
  491. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  492. conf->mac, sizeof(conf->mac));
  493. }
  494. if (flags & CONFIG_UPDATE_BSSID) {
  495. reg = le32_to_cpu(conf->bssid[1]);
  496. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
  497. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  498. conf->bssid[1] = cpu_to_le32(reg);
  499. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  500. conf->bssid, sizeof(conf->bssid));
  501. }
  502. }
  503. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  504. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  505. {
  506. u32 reg;
  507. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  508. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
  509. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  510. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  511. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  512. !!erp->short_preamble);
  513. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  514. !!erp->short_preamble);
  515. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  516. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  517. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  518. erp->cts_protection ? 2 : 0);
  519. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  520. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  521. erp->basic_rates);
  522. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  523. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  524. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  525. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  526. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  527. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  528. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
  529. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
  530. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  531. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  532. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  533. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  534. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  535. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  536. erp->beacon_int * 16);
  537. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  538. }
  539. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  540. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  541. {
  542. u8 r1;
  543. u8 r3;
  544. rt2800_bbp_read(rt2x00dev, 1, &r1);
  545. rt2800_bbp_read(rt2x00dev, 3, &r3);
  546. /*
  547. * Configure the TX antenna.
  548. */
  549. switch ((int)ant->tx) {
  550. case 1:
  551. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  552. if (rt2x00_intf_is_pci(rt2x00dev))
  553. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  554. break;
  555. case 2:
  556. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  557. break;
  558. case 3:
  559. /* Do nothing */
  560. break;
  561. }
  562. /*
  563. * Configure the RX antenna.
  564. */
  565. switch ((int)ant->rx) {
  566. case 1:
  567. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  568. break;
  569. case 2:
  570. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  571. break;
  572. case 3:
  573. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  574. break;
  575. }
  576. rt2800_bbp_write(rt2x00dev, 3, r3);
  577. rt2800_bbp_write(rt2x00dev, 1, r1);
  578. }
  579. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  580. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  581. struct rt2x00lib_conf *libconf)
  582. {
  583. u16 eeprom;
  584. short lna_gain;
  585. if (libconf->rf.channel <= 14) {
  586. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  587. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  588. } else if (libconf->rf.channel <= 64) {
  589. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  590. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  591. } else if (libconf->rf.channel <= 128) {
  592. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  593. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  594. } else {
  595. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  596. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  597. }
  598. rt2x00dev->lna_gain = lna_gain;
  599. }
  600. static void rt2800_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
  601. struct ieee80211_conf *conf,
  602. struct rf_channel *rf,
  603. struct channel_info *info)
  604. {
  605. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  606. if (rt2x00dev->default_ant.tx == 1)
  607. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  608. if (rt2x00dev->default_ant.rx == 1) {
  609. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  610. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  611. } else if (rt2x00dev->default_ant.rx == 2)
  612. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  613. if (rf->channel > 14) {
  614. /*
  615. * When TX power is below 0, we should increase it by 7 to
  616. * make it a positive value (Minumum value is -7).
  617. * However this means that values between 0 and 7 have
  618. * double meaning, and we should set a 7DBm boost flag.
  619. */
  620. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  621. (info->tx_power1 >= 0));
  622. if (info->tx_power1 < 0)
  623. info->tx_power1 += 7;
  624. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  625. TXPOWER_A_TO_DEV(info->tx_power1));
  626. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  627. (info->tx_power2 >= 0));
  628. if (info->tx_power2 < 0)
  629. info->tx_power2 += 7;
  630. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  631. TXPOWER_A_TO_DEV(info->tx_power2));
  632. } else {
  633. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  634. TXPOWER_G_TO_DEV(info->tx_power1));
  635. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  636. TXPOWER_G_TO_DEV(info->tx_power2));
  637. }
  638. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  639. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  640. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  641. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  642. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  643. udelay(200);
  644. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  645. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  646. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  647. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  648. udelay(200);
  649. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  650. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  651. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  652. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  653. }
  654. static void rt2800_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
  655. struct ieee80211_conf *conf,
  656. struct rf_channel *rf,
  657. struct channel_info *info)
  658. {
  659. u8 rfcsr;
  660. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  661. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  662. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  663. rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
  664. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  665. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  666. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  667. TXPOWER_G_TO_DEV(info->tx_power1));
  668. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  669. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  670. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  671. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  672. rt2800_rfcsr_write(rt2x00dev, 24,
  673. rt2x00dev->calibration[conf_is_ht40(conf)]);
  674. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  675. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  676. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  677. }
  678. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  679. struct ieee80211_conf *conf,
  680. struct rf_channel *rf,
  681. struct channel_info *info)
  682. {
  683. u32 reg;
  684. unsigned int tx_pin;
  685. u8 bbp;
  686. if ((rt2x00_rt(&rt2x00dev->chip, RT3070) ||
  687. rt2x00_rt(&rt2x00dev->chip, RT3090)) &&
  688. (rt2x00_rf(&rt2x00dev->chip, RF2020) ||
  689. rt2x00_rf(&rt2x00dev->chip, RF3020) ||
  690. rt2x00_rf(&rt2x00dev->chip, RF3021) ||
  691. rt2x00_rf(&rt2x00dev->chip, RF3022)))
  692. rt2800_config_channel_rt3x(rt2x00dev, conf, rf, info);
  693. else
  694. rt2800_config_channel_rt2x(rt2x00dev, conf, rf, info);
  695. /*
  696. * Change BBP settings
  697. */
  698. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  699. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  700. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  701. rt2800_bbp_write(rt2x00dev, 86, 0);
  702. if (rf->channel <= 14) {
  703. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  704. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  705. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  706. } else {
  707. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  708. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  709. }
  710. } else {
  711. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  712. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  713. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  714. else
  715. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  716. }
  717. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  718. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
  719. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  720. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  721. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  722. tx_pin = 0;
  723. /* Turn on unused PA or LNA when not using 1T or 1R */
  724. if (rt2x00dev->default_ant.tx != 1) {
  725. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  726. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  727. }
  728. /* Turn on unused PA or LNA when not using 1T or 1R */
  729. if (rt2x00dev->default_ant.rx != 1) {
  730. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  731. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  732. }
  733. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  734. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  735. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  736. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  737. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  738. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  739. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  740. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  741. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  742. rt2800_bbp_write(rt2x00dev, 4, bbp);
  743. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  744. rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
  745. rt2800_bbp_write(rt2x00dev, 3, bbp);
  746. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
  747. if (conf_is_ht40(conf)) {
  748. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  749. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  750. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  751. } else {
  752. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  753. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  754. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  755. }
  756. }
  757. msleep(1);
  758. }
  759. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  760. const int txpower)
  761. {
  762. u32 reg;
  763. u32 value = TXPOWER_G_TO_DEV(txpower);
  764. u8 r1;
  765. rt2800_bbp_read(rt2x00dev, 1, &r1);
  766. rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
  767. rt2800_bbp_write(rt2x00dev, 1, r1);
  768. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  769. rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
  770. rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
  771. rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
  772. rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
  773. rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
  774. rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
  775. rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
  776. rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
  777. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
  778. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  779. rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
  780. rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
  781. rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
  782. rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
  783. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
  784. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
  785. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
  786. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
  787. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
  788. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  789. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
  790. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
  791. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
  792. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
  793. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
  794. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
  795. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
  796. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
  797. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
  798. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  799. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
  800. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
  801. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
  802. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
  803. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
  804. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
  805. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
  806. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
  807. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
  808. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  809. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
  810. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
  811. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
  812. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
  813. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
  814. }
  815. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  816. struct rt2x00lib_conf *libconf)
  817. {
  818. u32 reg;
  819. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  820. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  821. libconf->conf->short_frame_max_tx_count);
  822. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  823. libconf->conf->long_frame_max_tx_count);
  824. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  825. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  826. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  827. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  828. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  829. }
  830. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  831. struct rt2x00lib_conf *libconf)
  832. {
  833. enum dev_state state =
  834. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  835. STATE_SLEEP : STATE_AWAKE;
  836. u32 reg;
  837. if (state == STATE_SLEEP) {
  838. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  839. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  840. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  841. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  842. libconf->conf->listen_interval - 1);
  843. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  844. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  845. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  846. } else {
  847. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  848. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  849. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  850. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  851. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  852. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  853. }
  854. }
  855. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  856. struct rt2x00lib_conf *libconf,
  857. const unsigned int flags)
  858. {
  859. /* Always recalculate LNA gain before changing configuration */
  860. rt2800_config_lna_gain(rt2x00dev, libconf);
  861. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  862. rt2800_config_channel(rt2x00dev, libconf->conf,
  863. &libconf->rf, &libconf->channel);
  864. if (flags & IEEE80211_CONF_CHANGE_POWER)
  865. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  866. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  867. rt2800_config_retry_limit(rt2x00dev, libconf);
  868. if (flags & IEEE80211_CONF_CHANGE_PS)
  869. rt2800_config_ps(rt2x00dev, libconf);
  870. }
  871. EXPORT_SYMBOL_GPL(rt2800_config);
  872. /*
  873. * Link tuning
  874. */
  875. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  876. {
  877. u32 reg;
  878. /*
  879. * Update FCS error count from register.
  880. */
  881. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  882. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  883. }
  884. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  885. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  886. {
  887. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  888. if (rt2x00_intf_is_usb(rt2x00dev) &&
  889. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION)
  890. return 0x1c + (2 * rt2x00dev->lna_gain);
  891. else
  892. return 0x2e + rt2x00dev->lna_gain;
  893. }
  894. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  895. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  896. else
  897. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  898. }
  899. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  900. struct link_qual *qual, u8 vgc_level)
  901. {
  902. if (qual->vgc_level != vgc_level) {
  903. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  904. qual->vgc_level = vgc_level;
  905. qual->vgc_level_reg = vgc_level;
  906. }
  907. }
  908. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  909. {
  910. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  911. }
  912. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  913. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  914. const u32 count)
  915. {
  916. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
  917. return;
  918. /*
  919. * When RSSI is better then -80 increase VGC level with 0x10
  920. */
  921. rt2800_set_vgc(rt2x00dev, qual,
  922. rt2800_get_default_vgc(rt2x00dev) +
  923. ((qual->rssi > -80) * 0x10));
  924. }
  925. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  926. /*
  927. * Initialization functions.
  928. */
  929. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  930. {
  931. u32 reg;
  932. unsigned int i;
  933. if (rt2x00_intf_is_usb(rt2x00dev)) {
  934. /*
  935. * Wait until BBP and RF are ready.
  936. */
  937. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  938. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  939. if (reg && reg != ~0)
  940. break;
  941. msleep(1);
  942. }
  943. if (i == REGISTER_BUSY_COUNT) {
  944. ERROR(rt2x00dev, "Unstable hardware.\n");
  945. return -EBUSY;
  946. }
  947. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  948. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
  949. reg & ~0x00002000);
  950. } else if (rt2x00_intf_is_pci(rt2x00dev))
  951. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  952. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  953. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  954. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  955. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  956. if (rt2x00_intf_is_usb(rt2x00dev)) {
  957. rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
  958. #ifdef CONFIG_RT2800USB
  959. rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
  960. USB_MODE_RESET, REGISTER_TIMEOUT);
  961. #endif
  962. }
  963. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  964. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  965. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  966. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  967. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  968. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  969. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  970. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  971. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  972. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  973. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  974. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  975. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  976. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  977. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  978. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  979. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  980. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  981. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  982. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  983. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  984. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  985. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  986. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  987. if (rt2x00_intf_is_usb(rt2x00dev) &&
  988. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
  989. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  990. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  991. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  992. } else {
  993. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  994. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  995. }
  996. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  997. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  998. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  999. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1000. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1001. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1002. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1003. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1004. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1005. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1006. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1007. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1008. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1009. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1010. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1011. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1012. if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
  1013. rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
  1014. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1015. else
  1016. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1017. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1018. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1019. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1020. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1021. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1022. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1023. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1024. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1025. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1026. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1027. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1028. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1029. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
  1030. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1031. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1032. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1033. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1034. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1035. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1036. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1037. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1038. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1039. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1040. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
  1041. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1042. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1043. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1044. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1045. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1046. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1047. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1048. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1049. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1050. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1051. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1052. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1053. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1054. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1055. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1056. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1057. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1058. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1059. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1060. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1061. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1062. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1063. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  1064. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1065. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1066. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1067. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1068. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1069. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1070. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1071. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1072. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1073. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1074. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1075. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1076. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1077. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1078. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1079. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1080. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1081. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1082. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1083. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1084. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1085. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1086. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1087. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1088. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1089. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1090. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1091. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1092. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1093. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1094. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1095. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1096. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1097. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1098. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1099. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1100. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1101. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1102. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1103. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1104. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1105. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1106. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1107. }
  1108. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1109. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1110. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1111. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1112. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1113. IEEE80211_MAX_RTS_THRESHOLD);
  1114. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1115. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1116. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1117. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1118. /*
  1119. * ASIC will keep garbage value after boot, clear encryption keys.
  1120. */
  1121. for (i = 0; i < 4; i++)
  1122. rt2800_register_write(rt2x00dev,
  1123. SHARED_KEY_MODE_ENTRY(i), 0);
  1124. for (i = 0; i < 256; i++) {
  1125. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1126. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1127. wcid, sizeof(wcid));
  1128. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1129. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1130. }
  1131. /*
  1132. * Clear all beacons
  1133. * For the Beacon base registers we only need to clear
  1134. * the first byte since that byte contains the VALID and OWNER
  1135. * bits which (when set to 0) will invalidate the entire beacon.
  1136. */
  1137. rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1138. rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1139. rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1140. rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1141. rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
  1142. rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
  1143. rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
  1144. rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
  1145. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1146. rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
  1147. rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
  1148. rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
  1149. }
  1150. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1151. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1152. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1153. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1154. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1155. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1156. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1157. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1158. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1159. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1160. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1161. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1162. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1163. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1164. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1165. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1166. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1167. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1168. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1169. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1170. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1171. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1172. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1173. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1174. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1175. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1176. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1177. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1178. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1179. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1180. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1181. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1182. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1183. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1184. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1185. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1186. /*
  1187. * We must clear the error counters.
  1188. * These registers are cleared on read,
  1189. * so we may pass a useless variable to store the value.
  1190. */
  1191. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1192. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1193. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1194. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1195. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1196. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1197. return 0;
  1198. }
  1199. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1200. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1201. {
  1202. unsigned int i;
  1203. u32 reg;
  1204. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1205. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1206. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1207. return 0;
  1208. udelay(REGISTER_BUSY_DELAY);
  1209. }
  1210. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1211. return -EACCES;
  1212. }
  1213. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1214. {
  1215. unsigned int i;
  1216. u8 value;
  1217. /*
  1218. * BBP was enabled after firmware was loaded,
  1219. * but we need to reactivate it now.
  1220. */
  1221. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1222. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1223. msleep(1);
  1224. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1225. rt2800_bbp_read(rt2x00dev, 0, &value);
  1226. if ((value != 0xff) && (value != 0x00))
  1227. return 0;
  1228. udelay(REGISTER_BUSY_DELAY);
  1229. }
  1230. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1231. return -EACCES;
  1232. }
  1233. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1234. {
  1235. unsigned int i;
  1236. u16 eeprom;
  1237. u8 reg_id;
  1238. u8 value;
  1239. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1240. rt2800_wait_bbp_ready(rt2x00dev)))
  1241. return -EACCES;
  1242. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1243. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1244. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1245. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1246. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1247. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1248. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1249. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1250. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1251. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1252. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1253. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1254. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1255. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1256. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
  1257. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1258. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1259. }
  1260. if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
  1261. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1262. if (rt2x00_intf_is_usb(rt2x00dev) &&
  1263. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
  1264. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1265. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1266. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1267. }
  1268. if (rt2x00_intf_is_pci(rt2x00dev) &&
  1269. rt2x00_rt(&rt2x00dev->chip, RT3052)) {
  1270. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1271. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1272. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1273. }
  1274. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1275. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1276. if (eeprom != 0xffff && eeprom != 0x0000) {
  1277. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1278. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1279. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1280. }
  1281. }
  1282. return 0;
  1283. }
  1284. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1285. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1286. bool bw40, u8 rfcsr24, u8 filter_target)
  1287. {
  1288. unsigned int i;
  1289. u8 bbp;
  1290. u8 rfcsr;
  1291. u8 passband;
  1292. u8 stopband;
  1293. u8 overtuned = 0;
  1294. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1295. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1296. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1297. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1298. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1299. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1300. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1301. /*
  1302. * Set power & frequency of passband test tone
  1303. */
  1304. rt2800_bbp_write(rt2x00dev, 24, 0);
  1305. for (i = 0; i < 100; i++) {
  1306. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1307. msleep(1);
  1308. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1309. if (passband)
  1310. break;
  1311. }
  1312. /*
  1313. * Set power & frequency of stopband test tone
  1314. */
  1315. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1316. for (i = 0; i < 100; i++) {
  1317. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1318. msleep(1);
  1319. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1320. if ((passband - stopband) <= filter_target) {
  1321. rfcsr24++;
  1322. overtuned += ((passband - stopband) == filter_target);
  1323. } else
  1324. break;
  1325. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1326. }
  1327. rfcsr24 -= !!overtuned;
  1328. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1329. return rfcsr24;
  1330. }
  1331. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1332. {
  1333. u8 rfcsr;
  1334. u8 bbp;
  1335. if (rt2x00_intf_is_usb(rt2x00dev) &&
  1336. rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
  1337. return 0;
  1338. if (rt2x00_intf_is_pci(rt2x00dev)) {
  1339. if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
  1340. !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
  1341. !rt2x00_rf(&rt2x00dev->chip, RF3022))
  1342. return 0;
  1343. }
  1344. /*
  1345. * Init RF calibration.
  1346. */
  1347. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1348. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1349. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1350. msleep(1);
  1351. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1352. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1353. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1354. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1355. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1356. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1357. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1358. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1359. rt2800_rfcsr_write(rt2x00dev, 10, 0x71);
  1360. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1361. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1362. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1363. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1364. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1365. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1366. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1367. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1368. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1369. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1370. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1371. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1372. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1373. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1374. } else if (rt2x00_intf_is_pci(rt2x00dev)) {
  1375. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1376. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1377. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1378. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1379. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1380. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1381. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1382. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1383. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1384. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1385. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1386. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1387. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1388. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1389. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1390. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1391. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1392. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1393. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1394. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1395. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1396. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1397. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1398. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1399. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1400. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1401. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1402. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1403. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1404. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1405. }
  1406. /*
  1407. * Set RX Filter calibration for 20MHz and 40MHz
  1408. */
  1409. rt2x00dev->calibration[0] =
  1410. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1411. rt2x00dev->calibration[1] =
  1412. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1413. /*
  1414. * Set back to initial state
  1415. */
  1416. rt2800_bbp_write(rt2x00dev, 24, 0);
  1417. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1418. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1419. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1420. /*
  1421. * set BBP back to BW20
  1422. */
  1423. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1424. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1425. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1426. return 0;
  1427. }
  1428. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1429. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1430. {
  1431. u32 reg;
  1432. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1433. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1434. }
  1435. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1436. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1437. {
  1438. u32 reg;
  1439. mutex_lock(&rt2x00dev->csr_mutex);
  1440. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  1441. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1442. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1443. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1444. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  1445. /* Wait until the EEPROM has been loaded */
  1446. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1447. /* Apparently the data is read from end to start */
  1448. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  1449. (u32 *)&rt2x00dev->eeprom[i]);
  1450. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  1451. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1452. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  1453. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1454. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  1455. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1456. mutex_unlock(&rt2x00dev->csr_mutex);
  1457. }
  1458. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1459. {
  1460. unsigned int i;
  1461. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1462. rt2800_efuse_read(rt2x00dev, i);
  1463. }
  1464. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1465. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1466. {
  1467. u16 word;
  1468. u8 *mac;
  1469. u8 default_lna_gain;
  1470. /*
  1471. * Start validation of the data that has been read.
  1472. */
  1473. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1474. if (!is_valid_ether_addr(mac)) {
  1475. random_ether_addr(mac);
  1476. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1477. }
  1478. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1479. if (word == 0xffff) {
  1480. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1481. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1482. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1483. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1484. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1485. } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
  1486. /*
  1487. * There is a max of 2 RX streams for RT28x0 series
  1488. */
  1489. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1490. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1491. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1492. }
  1493. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1494. if (word == 0xffff) {
  1495. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1496. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1497. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1498. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1499. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1500. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1501. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1502. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1503. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1504. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1505. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1506. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1507. }
  1508. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1509. if ((word & 0x00ff) == 0x00ff) {
  1510. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1511. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1512. LED_MODE_TXRX_ACTIVITY);
  1513. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1514. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1515. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1516. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1517. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1518. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1519. }
  1520. /*
  1521. * During the LNA validation we are going to use
  1522. * lna0 as correct value. Note that EEPROM_LNA
  1523. * is never validated.
  1524. */
  1525. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1526. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1527. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1528. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1529. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1530. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1531. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1532. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1533. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1534. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1535. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1536. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1537. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1538. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1539. default_lna_gain);
  1540. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1541. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1542. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1543. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  1544. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  1545. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  1546. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  1547. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  1548. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  1549. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  1550. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  1551. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  1552. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  1553. default_lna_gain);
  1554. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  1555. return 0;
  1556. }
  1557. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  1558. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1559. {
  1560. u32 reg;
  1561. u16 value;
  1562. u16 eeprom;
  1563. /*
  1564. * Read EEPROM word for configuration.
  1565. */
  1566. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1567. /*
  1568. * Identify RF chipset.
  1569. */
  1570. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1571. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1572. rt2x00_set_chip_rf(rt2x00dev, value, reg);
  1573. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1574. struct rt2x00_chip *chip = &rt2x00dev->chip;
  1575. /*
  1576. * The check for rt2860 is not a typo, some rt2870 hardware
  1577. * identifies itself as rt2860 in the CSR register.
  1578. */
  1579. if (rt2x00_check_rev(chip, 0xfff00000, 0x28600000) ||
  1580. rt2x00_check_rev(chip, 0xfff00000, 0x28700000) ||
  1581. rt2x00_check_rev(chip, 0xfff00000, 0x28800000)) {
  1582. rt2x00_set_chip_rt(rt2x00dev, RT2870);
  1583. } else if (rt2x00_check_rev(chip, 0xffff0000, 0x30700000)) {
  1584. rt2x00_set_chip_rt(rt2x00dev, RT3070);
  1585. } else {
  1586. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1587. return -ENODEV;
  1588. }
  1589. }
  1590. rt2x00_print_chip(rt2x00dev);
  1591. if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
  1592. !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
  1593. !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
  1594. !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
  1595. !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
  1596. !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
  1597. !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
  1598. !rt2x00_rf(&rt2x00dev->chip, RF3022)) {
  1599. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1600. return -ENODEV;
  1601. }
  1602. /*
  1603. * Identify default antenna configuration.
  1604. */
  1605. rt2x00dev->default_ant.tx =
  1606. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  1607. rt2x00dev->default_ant.rx =
  1608. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  1609. /*
  1610. * Read frequency offset and RF programming sequence.
  1611. */
  1612. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1613. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1614. /*
  1615. * Read external LNA informations.
  1616. */
  1617. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1618. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1619. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1620. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1621. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1622. /*
  1623. * Detect if this device has an hardware controlled radio.
  1624. */
  1625. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  1626. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1627. /*
  1628. * Store led settings, for correct led behaviour.
  1629. */
  1630. #ifdef CONFIG_RT2X00_LIB_LEDS
  1631. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1632. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  1633. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  1634. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  1635. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1636. return 0;
  1637. }
  1638. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  1639. /*
  1640. * RF value list for rt28x0
  1641. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  1642. */
  1643. static const struct rf_channel rf_vals[] = {
  1644. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  1645. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  1646. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  1647. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  1648. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  1649. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  1650. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  1651. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  1652. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  1653. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  1654. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  1655. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  1656. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  1657. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  1658. /* 802.11 UNI / HyperLan 2 */
  1659. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  1660. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  1661. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  1662. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  1663. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  1664. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  1665. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  1666. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  1667. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  1668. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  1669. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  1670. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  1671. /* 802.11 HyperLan 2 */
  1672. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  1673. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  1674. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  1675. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  1676. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  1677. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  1678. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  1679. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  1680. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  1681. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  1682. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  1683. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  1684. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  1685. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  1686. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  1687. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  1688. /* 802.11 UNII */
  1689. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  1690. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  1691. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  1692. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  1693. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  1694. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  1695. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  1696. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  1697. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  1698. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  1699. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  1700. /* 802.11 Japan */
  1701. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  1702. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  1703. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  1704. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  1705. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  1706. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  1707. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  1708. };
  1709. /*
  1710. * RF value list for rt3070
  1711. * Supports: 2.4 GHz
  1712. */
  1713. static const struct rf_channel rf_vals_302x[] = {
  1714. {1, 241, 2, 2 },
  1715. {2, 241, 2, 7 },
  1716. {3, 242, 2, 2 },
  1717. {4, 242, 2, 7 },
  1718. {5, 243, 2, 2 },
  1719. {6, 243, 2, 7 },
  1720. {7, 244, 2, 2 },
  1721. {8, 244, 2, 7 },
  1722. {9, 245, 2, 2 },
  1723. {10, 245, 2, 7 },
  1724. {11, 246, 2, 2 },
  1725. {12, 246, 2, 7 },
  1726. {13, 247, 2, 2 },
  1727. {14, 248, 2, 4 },
  1728. };
  1729. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1730. {
  1731. struct rt2x00_chip *chip = &rt2x00dev->chip;
  1732. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1733. struct channel_info *info;
  1734. char *tx_power1;
  1735. char *tx_power2;
  1736. unsigned int i;
  1737. u16 eeprom;
  1738. /*
  1739. * Initialize all hw fields.
  1740. */
  1741. rt2x00dev->hw->flags =
  1742. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1743. IEEE80211_HW_SIGNAL_DBM |
  1744. IEEE80211_HW_SUPPORTS_PS |
  1745. IEEE80211_HW_PS_NULLFUNC_STACK;
  1746. if (rt2x00_intf_is_usb(rt2x00dev))
  1747. rt2x00dev->hw->extra_tx_headroom =
  1748. TXINFO_DESC_SIZE + TXWI_DESC_SIZE;
  1749. else if (rt2x00_intf_is_pci(rt2x00dev))
  1750. rt2x00dev->hw->extra_tx_headroom = TXWI_DESC_SIZE;
  1751. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1752. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1753. rt2x00_eeprom_addr(rt2x00dev,
  1754. EEPROM_MAC_ADDR_0));
  1755. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1756. /*
  1757. * Initialize hw_mode information.
  1758. */
  1759. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1760. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1761. if (rt2x00_rf(chip, RF2820) ||
  1762. rt2x00_rf(chip, RF2720) ||
  1763. (rt2x00_intf_is_pci(rt2x00dev) && rt2x00_rf(chip, RF3052))) {
  1764. spec->num_channels = 14;
  1765. spec->channels = rf_vals;
  1766. } else if (rt2x00_rf(chip, RF2850) || rt2x00_rf(chip, RF2750)) {
  1767. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1768. spec->num_channels = ARRAY_SIZE(rf_vals);
  1769. spec->channels = rf_vals;
  1770. } else if (rt2x00_rf(chip, RF3020) ||
  1771. rt2x00_rf(chip, RF2020) ||
  1772. rt2x00_rf(chip, RF3021) ||
  1773. rt2x00_rf(chip, RF3022)) {
  1774. spec->num_channels = ARRAY_SIZE(rf_vals_302x);
  1775. spec->channels = rf_vals_302x;
  1776. }
  1777. /*
  1778. * Initialize HT information.
  1779. */
  1780. spec->ht.ht_supported = true;
  1781. spec->ht.cap =
  1782. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  1783. IEEE80211_HT_CAP_GRN_FLD |
  1784. IEEE80211_HT_CAP_SGI_20 |
  1785. IEEE80211_HT_CAP_SGI_40 |
  1786. IEEE80211_HT_CAP_TX_STBC |
  1787. IEEE80211_HT_CAP_RX_STBC |
  1788. IEEE80211_HT_CAP_PSMP_SUPPORT;
  1789. spec->ht.ampdu_factor = 3;
  1790. spec->ht.ampdu_density = 4;
  1791. spec->ht.mcs.tx_params =
  1792. IEEE80211_HT_MCS_TX_DEFINED |
  1793. IEEE80211_HT_MCS_TX_RX_DIFF |
  1794. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  1795. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  1796. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  1797. case 3:
  1798. spec->ht.mcs.rx_mask[2] = 0xff;
  1799. case 2:
  1800. spec->ht.mcs.rx_mask[1] = 0xff;
  1801. case 1:
  1802. spec->ht.mcs.rx_mask[0] = 0xff;
  1803. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  1804. break;
  1805. }
  1806. /*
  1807. * Create channel information array
  1808. */
  1809. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1810. if (!info)
  1811. return -ENOMEM;
  1812. spec->channels_info = info;
  1813. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  1814. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  1815. for (i = 0; i < 14; i++) {
  1816. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  1817. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  1818. }
  1819. if (spec->num_channels > 14) {
  1820. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  1821. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  1822. for (i = 14; i < spec->num_channels; i++) {
  1823. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  1824. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  1825. }
  1826. }
  1827. return 0;
  1828. }
  1829. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  1830. /*
  1831. * IEEE80211 stack callback functions.
  1832. */
  1833. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  1834. u32 *iv32, u16 *iv16)
  1835. {
  1836. struct rt2x00_dev *rt2x00dev = hw->priv;
  1837. struct mac_iveiv_entry iveiv_entry;
  1838. u32 offset;
  1839. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  1840. rt2800_register_multiread(rt2x00dev, offset,
  1841. &iveiv_entry, sizeof(iveiv_entry));
  1842. memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
  1843. memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
  1844. }
  1845. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  1846. {
  1847. struct rt2x00_dev *rt2x00dev = hw->priv;
  1848. u32 reg;
  1849. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  1850. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1851. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  1852. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1853. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1854. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  1855. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1856. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1857. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  1858. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1859. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1860. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  1861. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1862. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1863. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  1864. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1865. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1866. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  1867. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1868. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1869. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  1870. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1871. return 0;
  1872. }
  1873. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  1874. const struct ieee80211_tx_queue_params *params)
  1875. {
  1876. struct rt2x00_dev *rt2x00dev = hw->priv;
  1877. struct data_queue *queue;
  1878. struct rt2x00_field32 field;
  1879. int retval;
  1880. u32 reg;
  1881. u32 offset;
  1882. /*
  1883. * First pass the configuration through rt2x00lib, that will
  1884. * update the queue settings and validate the input. After that
  1885. * we are free to update the registers based on the value
  1886. * in the queue parameter.
  1887. */
  1888. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  1889. if (retval)
  1890. return retval;
  1891. /*
  1892. * We only need to perform additional register initialization
  1893. * for WMM queues/
  1894. */
  1895. if (queue_idx >= 4)
  1896. return 0;
  1897. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1898. /* Update WMM TXOP register */
  1899. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  1900. field.bit_offset = (queue_idx & 1) * 16;
  1901. field.bit_mask = 0xffff << field.bit_offset;
  1902. rt2800_register_read(rt2x00dev, offset, &reg);
  1903. rt2x00_set_field32(&reg, field, queue->txop);
  1904. rt2800_register_write(rt2x00dev, offset, reg);
  1905. /* Update WMM registers */
  1906. field.bit_offset = queue_idx * 4;
  1907. field.bit_mask = 0xf << field.bit_offset;
  1908. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  1909. rt2x00_set_field32(&reg, field, queue->aifs);
  1910. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  1911. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  1912. rt2x00_set_field32(&reg, field, queue->cw_min);
  1913. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  1914. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  1915. rt2x00_set_field32(&reg, field, queue->cw_max);
  1916. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  1917. /* Update EDCA registers */
  1918. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  1919. rt2800_register_read(rt2x00dev, offset, &reg);
  1920. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  1921. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  1922. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  1923. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  1924. rt2800_register_write(rt2x00dev, offset, reg);
  1925. return 0;
  1926. }
  1927. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  1928. {
  1929. struct rt2x00_dev *rt2x00dev = hw->priv;
  1930. u64 tsf;
  1931. u32 reg;
  1932. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  1933. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  1934. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  1935. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  1936. return tsf;
  1937. }
  1938. const struct ieee80211_ops rt2800_mac80211_ops = {
  1939. .tx = rt2x00mac_tx,
  1940. .start = rt2x00mac_start,
  1941. .stop = rt2x00mac_stop,
  1942. .add_interface = rt2x00mac_add_interface,
  1943. .remove_interface = rt2x00mac_remove_interface,
  1944. .config = rt2x00mac_config,
  1945. .configure_filter = rt2x00mac_configure_filter,
  1946. .set_tim = rt2x00mac_set_tim,
  1947. .set_key = rt2x00mac_set_key,
  1948. .get_stats = rt2x00mac_get_stats,
  1949. .get_tkip_seq = rt2800_get_tkip_seq,
  1950. .set_rts_threshold = rt2800_set_rts_threshold,
  1951. .bss_info_changed = rt2x00mac_bss_info_changed,
  1952. .conf_tx = rt2800_conf_tx,
  1953. .get_tx_stats = rt2x00mac_get_tx_stats,
  1954. .get_tsf = rt2800_get_tsf,
  1955. .rfkill_poll = rt2x00mac_rfkill_poll,
  1956. };
  1957. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);