iwl-core.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <net/mac80211.h>
  32. #include "iwl-eeprom.h"
  33. #include "iwl-dev.h" /* FIXME: remove */
  34. #include "iwl-debug.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-power.h"
  38. #include "iwl-sta.h"
  39. #include "iwl-helpers.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  43. MODULE_LICENSE("GPL");
  44. static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
  45. {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
  46. 0, COEX_UNASSOC_IDLE_FLAGS},
  47. {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
  48. 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
  49. {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
  50. 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
  51. {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
  52. 0, COEX_CALIBRATION_FLAGS},
  53. {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
  54. 0, COEX_PERIODIC_CALIBRATION_FLAGS},
  55. {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
  56. 0, COEX_CONNECTION_ESTAB_FLAGS},
  57. {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
  58. 0, COEX_ASSOCIATED_IDLE_FLAGS},
  59. {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
  60. 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
  61. {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
  62. 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
  63. {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
  64. 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
  65. {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
  66. {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
  67. {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
  68. 0, COEX_STAND_ALONE_DEBUG_FLAGS},
  69. {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
  70. 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
  71. {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
  72. {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
  73. };
  74. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  75. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  76. IWL_RATE_SISO_##s##M_PLCP, \
  77. IWL_RATE_MIMO2_##s##M_PLCP,\
  78. IWL_RATE_MIMO3_##s##M_PLCP,\
  79. IWL_RATE_##r##M_IEEE, \
  80. IWL_RATE_##ip##M_INDEX, \
  81. IWL_RATE_##in##M_INDEX, \
  82. IWL_RATE_##rp##M_INDEX, \
  83. IWL_RATE_##rn##M_INDEX, \
  84. IWL_RATE_##pp##M_INDEX, \
  85. IWL_RATE_##np##M_INDEX }
  86. u32 iwl_debug_level;
  87. EXPORT_SYMBOL(iwl_debug_level);
  88. static irqreturn_t iwl_isr(int irq, void *data);
  89. /*
  90. * Parameter order:
  91. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  92. *
  93. * If there isn't a valid next or previous rate then INV is used which
  94. * maps to IWL_RATE_INVALID
  95. *
  96. */
  97. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  98. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  99. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  100. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  101. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  102. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  103. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  104. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  105. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  106. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  107. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  108. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  109. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  110. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  111. /* FIXME:RS: ^^ should be INV (legacy) */
  112. };
  113. EXPORT_SYMBOL(iwl_rates);
  114. /**
  115. * translate ucode response to mac80211 tx status control values
  116. */
  117. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  118. struct ieee80211_tx_info *info)
  119. {
  120. struct ieee80211_tx_rate *r = &info->control.rates[0];
  121. info->antenna_sel_tx =
  122. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  123. if (rate_n_flags & RATE_MCS_HT_MSK)
  124. r->flags |= IEEE80211_TX_RC_MCS;
  125. if (rate_n_flags & RATE_MCS_GF_MSK)
  126. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  127. if (rate_n_flags & RATE_MCS_HT40_MSK)
  128. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  129. if (rate_n_flags & RATE_MCS_DUP_MSK)
  130. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  131. if (rate_n_flags & RATE_MCS_SGI_MSK)
  132. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  133. r->idx = iwl_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  134. }
  135. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  136. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  137. {
  138. int idx = 0;
  139. /* HT rate format */
  140. if (rate_n_flags & RATE_MCS_HT_MSK) {
  141. idx = (rate_n_flags & 0xff);
  142. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  143. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  144. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  145. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  146. idx += IWL_FIRST_OFDM_RATE;
  147. /* skip 9M not supported in ht*/
  148. if (idx >= IWL_RATE_9M_INDEX)
  149. idx += 1;
  150. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  151. return idx;
  152. /* legacy rate format, search for match in table */
  153. } else {
  154. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  155. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  156. return idx;
  157. }
  158. return -1;
  159. }
  160. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  161. int iwl_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  162. {
  163. int idx = 0;
  164. int band_offset = 0;
  165. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  166. if (rate_n_flags & RATE_MCS_HT_MSK) {
  167. idx = (rate_n_flags & 0xff);
  168. return idx;
  169. /* Legacy rate format, search for match in table */
  170. } else {
  171. if (band == IEEE80211_BAND_5GHZ)
  172. band_offset = IWL_FIRST_OFDM_RATE;
  173. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  174. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  175. return idx - band_offset;
  176. }
  177. return -1;
  178. }
  179. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  180. {
  181. int i;
  182. u8 ind = ant;
  183. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  184. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  185. if (priv->hw_params.valid_tx_ant & BIT(ind))
  186. return ind;
  187. }
  188. return ant;
  189. }
  190. EXPORT_SYMBOL(iwl_toggle_tx_ant);
  191. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  192. EXPORT_SYMBOL(iwl_bcast_addr);
  193. /* This function both allocates and initializes hw and priv. */
  194. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  195. struct ieee80211_ops *hw_ops)
  196. {
  197. struct iwl_priv *priv;
  198. /* mac80211 allocates memory for this device instance, including
  199. * space for this driver's private structure */
  200. struct ieee80211_hw *hw =
  201. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  202. if (hw == NULL) {
  203. printk(KERN_ERR "%s: Can not allocate network device\n",
  204. cfg->name);
  205. goto out;
  206. }
  207. priv = hw->priv;
  208. priv->hw = hw;
  209. out:
  210. return hw;
  211. }
  212. EXPORT_SYMBOL(iwl_alloc_all);
  213. void iwl_hw_detect(struct iwl_priv *priv)
  214. {
  215. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  216. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  217. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  218. }
  219. EXPORT_SYMBOL(iwl_hw_detect);
  220. int iwl_hw_nic_init(struct iwl_priv *priv)
  221. {
  222. unsigned long flags;
  223. struct iwl_rx_queue *rxq = &priv->rxq;
  224. int ret;
  225. /* nic_init */
  226. spin_lock_irqsave(&priv->lock, flags);
  227. priv->cfg->ops->lib->apm_ops.init(priv);
  228. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  229. spin_unlock_irqrestore(&priv->lock, flags);
  230. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  231. priv->cfg->ops->lib->apm_ops.config(priv);
  232. /* Allocate the RX queue, or reset if it is already allocated */
  233. if (!rxq->bd) {
  234. ret = iwl_rx_queue_alloc(priv);
  235. if (ret) {
  236. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  237. return -ENOMEM;
  238. }
  239. } else
  240. iwl_rx_queue_reset(priv, rxq);
  241. iwl_rx_replenish(priv);
  242. iwl_rx_init(priv, rxq);
  243. spin_lock_irqsave(&priv->lock, flags);
  244. rxq->need_update = 1;
  245. iwl_rx_queue_update_write_ptr(priv, rxq);
  246. spin_unlock_irqrestore(&priv->lock, flags);
  247. /* Allocate and init all Tx and Command queues */
  248. ret = iwl_txq_ctx_reset(priv);
  249. if (ret)
  250. return ret;
  251. set_bit(STATUS_INIT, &priv->status);
  252. return 0;
  253. }
  254. EXPORT_SYMBOL(iwl_hw_nic_init);
  255. /*
  256. * QoS support
  257. */
  258. void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  259. {
  260. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  261. return;
  262. priv->qos_data.def_qos_parm.qos_flags = 0;
  263. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  264. !priv->qos_data.qos_cap.q_AP.txop_request)
  265. priv->qos_data.def_qos_parm.qos_flags |=
  266. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  267. if (priv->qos_data.qos_active)
  268. priv->qos_data.def_qos_parm.qos_flags |=
  269. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  270. if (priv->current_ht_config.is_ht)
  271. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  272. if (force || iwl_is_associated(priv)) {
  273. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  274. priv->qos_data.qos_active,
  275. priv->qos_data.def_qos_parm.qos_flags);
  276. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  277. sizeof(struct iwl_qosparam_cmd),
  278. &priv->qos_data.def_qos_parm, NULL);
  279. }
  280. }
  281. EXPORT_SYMBOL(iwl_activate_qos);
  282. /*
  283. * AC CWmin CW max AIFSN TXOP Limit TXOP Limit
  284. * (802.11b) (802.11a/g)
  285. * AC_BK 15 1023 7 0 0
  286. * AC_BE 15 1023 3 0 0
  287. * AC_VI 7 15 2 6.016ms 3.008ms
  288. * AC_VO 3 7 2 3.264ms 1.504ms
  289. */
  290. void iwl_reset_qos(struct iwl_priv *priv)
  291. {
  292. u16 cw_min = 15;
  293. u16 cw_max = 1023;
  294. u8 aifs = 2;
  295. bool is_legacy = false;
  296. unsigned long flags;
  297. int i;
  298. spin_lock_irqsave(&priv->lock, flags);
  299. /* QoS always active in AP and ADHOC mode
  300. * In STA mode wait for association
  301. */
  302. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  303. priv->iw_mode == NL80211_IFTYPE_AP)
  304. priv->qos_data.qos_active = 1;
  305. else
  306. priv->qos_data.qos_active = 0;
  307. /* check for legacy mode */
  308. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  309. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  310. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  311. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  312. cw_min = 31;
  313. is_legacy = 1;
  314. }
  315. if (priv->qos_data.qos_active)
  316. aifs = 3;
  317. /* AC_BE */
  318. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  319. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  320. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  321. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  322. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  323. if (priv->qos_data.qos_active) {
  324. /* AC_BK */
  325. i = 1;
  326. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  327. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  328. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  329. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  330. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  331. /* AC_VI */
  332. i = 2;
  333. priv->qos_data.def_qos_parm.ac[i].cw_min =
  334. cpu_to_le16((cw_min + 1) / 2 - 1);
  335. priv->qos_data.def_qos_parm.ac[i].cw_max =
  336. cpu_to_le16(cw_min);
  337. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  338. if (is_legacy)
  339. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  340. cpu_to_le16(6016);
  341. else
  342. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  343. cpu_to_le16(3008);
  344. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  345. /* AC_VO */
  346. i = 3;
  347. priv->qos_data.def_qos_parm.ac[i].cw_min =
  348. cpu_to_le16((cw_min + 1) / 4 - 1);
  349. priv->qos_data.def_qos_parm.ac[i].cw_max =
  350. cpu_to_le16((cw_min + 1) / 2 - 1);
  351. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  352. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  353. if (is_legacy)
  354. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  355. cpu_to_le16(3264);
  356. else
  357. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  358. cpu_to_le16(1504);
  359. } else {
  360. for (i = 1; i < 4; i++) {
  361. priv->qos_data.def_qos_parm.ac[i].cw_min =
  362. cpu_to_le16(cw_min);
  363. priv->qos_data.def_qos_parm.ac[i].cw_max =
  364. cpu_to_le16(cw_max);
  365. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  366. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  367. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  368. }
  369. }
  370. IWL_DEBUG_QOS(priv, "set QoS to default \n");
  371. spin_unlock_irqrestore(&priv->lock, flags);
  372. }
  373. EXPORT_SYMBOL(iwl_reset_qos);
  374. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  375. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  376. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  377. struct ieee80211_sta_ht_cap *ht_info,
  378. enum ieee80211_band band)
  379. {
  380. u16 max_bit_rate = 0;
  381. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  382. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  383. ht_info->cap = 0;
  384. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  385. ht_info->ht_supported = true;
  386. if (priv->cfg->ht_greenfield_support)
  387. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  388. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  389. if (priv->cfg->support_sm_ps)
  390. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  391. (WLAN_HT_CAP_SM_PS_DYNAMIC << 2));
  392. else
  393. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  394. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  395. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  396. if (priv->hw_params.ht40_channel & BIT(band)) {
  397. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  398. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  399. ht_info->mcs.rx_mask[4] = 0x01;
  400. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  401. }
  402. if (priv->cfg->mod_params->amsdu_size_8K)
  403. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  404. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  405. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  406. ht_info->mcs.rx_mask[0] = 0xFF;
  407. if (rx_chains_num >= 2)
  408. ht_info->mcs.rx_mask[1] = 0xFF;
  409. if (rx_chains_num >= 3)
  410. ht_info->mcs.rx_mask[2] = 0xFF;
  411. /* Highest supported Rx data rate */
  412. max_bit_rate *= rx_chains_num;
  413. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  414. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  415. /* Tx MCS capabilities */
  416. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  417. if (tx_chains_num != rx_chains_num) {
  418. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  419. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  420. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  421. }
  422. }
  423. /**
  424. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  425. */
  426. int iwlcore_init_geos(struct iwl_priv *priv)
  427. {
  428. struct iwl_channel_info *ch;
  429. struct ieee80211_supported_band *sband;
  430. struct ieee80211_channel *channels;
  431. struct ieee80211_channel *geo_ch;
  432. struct ieee80211_rate *rates;
  433. int i = 0;
  434. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  435. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  436. IWL_DEBUG_INFO(priv, "Geography modes already initialized.\n");
  437. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  438. return 0;
  439. }
  440. channels = kzalloc(sizeof(struct ieee80211_channel) *
  441. priv->channel_count, GFP_KERNEL);
  442. if (!channels)
  443. return -ENOMEM;
  444. rates = kzalloc((sizeof(struct ieee80211_rate) * IWL_RATE_COUNT_LEGACY),
  445. GFP_KERNEL);
  446. if (!rates) {
  447. kfree(channels);
  448. return -ENOMEM;
  449. }
  450. /* 5.2GHz channels start after the 2.4GHz channels */
  451. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  452. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  453. /* just OFDM */
  454. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  455. sband->n_bitrates = IWL_RATE_COUNT_LEGACY - IWL_FIRST_OFDM_RATE;
  456. if (priv->cfg->sku & IWL_SKU_N)
  457. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  458. IEEE80211_BAND_5GHZ);
  459. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  460. sband->channels = channels;
  461. /* OFDM & CCK */
  462. sband->bitrates = rates;
  463. sband->n_bitrates = IWL_RATE_COUNT_LEGACY;
  464. if (priv->cfg->sku & IWL_SKU_N)
  465. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  466. IEEE80211_BAND_2GHZ);
  467. priv->ieee_channels = channels;
  468. priv->ieee_rates = rates;
  469. for (i = 0; i < priv->channel_count; i++) {
  470. ch = &priv->channel_info[i];
  471. /* FIXME: might be removed if scan is OK */
  472. if (!is_channel_valid(ch))
  473. continue;
  474. if (is_channel_a_band(ch))
  475. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  476. else
  477. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  478. geo_ch = &sband->channels[sband->n_channels++];
  479. geo_ch->center_freq =
  480. ieee80211_channel_to_frequency(ch->channel);
  481. geo_ch->max_power = ch->max_power_avg;
  482. geo_ch->max_antenna_gain = 0xff;
  483. geo_ch->hw_value = ch->channel;
  484. if (is_channel_valid(ch)) {
  485. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  486. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  487. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  488. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  489. if (ch->flags & EEPROM_CHANNEL_RADAR)
  490. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  491. geo_ch->flags |= ch->ht40_extension_channel;
  492. if (ch->max_power_avg > priv->tx_power_device_lmt)
  493. priv->tx_power_device_lmt = ch->max_power_avg;
  494. } else {
  495. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  496. }
  497. IWL_DEBUG_INFO(priv, "Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  498. ch->channel, geo_ch->center_freq,
  499. is_channel_a_band(ch) ? "5.2" : "2.4",
  500. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  501. "restricted" : "valid",
  502. geo_ch->flags);
  503. }
  504. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  505. priv->cfg->sku & IWL_SKU_A) {
  506. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  507. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  508. priv->pci_dev->device,
  509. priv->pci_dev->subsystem_device);
  510. priv->cfg->sku &= ~IWL_SKU_A;
  511. }
  512. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  513. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  514. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  515. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  516. return 0;
  517. }
  518. EXPORT_SYMBOL(iwlcore_init_geos);
  519. /*
  520. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  521. */
  522. void iwlcore_free_geos(struct iwl_priv *priv)
  523. {
  524. kfree(priv->ieee_channels);
  525. kfree(priv->ieee_rates);
  526. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  527. }
  528. EXPORT_SYMBOL(iwlcore_free_geos);
  529. /*
  530. * iwlcore_rts_tx_cmd_flag: Set rts/cts. 3945 and 4965 only share this
  531. * function.
  532. */
  533. void iwlcore_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  534. __le32 *tx_flags)
  535. {
  536. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  537. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  538. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  539. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  540. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  541. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  542. }
  543. }
  544. EXPORT_SYMBOL(iwlcore_rts_tx_cmd_flag);
  545. static bool is_single_rx_stream(struct iwl_priv *priv)
  546. {
  547. return !priv->current_ht_config.is_ht ||
  548. priv->current_ht_config.single_chain_sufficient;
  549. }
  550. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  551. enum ieee80211_band band,
  552. u16 channel, u8 extension_chan_offset)
  553. {
  554. const struct iwl_channel_info *ch_info;
  555. ch_info = iwl_get_channel_info(priv, band, channel);
  556. if (!is_channel_valid(ch_info))
  557. return 0;
  558. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  559. return !(ch_info->ht40_extension_channel &
  560. IEEE80211_CHAN_NO_HT40PLUS);
  561. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  562. return !(ch_info->ht40_extension_channel &
  563. IEEE80211_CHAN_NO_HT40MINUS);
  564. return 0;
  565. }
  566. u8 iwl_is_ht40_tx_allowed(struct iwl_priv *priv,
  567. struct ieee80211_sta_ht_cap *sta_ht_inf)
  568. {
  569. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  570. if (!ht_conf->is_ht || !ht_conf->is_40mhz)
  571. return 0;
  572. /* We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  573. * the bit will not set if it is pure 40MHz case
  574. */
  575. if (sta_ht_inf) {
  576. if (!sta_ht_inf->ht_supported)
  577. return 0;
  578. }
  579. #ifdef CONFIG_IWLWIFI_DEBUG
  580. if (priv->disable_ht40)
  581. return 0;
  582. #endif
  583. return iwl_is_channel_extension(priv, priv->band,
  584. le16_to_cpu(priv->staging_rxon.channel),
  585. ht_conf->extension_chan_offset);
  586. }
  587. EXPORT_SYMBOL(iwl_is_ht40_tx_allowed);
  588. static u16 iwl_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  589. {
  590. u16 new_val = 0;
  591. u16 beacon_factor = 0;
  592. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  593. new_val = beacon_val / beacon_factor;
  594. if (!new_val)
  595. new_val = max_beacon_val;
  596. return new_val;
  597. }
  598. void iwl_setup_rxon_timing(struct iwl_priv *priv)
  599. {
  600. u64 tsf;
  601. s32 interval_tm, rem;
  602. unsigned long flags;
  603. struct ieee80211_conf *conf = NULL;
  604. u16 beacon_int;
  605. conf = ieee80211_get_hw_conf(priv->hw);
  606. spin_lock_irqsave(&priv->lock, flags);
  607. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  608. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  609. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  610. beacon_int = priv->beacon_int;
  611. priv->rxon_timing.atim_window = 0;
  612. } else {
  613. beacon_int = priv->vif->bss_conf.beacon_int;
  614. /* TODO: we need to get atim_window from upper stack
  615. * for now we set to 0 */
  616. priv->rxon_timing.atim_window = 0;
  617. }
  618. beacon_int = iwl_adjust_beacon_interval(beacon_int,
  619. priv->hw_params.max_beacon_itrvl * 1024);
  620. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  621. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  622. interval_tm = beacon_int * 1024;
  623. rem = do_div(tsf, interval_tm);
  624. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  625. spin_unlock_irqrestore(&priv->lock, flags);
  626. IWL_DEBUG_ASSOC(priv,
  627. "beacon interval %d beacon timer %d beacon tim %d\n",
  628. le16_to_cpu(priv->rxon_timing.beacon_interval),
  629. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  630. le16_to_cpu(priv->rxon_timing.atim_window));
  631. }
  632. EXPORT_SYMBOL(iwl_setup_rxon_timing);
  633. void iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  634. {
  635. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  636. if (hw_decrypt)
  637. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  638. else
  639. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  640. }
  641. EXPORT_SYMBOL(iwl_set_rxon_hwcrypto);
  642. /**
  643. * iwl_check_rxon_cmd - validate RXON structure is valid
  644. *
  645. * NOTE: This is really only useful during development and can eventually
  646. * be #ifdef'd out once the driver is stable and folks aren't actively
  647. * making changes
  648. */
  649. int iwl_check_rxon_cmd(struct iwl_priv *priv)
  650. {
  651. int error = 0;
  652. int counter = 1;
  653. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  654. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  655. error |= le32_to_cpu(rxon->flags &
  656. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  657. RXON_FLG_RADAR_DETECT_MSK));
  658. if (error)
  659. IWL_WARN(priv, "check 24G fields %d | %d\n",
  660. counter++, error);
  661. } else {
  662. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  663. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  664. if (error)
  665. IWL_WARN(priv, "check 52 fields %d | %d\n",
  666. counter++, error);
  667. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  668. if (error)
  669. IWL_WARN(priv, "check 52 CCK %d | %d\n",
  670. counter++, error);
  671. }
  672. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  673. if (error)
  674. IWL_WARN(priv, "check mac addr %d | %d\n", counter++, error);
  675. /* make sure basic rates 6Mbps and 1Mbps are supported */
  676. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  677. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  678. if (error)
  679. IWL_WARN(priv, "check basic rate %d | %d\n", counter++, error);
  680. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  681. if (error)
  682. IWL_WARN(priv, "check assoc id %d | %d\n", counter++, error);
  683. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  684. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  685. if (error)
  686. IWL_WARN(priv, "check CCK and short slot %d | %d\n",
  687. counter++, error);
  688. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  689. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  690. if (error)
  691. IWL_WARN(priv, "check CCK & auto detect %d | %d\n",
  692. counter++, error);
  693. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  694. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  695. if (error)
  696. IWL_WARN(priv, "check TGG and auto detect %d | %d\n",
  697. counter++, error);
  698. if (error)
  699. IWL_WARN(priv, "Tuning to channel %d\n",
  700. le16_to_cpu(rxon->channel));
  701. if (error) {
  702. IWL_ERR(priv, "Not a valid iwl_rxon_assoc_cmd field values\n");
  703. return -1;
  704. }
  705. return 0;
  706. }
  707. EXPORT_SYMBOL(iwl_check_rxon_cmd);
  708. /**
  709. * iwl_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  710. * @priv: staging_rxon is compared to active_rxon
  711. *
  712. * If the RXON structure is changing enough to require a new tune,
  713. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  714. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  715. */
  716. int iwl_full_rxon_required(struct iwl_priv *priv)
  717. {
  718. /* These items are only settable from the full RXON command */
  719. if (!(iwl_is_associated(priv)) ||
  720. compare_ether_addr(priv->staging_rxon.bssid_addr,
  721. priv->active_rxon.bssid_addr) ||
  722. compare_ether_addr(priv->staging_rxon.node_addr,
  723. priv->active_rxon.node_addr) ||
  724. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  725. priv->active_rxon.wlap_bssid_addr) ||
  726. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  727. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  728. (priv->staging_rxon.air_propagation !=
  729. priv->active_rxon.air_propagation) ||
  730. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  731. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  732. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  733. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  734. (priv->staging_rxon.ofdm_ht_triple_stream_basic_rates !=
  735. priv->active_rxon.ofdm_ht_triple_stream_basic_rates) ||
  736. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  737. return 1;
  738. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  739. * be updated with the RXON_ASSOC command -- however only some
  740. * flag transitions are allowed using RXON_ASSOC */
  741. /* Check if we are not switching bands */
  742. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  743. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  744. return 1;
  745. /* Check if we are switching association toggle */
  746. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  747. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  748. return 1;
  749. return 0;
  750. }
  751. EXPORT_SYMBOL(iwl_full_rxon_required);
  752. u8 iwl_rate_get_lowest_plcp(struct iwl_priv *priv)
  753. {
  754. int i;
  755. int rate_mask;
  756. /* Set rate mask*/
  757. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  758. rate_mask = priv->active_rate_basic & IWL_CCK_RATES_MASK;
  759. else
  760. rate_mask = priv->active_rate_basic & IWL_OFDM_RATES_MASK;
  761. /* Find lowest valid rate */
  762. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  763. i = iwl_rates[i].next_ieee) {
  764. if (rate_mask & (1 << i))
  765. return iwl_rates[i].plcp;
  766. }
  767. /* No valid rate was found. Assign the lowest one */
  768. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  769. return IWL_RATE_1M_PLCP;
  770. else
  771. return IWL_RATE_6M_PLCP;
  772. }
  773. EXPORT_SYMBOL(iwl_rate_get_lowest_plcp);
  774. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_config *ht_conf)
  775. {
  776. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  777. if (!ht_conf->is_ht) {
  778. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  779. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  780. RXON_FLG_HT40_PROT_MSK |
  781. RXON_FLG_HT_PROT_MSK);
  782. return;
  783. }
  784. /* FIXME: if the definition of ht_protection changed, the "translation"
  785. * will be needed for rxon->flags
  786. */
  787. rxon->flags |= cpu_to_le32(ht_conf->ht_protection << RXON_FLG_HT_OPERATING_MODE_POS);
  788. /* Set up channel bandwidth:
  789. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  790. /* clear the HT channel mode before set the mode */
  791. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  792. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  793. if (iwl_is_ht40_tx_allowed(priv, NULL)) {
  794. /* pure ht40 */
  795. if (ht_conf->ht_protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  796. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  797. /* Note: control channel is opposite of extension channel */
  798. switch (ht_conf->extension_chan_offset) {
  799. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  800. rxon->flags &= ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  801. break;
  802. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  803. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  804. break;
  805. }
  806. } else {
  807. /* Note: control channel is opposite of extension channel */
  808. switch (ht_conf->extension_chan_offset) {
  809. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  810. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  811. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  812. break;
  813. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  814. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  815. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  816. break;
  817. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  818. default:
  819. /* channel location only valid if in Mixed mode */
  820. IWL_ERR(priv, "invalid extension channel offset\n");
  821. break;
  822. }
  823. }
  824. } else {
  825. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  826. }
  827. if (priv->cfg->ops->hcmd->set_rxon_chain)
  828. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  829. IWL_DEBUG_ASSOC(priv, "rxon flags 0x%X operation mode :0x%X "
  830. "extension channel offset 0x%x\n",
  831. le32_to_cpu(rxon->flags), ht_conf->ht_protection,
  832. ht_conf->extension_chan_offset);
  833. return;
  834. }
  835. EXPORT_SYMBOL(iwl_set_rxon_ht);
  836. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  837. #define IWL_NUM_RX_CHAINS_SINGLE 2
  838. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  839. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  840. /*
  841. * Determine how many receiver/antenna chains to use.
  842. *
  843. * More provides better reception via diversity. Fewer saves power
  844. * at the expense of throughput, but only when not in powersave to
  845. * start with.
  846. *
  847. * MIMO (dual stream) requires at least 2, but works better with 3.
  848. * This does not determine *which* chains to use, just how many.
  849. */
  850. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  851. {
  852. /* # of Rx chains to use when expecting MIMO. */
  853. if (is_single_rx_stream(priv))
  854. return IWL_NUM_RX_CHAINS_SINGLE;
  855. else
  856. return IWL_NUM_RX_CHAINS_MULTIPLE;
  857. }
  858. /*
  859. * When we are in power saving mode, unless device support spatial
  860. * multiplexing power save, use the active count for rx chain count.
  861. */
  862. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  863. {
  864. int idle_cnt = active_cnt;
  865. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  866. if (priv->cfg->support_sm_ps) {
  867. /* # Rx chains when idling and maybe trying to save power */
  868. switch (priv->current_ht_config.sm_ps) {
  869. case WLAN_HT_CAP_SM_PS_STATIC:
  870. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  871. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  872. IWL_NUM_IDLE_CHAINS_SINGLE;
  873. break;
  874. case WLAN_HT_CAP_SM_PS_DISABLED:
  875. idle_cnt = (is_cam) ? active_cnt :
  876. IWL_NUM_IDLE_CHAINS_SINGLE;
  877. break;
  878. case WLAN_HT_CAP_SM_PS_INVALID:
  879. default:
  880. IWL_ERR(priv, "invalid sm_ps mode %d\n",
  881. priv->current_ht_config.sm_ps);
  882. WARN_ON(1);
  883. break;
  884. }
  885. }
  886. return idle_cnt;
  887. }
  888. /* up to 4 chains */
  889. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  890. {
  891. u8 res;
  892. res = (chain_bitmap & BIT(0)) >> 0;
  893. res += (chain_bitmap & BIT(1)) >> 1;
  894. res += (chain_bitmap & BIT(2)) >> 2;
  895. res += (chain_bitmap & BIT(3)) >> 3;
  896. return res;
  897. }
  898. /**
  899. * iwl_is_monitor_mode - Determine if interface in monitor mode
  900. *
  901. * priv->iw_mode is set in add_interface, but add_interface is
  902. * never called for monitor mode. The only way mac80211 informs us about
  903. * monitor mode is through configuring filters (call to configure_filter).
  904. */
  905. bool iwl_is_monitor_mode(struct iwl_priv *priv)
  906. {
  907. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  908. }
  909. EXPORT_SYMBOL(iwl_is_monitor_mode);
  910. /**
  911. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  912. *
  913. * Selects how many and which Rx receivers/antennas/chains to use.
  914. * This should not be used for scan command ... it puts data in wrong place.
  915. */
  916. void iwl_set_rxon_chain(struct iwl_priv *priv)
  917. {
  918. bool is_single = is_single_rx_stream(priv);
  919. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  920. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  921. u32 active_chains;
  922. u16 rx_chain;
  923. /* Tell uCode which antennas are actually connected.
  924. * Before first association, we assume all antennas are connected.
  925. * Just after first association, iwl_chain_noise_calibration()
  926. * checks which antennas actually *are* connected. */
  927. if (priv->chain_noise_data.active_chains)
  928. active_chains = priv->chain_noise_data.active_chains;
  929. else
  930. active_chains = priv->hw_params.valid_rx_ant;
  931. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  932. /* How many receivers should we use? */
  933. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  934. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  935. /* correct rx chain count according hw settings
  936. * and chain noise calibration
  937. */
  938. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  939. if (valid_rx_cnt < active_rx_cnt)
  940. active_rx_cnt = valid_rx_cnt;
  941. if (valid_rx_cnt < idle_rx_cnt)
  942. idle_rx_cnt = valid_rx_cnt;
  943. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  944. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  945. /* copied from 'iwl_bg_request_scan()' */
  946. /* Force use of chains B and C (0x6) for Rx for 4965
  947. * Avoid A (0x1) because of its off-channel reception on A-band.
  948. * MIMO is not used here, but value is required */
  949. if (iwl_is_monitor_mode(priv) &&
  950. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  951. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  952. rx_chain = ANT_ABC << RXON_RX_CHAIN_VALID_POS;
  953. rx_chain |= ANT_BC << RXON_RX_CHAIN_FORCE_SEL_POS;
  954. rx_chain |= ANT_ABC << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  955. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  956. }
  957. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  958. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  959. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  960. else
  961. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  962. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  963. priv->staging_rxon.rx_chain,
  964. active_rx_cnt, idle_rx_cnt);
  965. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  966. active_rx_cnt < idle_rx_cnt);
  967. }
  968. EXPORT_SYMBOL(iwl_set_rxon_chain);
  969. /**
  970. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  971. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  972. * @channel: Any channel valid for the requested phymode
  973. * In addition to setting the staging RXON, priv->phymode is also set.
  974. *
  975. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  976. * in the staging RXON flag structure based on the phymode
  977. */
  978. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  979. {
  980. enum ieee80211_band band = ch->band;
  981. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  982. if (!iwl_get_channel_info(priv, band, channel)) {
  983. IWL_DEBUG_INFO(priv, "Could not set channel to %d [%d]\n",
  984. channel, band);
  985. return -EINVAL;
  986. }
  987. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  988. (priv->band == band))
  989. return 0;
  990. priv->staging_rxon.channel = cpu_to_le16(channel);
  991. if (band == IEEE80211_BAND_5GHZ)
  992. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  993. else
  994. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  995. priv->band = band;
  996. IWL_DEBUG_INFO(priv, "Staging channel set to %d [%d]\n", channel, band);
  997. return 0;
  998. }
  999. EXPORT_SYMBOL(iwl_set_rxon_channel);
  1000. void iwl_set_flags_for_band(struct iwl_priv *priv,
  1001. enum ieee80211_band band)
  1002. {
  1003. if (band == IEEE80211_BAND_5GHZ) {
  1004. priv->staging_rxon.flags &=
  1005. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  1006. | RXON_FLG_CCK_MSK);
  1007. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1008. } else {
  1009. /* Copied from iwl_post_associate() */
  1010. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1011. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1012. else
  1013. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1014. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1015. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1016. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1017. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  1018. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  1019. }
  1020. }
  1021. /*
  1022. * initialize rxon structure with default values from eeprom
  1023. */
  1024. void iwl_connection_init_rx_config(struct iwl_priv *priv, int mode)
  1025. {
  1026. const struct iwl_channel_info *ch_info;
  1027. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  1028. switch (mode) {
  1029. case NL80211_IFTYPE_AP:
  1030. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  1031. break;
  1032. case NL80211_IFTYPE_STATION:
  1033. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  1034. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  1035. break;
  1036. case NL80211_IFTYPE_ADHOC:
  1037. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  1038. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  1039. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  1040. RXON_FILTER_ACCEPT_GRP_MSK;
  1041. break;
  1042. default:
  1043. IWL_ERR(priv, "Unsupported interface type %d\n", mode);
  1044. break;
  1045. }
  1046. #if 0
  1047. /* TODO: Figure out when short_preamble would be set and cache from
  1048. * that */
  1049. if (!hw_to_local(priv->hw)->short_preamble)
  1050. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1051. else
  1052. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1053. #endif
  1054. ch_info = iwl_get_channel_info(priv, priv->band,
  1055. le16_to_cpu(priv->active_rxon.channel));
  1056. if (!ch_info)
  1057. ch_info = &priv->channel_info[0];
  1058. /*
  1059. * in some case A channels are all non IBSS
  1060. * in this case force B/G channel
  1061. */
  1062. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  1063. !(is_channel_ibss(ch_info)))
  1064. ch_info = &priv->channel_info[0];
  1065. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1066. priv->band = ch_info->band;
  1067. iwl_set_flags_for_band(priv, priv->band);
  1068. priv->staging_rxon.ofdm_basic_rates =
  1069. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1070. priv->staging_rxon.cck_basic_rates =
  1071. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1072. /* clear both MIX and PURE40 mode flag */
  1073. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED |
  1074. RXON_FLG_CHANNEL_MODE_PURE_40);
  1075. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1076. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  1077. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  1078. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  1079. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates = 0xff;
  1080. }
  1081. EXPORT_SYMBOL(iwl_connection_init_rx_config);
  1082. static void iwl_set_rate(struct iwl_priv *priv)
  1083. {
  1084. const struct ieee80211_supported_band *hw = NULL;
  1085. struct ieee80211_rate *rate;
  1086. int i;
  1087. hw = iwl_get_hw_mode(priv, priv->band);
  1088. if (!hw) {
  1089. IWL_ERR(priv, "Failed to set rate: unable to get hw mode\n");
  1090. return;
  1091. }
  1092. priv->active_rate = 0;
  1093. priv->active_rate_basic = 0;
  1094. for (i = 0; i < hw->n_bitrates; i++) {
  1095. rate = &(hw->bitrates[i]);
  1096. if (rate->hw_value < IWL_RATE_COUNT_LEGACY)
  1097. priv->active_rate |= (1 << rate->hw_value);
  1098. }
  1099. IWL_DEBUG_RATE(priv, "Set active_rate = %0x, active_rate_basic = %0x\n",
  1100. priv->active_rate, priv->active_rate_basic);
  1101. /*
  1102. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  1103. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  1104. * OFDM
  1105. */
  1106. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  1107. priv->staging_rxon.cck_basic_rates =
  1108. ((priv->active_rate_basic &
  1109. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  1110. else
  1111. priv->staging_rxon.cck_basic_rates =
  1112. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1113. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  1114. priv->staging_rxon.ofdm_basic_rates =
  1115. ((priv->active_rate_basic &
  1116. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  1117. IWL_FIRST_OFDM_RATE) & 0xFF;
  1118. else
  1119. priv->staging_rxon.ofdm_basic_rates =
  1120. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1121. }
  1122. void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1123. {
  1124. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1125. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  1126. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  1127. if (priv->switch_rxon.switch_in_progress) {
  1128. if (!le32_to_cpu(csa->status) &&
  1129. (csa->channel == priv->switch_rxon.channel)) {
  1130. rxon->channel = csa->channel;
  1131. priv->staging_rxon.channel = csa->channel;
  1132. IWL_DEBUG_11H(priv, "CSA notif: channel %d\n",
  1133. le16_to_cpu(csa->channel));
  1134. } else
  1135. IWL_ERR(priv, "CSA notif (fail) : channel %d\n",
  1136. le16_to_cpu(csa->channel));
  1137. priv->switch_rxon.switch_in_progress = false;
  1138. }
  1139. }
  1140. EXPORT_SYMBOL(iwl_rx_csa);
  1141. #ifdef CONFIG_IWLWIFI_DEBUG
  1142. void iwl_print_rx_config_cmd(struct iwl_priv *priv)
  1143. {
  1144. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  1145. IWL_DEBUG_RADIO(priv, "RX CONFIG:\n");
  1146. iwl_print_hex_dump(priv, IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  1147. IWL_DEBUG_RADIO(priv, "u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  1148. IWL_DEBUG_RADIO(priv, "u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  1149. IWL_DEBUG_RADIO(priv, "u32 filter_flags: 0x%08x\n",
  1150. le32_to_cpu(rxon->filter_flags));
  1151. IWL_DEBUG_RADIO(priv, "u8 dev_type: 0x%x\n", rxon->dev_type);
  1152. IWL_DEBUG_RADIO(priv, "u8 ofdm_basic_rates: 0x%02x\n",
  1153. rxon->ofdm_basic_rates);
  1154. IWL_DEBUG_RADIO(priv, "u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  1155. IWL_DEBUG_RADIO(priv, "u8[6] node_addr: %pM\n", rxon->node_addr);
  1156. IWL_DEBUG_RADIO(priv, "u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  1157. IWL_DEBUG_RADIO(priv, "u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  1158. }
  1159. EXPORT_SYMBOL(iwl_print_rx_config_cmd);
  1160. #endif
  1161. /**
  1162. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  1163. */
  1164. void iwl_irq_handle_error(struct iwl_priv *priv)
  1165. {
  1166. /* Set the FW error flag -- cleared on iwl_down */
  1167. set_bit(STATUS_FW_ERROR, &priv->status);
  1168. /* Cancel currently queued command. */
  1169. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1170. #ifdef CONFIG_IWLWIFI_DEBUG
  1171. if (iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) {
  1172. priv->cfg->ops->lib->dump_nic_error_log(priv);
  1173. priv->cfg->ops->lib->dump_nic_event_log(priv);
  1174. iwl_print_rx_config_cmd(priv);
  1175. }
  1176. #endif
  1177. wake_up_interruptible(&priv->wait_command_queue);
  1178. /* Keep the restart process from trying to send host
  1179. * commands by clearing the INIT status bit */
  1180. clear_bit(STATUS_READY, &priv->status);
  1181. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1182. IWL_DEBUG(priv, IWL_DL_FW_ERRORS,
  1183. "Restarting adapter due to uCode error.\n");
  1184. if (priv->cfg->mod_params->restart_fw)
  1185. queue_work(priv->workqueue, &priv->restart);
  1186. }
  1187. }
  1188. EXPORT_SYMBOL(iwl_irq_handle_error);
  1189. int iwl_apm_stop_master(struct iwl_priv *priv)
  1190. {
  1191. int ret = 0;
  1192. /* stop device's busmaster DMA activity */
  1193. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1194. ret = iwl_poll_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1195. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1196. if (ret)
  1197. IWL_WARN(priv, "Master Disable Timed Out, 100 usec\n");
  1198. IWL_DEBUG_INFO(priv, "stop master\n");
  1199. return ret;
  1200. }
  1201. EXPORT_SYMBOL(iwl_apm_stop_master);
  1202. void iwl_apm_stop(struct iwl_priv *priv)
  1203. {
  1204. IWL_DEBUG_INFO(priv, "Stop card, put in low power state\n");
  1205. /* Stop device's DMA activity */
  1206. iwl_apm_stop_master(priv);
  1207. /* Reset the entire device */
  1208. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1209. udelay(10);
  1210. /*
  1211. * Clear "initialization complete" bit to move adapter from
  1212. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  1213. */
  1214. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1215. }
  1216. EXPORT_SYMBOL(iwl_apm_stop);
  1217. /*
  1218. * Start up NIC's basic functionality after it has been reset
  1219. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  1220. * NOTE: This does not load uCode nor start the embedded processor
  1221. */
  1222. int iwl_apm_init(struct iwl_priv *priv)
  1223. {
  1224. int ret = 0;
  1225. u16 lctl;
  1226. IWL_DEBUG_INFO(priv, "Init card's basic functions\n");
  1227. /*
  1228. * Use "set_bit" below rather than "write", to preserve any hardware
  1229. * bits already set by default after reset.
  1230. */
  1231. /* Disable L0S exit timer (platform NMI Work/Around) */
  1232. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1233. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  1234. /*
  1235. * Disable L0s without affecting L1;
  1236. * don't wait for ICH L0s (ICH bug W/A)
  1237. */
  1238. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1239. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1240. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  1241. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  1242. /*
  1243. * Enable HAP INTA (interrupt from management bus) to
  1244. * wake device's PCI Express link L1a -> L0s
  1245. * NOTE: This is no-op for 3945 (non-existant bit)
  1246. */
  1247. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1248. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  1249. /*
  1250. * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
  1251. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  1252. * If so (likely), disable L0S, so device moves directly L0->L1;
  1253. * costs negligible amount of power savings.
  1254. * If not (unlikely), enable L0S, so there is at least some
  1255. * power savings, even without L1.
  1256. */
  1257. if (priv->cfg->set_l0s) {
  1258. lctl = iwl_pcie_link_ctl(priv);
  1259. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  1260. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  1261. /* L1-ASPM enabled; disable(!) L0S */
  1262. iwl_set_bit(priv, CSR_GIO_REG,
  1263. CSR_GIO_REG_VAL_L0S_ENABLED);
  1264. IWL_DEBUG_POWER(priv, "L1 Enabled; Disabling L0S\n");
  1265. } else {
  1266. /* L1-ASPM disabled; enable(!) L0S */
  1267. iwl_clear_bit(priv, CSR_GIO_REG,
  1268. CSR_GIO_REG_VAL_L0S_ENABLED);
  1269. IWL_DEBUG_POWER(priv, "L1 Disabled; Enabling L0S\n");
  1270. }
  1271. }
  1272. /* Configure analog phase-lock-loop before activating to D0A */
  1273. if (priv->cfg->pll_cfg_val)
  1274. iwl_set_bit(priv, CSR_ANA_PLL_CFG, priv->cfg->pll_cfg_val);
  1275. /*
  1276. * Set "initialization complete" bit to move adapter from
  1277. * D0U* --> D0A* (powered-up active) state.
  1278. */
  1279. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1280. /*
  1281. * Wait for clock stabilization; once stabilized, access to
  1282. * device-internal resources is supported, e.g. iwl_write_prph()
  1283. * and accesses to uCode SRAM.
  1284. */
  1285. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  1286. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1287. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1288. if (ret < 0) {
  1289. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  1290. goto out;
  1291. }
  1292. /*
  1293. * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
  1294. * BSM (Boostrap State Machine) is only in 3945 and 4965;
  1295. * later devices (i.e. 5000 and later) have non-volatile SRAM,
  1296. * and don't need BSM to restore data after power-saving sleep.
  1297. *
  1298. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  1299. * do not disable clocks. This preserves any hardware bits already
  1300. * set by default in "CLK_CTRL_REG" after reset.
  1301. */
  1302. if (priv->cfg->use_bsm)
  1303. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1304. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  1305. else
  1306. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1307. APMG_CLK_VAL_DMA_CLK_RQT);
  1308. udelay(20);
  1309. /* Disable L1-Active */
  1310. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1311. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1312. out:
  1313. return ret;
  1314. }
  1315. EXPORT_SYMBOL(iwl_apm_init);
  1316. void iwl_configure_filter(struct ieee80211_hw *hw,
  1317. unsigned int changed_flags,
  1318. unsigned int *total_flags,
  1319. u64 multicast)
  1320. {
  1321. struct iwl_priv *priv = hw->priv;
  1322. __le32 *filter_flags = &priv->staging_rxon.filter_flags;
  1323. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  1324. changed_flags, *total_flags);
  1325. if (changed_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS)) {
  1326. if (*total_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS))
  1327. *filter_flags |= RXON_FILTER_PROMISC_MSK;
  1328. else
  1329. *filter_flags &= ~RXON_FILTER_PROMISC_MSK;
  1330. }
  1331. if (changed_flags & FIF_ALLMULTI) {
  1332. if (*total_flags & FIF_ALLMULTI)
  1333. *filter_flags |= RXON_FILTER_ACCEPT_GRP_MSK;
  1334. else
  1335. *filter_flags &= ~RXON_FILTER_ACCEPT_GRP_MSK;
  1336. }
  1337. if (changed_flags & FIF_CONTROL) {
  1338. if (*total_flags & FIF_CONTROL)
  1339. *filter_flags |= RXON_FILTER_CTL2HOST_MSK;
  1340. else
  1341. *filter_flags &= ~RXON_FILTER_CTL2HOST_MSK;
  1342. }
  1343. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  1344. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1345. *filter_flags |= RXON_FILTER_BCON_AWARE_MSK;
  1346. else
  1347. *filter_flags &= ~RXON_FILTER_BCON_AWARE_MSK;
  1348. }
  1349. /* We avoid iwl_commit_rxon here to commit the new filter flags
  1350. * since mac80211 will call ieee80211_hw_config immediately.
  1351. * (mc_list is not supported at this time). Otherwise, we need to
  1352. * queue a background iwl_commit_rxon work.
  1353. */
  1354. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  1355. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  1356. }
  1357. EXPORT_SYMBOL(iwl_configure_filter);
  1358. int iwl_set_hw_params(struct iwl_priv *priv)
  1359. {
  1360. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  1361. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1362. if (priv->cfg->mod_params->amsdu_size_8K)
  1363. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  1364. else
  1365. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  1366. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  1367. if (priv->cfg->mod_params->disable_11n)
  1368. priv->cfg->sku &= ~IWL_SKU_N;
  1369. /* Device-specific setup */
  1370. return priv->cfg->ops->lib->set_hw_params(priv);
  1371. }
  1372. EXPORT_SYMBOL(iwl_set_hw_params);
  1373. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  1374. {
  1375. int ret = 0;
  1376. s8 prev_tx_power = priv->tx_power_user_lmt;
  1377. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  1378. IWL_WARN(priv, "Requested user TXPOWER %d below lower limit %d.\n",
  1379. tx_power,
  1380. IWL_TX_POWER_TARGET_POWER_MIN);
  1381. return -EINVAL;
  1382. }
  1383. if (tx_power > priv->tx_power_device_lmt) {
  1384. IWL_WARN(priv,
  1385. "Requested user TXPOWER %d above upper limit %d.\n",
  1386. tx_power, priv->tx_power_device_lmt);
  1387. return -EINVAL;
  1388. }
  1389. if (priv->tx_power_user_lmt != tx_power)
  1390. force = true;
  1391. /* if nic is not up don't send command */
  1392. if (iwl_is_ready_rf(priv)) {
  1393. priv->tx_power_user_lmt = tx_power;
  1394. if (force && priv->cfg->ops->lib->send_tx_power)
  1395. ret = priv->cfg->ops->lib->send_tx_power(priv);
  1396. else if (!priv->cfg->ops->lib->send_tx_power)
  1397. ret = -EOPNOTSUPP;
  1398. /*
  1399. * if fail to set tx_power, restore the orig. tx power
  1400. */
  1401. if (ret)
  1402. priv->tx_power_user_lmt = prev_tx_power;
  1403. }
  1404. /*
  1405. * Even this is an async host command, the command
  1406. * will always report success from uCode
  1407. * So once driver can placing the command into the queue
  1408. * successfully, driver can use priv->tx_power_user_lmt
  1409. * to reflect the current tx power
  1410. */
  1411. return ret;
  1412. }
  1413. EXPORT_SYMBOL(iwl_set_tx_power);
  1414. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1415. /* Free dram table */
  1416. void iwl_free_isr_ict(struct iwl_priv *priv)
  1417. {
  1418. if (priv->ict_tbl_vir) {
  1419. pci_free_consistent(priv->pci_dev, (sizeof(u32) * ICT_COUNT) +
  1420. PAGE_SIZE, priv->ict_tbl_vir,
  1421. priv->ict_tbl_dma);
  1422. priv->ict_tbl_vir = NULL;
  1423. }
  1424. }
  1425. EXPORT_SYMBOL(iwl_free_isr_ict);
  1426. /* allocate dram shared table it is a PAGE_SIZE aligned
  1427. * also reset all data related to ICT table interrupt.
  1428. */
  1429. int iwl_alloc_isr_ict(struct iwl_priv *priv)
  1430. {
  1431. if (priv->cfg->use_isr_legacy)
  1432. return 0;
  1433. /* allocate shrared data table */
  1434. priv->ict_tbl_vir = pci_alloc_consistent(priv->pci_dev, (sizeof(u32) *
  1435. ICT_COUNT) + PAGE_SIZE,
  1436. &priv->ict_tbl_dma);
  1437. if (!priv->ict_tbl_vir)
  1438. return -ENOMEM;
  1439. /* align table to PAGE_SIZE boundry */
  1440. priv->aligned_ict_tbl_dma = ALIGN(priv->ict_tbl_dma, PAGE_SIZE);
  1441. IWL_DEBUG_ISR(priv, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1442. (unsigned long long)priv->ict_tbl_dma,
  1443. (unsigned long long)priv->aligned_ict_tbl_dma,
  1444. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1445. priv->ict_tbl = priv->ict_tbl_vir +
  1446. (priv->aligned_ict_tbl_dma - priv->ict_tbl_dma);
  1447. IWL_DEBUG_ISR(priv, "ict vir addr %p vir aligned %p diff %d\n",
  1448. priv->ict_tbl, priv->ict_tbl_vir,
  1449. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1450. /* reset table and index to all 0 */
  1451. memset(priv->ict_tbl_vir,0, (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1452. priv->ict_index = 0;
  1453. /* add periodic RX interrupt */
  1454. priv->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1455. return 0;
  1456. }
  1457. EXPORT_SYMBOL(iwl_alloc_isr_ict);
  1458. /* Device is going up inform it about using ICT interrupt table,
  1459. * also we need to tell the driver to start using ICT interrupt.
  1460. */
  1461. int iwl_reset_ict(struct iwl_priv *priv)
  1462. {
  1463. u32 val;
  1464. unsigned long flags;
  1465. if (!priv->ict_tbl_vir)
  1466. return 0;
  1467. spin_lock_irqsave(&priv->lock, flags);
  1468. iwl_disable_interrupts(priv);
  1469. memset(&priv->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1470. val = priv->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1471. val |= CSR_DRAM_INT_TBL_ENABLE;
  1472. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1473. IWL_DEBUG_ISR(priv, "CSR_DRAM_INT_TBL_REG =0x%X "
  1474. "aligned dma address %Lx\n",
  1475. val, (unsigned long long)priv->aligned_ict_tbl_dma);
  1476. iwl_write32(priv, CSR_DRAM_INT_TBL_REG, val);
  1477. priv->use_ict = true;
  1478. priv->ict_index = 0;
  1479. iwl_write32(priv, CSR_INT, priv->inta_mask);
  1480. iwl_enable_interrupts(priv);
  1481. spin_unlock_irqrestore(&priv->lock, flags);
  1482. return 0;
  1483. }
  1484. EXPORT_SYMBOL(iwl_reset_ict);
  1485. /* Device is going down disable ict interrupt usage */
  1486. void iwl_disable_ict(struct iwl_priv *priv)
  1487. {
  1488. unsigned long flags;
  1489. spin_lock_irqsave(&priv->lock, flags);
  1490. priv->use_ict = false;
  1491. spin_unlock_irqrestore(&priv->lock, flags);
  1492. }
  1493. EXPORT_SYMBOL(iwl_disable_ict);
  1494. /* interrupt handler using ict table, with this interrupt driver will
  1495. * stop using INTA register to get device's interrupt, reading this register
  1496. * is expensive, device will write interrupts in ICT dram table, increment
  1497. * index then will fire interrupt to driver, driver will OR all ICT table
  1498. * entries from current index up to table entry with 0 value. the result is
  1499. * the interrupt we need to service, driver will set the entries back to 0 and
  1500. * set index.
  1501. */
  1502. irqreturn_t iwl_isr_ict(int irq, void *data)
  1503. {
  1504. struct iwl_priv *priv = data;
  1505. u32 inta, inta_mask;
  1506. u32 val = 0;
  1507. if (!priv)
  1508. return IRQ_NONE;
  1509. /* dram interrupt table not set yet,
  1510. * use legacy interrupt.
  1511. */
  1512. if (!priv->use_ict)
  1513. return iwl_isr(irq, data);
  1514. spin_lock(&priv->lock);
  1515. /* Disable (but don't clear!) interrupts here to avoid
  1516. * back-to-back ISRs and sporadic interrupts from our NIC.
  1517. * If we have something to service, the tasklet will re-enable ints.
  1518. * If we *don't* have something, we'll re-enable before leaving here.
  1519. */
  1520. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1521. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1522. /* Ignore interrupt if there's nothing in NIC to service.
  1523. * This may be due to IRQ shared with another device,
  1524. * or due to sporadic interrupts thrown from our NIC. */
  1525. if (!priv->ict_tbl[priv->ict_index]) {
  1526. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1527. goto none;
  1528. }
  1529. /* read all entries that not 0 start with ict_index */
  1530. while (priv->ict_tbl[priv->ict_index]) {
  1531. val |= le32_to_cpu(priv->ict_tbl[priv->ict_index]);
  1532. IWL_DEBUG_ISR(priv, "ICT index %d value 0x%08X\n",
  1533. priv->ict_index,
  1534. le32_to_cpu(priv->ict_tbl[priv->ict_index]));
  1535. priv->ict_tbl[priv->ict_index] = 0;
  1536. priv->ict_index = iwl_queue_inc_wrap(priv->ict_index,
  1537. ICT_COUNT);
  1538. }
  1539. /* We should not get this value, just ignore it. */
  1540. if (val == 0xffffffff)
  1541. val = 0;
  1542. inta = (0xff & val) | ((0xff00 & val) << 16);
  1543. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1544. inta, inta_mask, val);
  1545. inta &= priv->inta_mask;
  1546. priv->inta |= inta;
  1547. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1548. if (likely(inta))
  1549. tasklet_schedule(&priv->irq_tasklet);
  1550. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta) {
  1551. /* Allow interrupt if was disabled by this handler and
  1552. * no tasklet was schedules, We should not enable interrupt,
  1553. * tasklet will enable it.
  1554. */
  1555. iwl_enable_interrupts(priv);
  1556. }
  1557. spin_unlock(&priv->lock);
  1558. return IRQ_HANDLED;
  1559. none:
  1560. /* re-enable interrupts here since we don't have anything to service.
  1561. * only Re-enable if disabled by irq.
  1562. */
  1563. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1564. iwl_enable_interrupts(priv);
  1565. spin_unlock(&priv->lock);
  1566. return IRQ_NONE;
  1567. }
  1568. EXPORT_SYMBOL(iwl_isr_ict);
  1569. static irqreturn_t iwl_isr(int irq, void *data)
  1570. {
  1571. struct iwl_priv *priv = data;
  1572. u32 inta, inta_mask;
  1573. #ifdef CONFIG_IWLWIFI_DEBUG
  1574. u32 inta_fh;
  1575. #endif
  1576. if (!priv)
  1577. return IRQ_NONE;
  1578. spin_lock(&priv->lock);
  1579. /* Disable (but don't clear!) interrupts here to avoid
  1580. * back-to-back ISRs and sporadic interrupts from our NIC.
  1581. * If we have something to service, the tasklet will re-enable ints.
  1582. * If we *don't* have something, we'll re-enable before leaving here. */
  1583. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1584. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1585. /* Discover which interrupts are active/pending */
  1586. inta = iwl_read32(priv, CSR_INT);
  1587. /* Ignore interrupt if there's nothing in NIC to service.
  1588. * This may be due to IRQ shared with another device,
  1589. * or due to sporadic interrupts thrown from our NIC. */
  1590. if (!inta) {
  1591. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1592. goto none;
  1593. }
  1594. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1595. /* Hardware disappeared. It might have already raised
  1596. * an interrupt */
  1597. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1598. goto unplugged;
  1599. }
  1600. #ifdef CONFIG_IWLWIFI_DEBUG
  1601. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1602. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1603. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, "
  1604. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1605. }
  1606. #endif
  1607. priv->inta |= inta;
  1608. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1609. if (likely(inta))
  1610. tasklet_schedule(&priv->irq_tasklet);
  1611. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1612. iwl_enable_interrupts(priv);
  1613. unplugged:
  1614. spin_unlock(&priv->lock);
  1615. return IRQ_HANDLED;
  1616. none:
  1617. /* re-enable interrupts here since we don't have anything to service. */
  1618. /* only Re-enable if diabled by irq and no schedules tasklet. */
  1619. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1620. iwl_enable_interrupts(priv);
  1621. spin_unlock(&priv->lock);
  1622. return IRQ_NONE;
  1623. }
  1624. irqreturn_t iwl_isr_legacy(int irq, void *data)
  1625. {
  1626. struct iwl_priv *priv = data;
  1627. u32 inta, inta_mask;
  1628. u32 inta_fh;
  1629. if (!priv)
  1630. return IRQ_NONE;
  1631. spin_lock(&priv->lock);
  1632. /* Disable (but don't clear!) interrupts here to avoid
  1633. * back-to-back ISRs and sporadic interrupts from our NIC.
  1634. * If we have something to service, the tasklet will re-enable ints.
  1635. * If we *don't* have something, we'll re-enable before leaving here. */
  1636. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1637. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1638. /* Discover which interrupts are active/pending */
  1639. inta = iwl_read32(priv, CSR_INT);
  1640. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1641. /* Ignore interrupt if there's nothing in NIC to service.
  1642. * This may be due to IRQ shared with another device,
  1643. * or due to sporadic interrupts thrown from our NIC. */
  1644. if (!inta && !inta_fh) {
  1645. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0, inta_fh == 0\n");
  1646. goto none;
  1647. }
  1648. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1649. /* Hardware disappeared. It might have already raised
  1650. * an interrupt */
  1651. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1652. goto unplugged;
  1653. }
  1654. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1655. inta, inta_mask, inta_fh);
  1656. inta &= ~CSR_INT_BIT_SCD;
  1657. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1658. if (likely(inta || inta_fh))
  1659. tasklet_schedule(&priv->irq_tasklet);
  1660. unplugged:
  1661. spin_unlock(&priv->lock);
  1662. return IRQ_HANDLED;
  1663. none:
  1664. /* re-enable interrupts here since we don't have anything to service. */
  1665. /* only Re-enable if diabled by irq */
  1666. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1667. iwl_enable_interrupts(priv);
  1668. spin_unlock(&priv->lock);
  1669. return IRQ_NONE;
  1670. }
  1671. EXPORT_SYMBOL(iwl_isr_legacy);
  1672. int iwl_send_bt_config(struct iwl_priv *priv)
  1673. {
  1674. struct iwl_bt_cmd bt_cmd = {
  1675. .flags = BT_COEX_MODE_4W,
  1676. .lead_time = BT_LEAD_TIME_DEF,
  1677. .max_kill = BT_MAX_KILL_DEF,
  1678. .kill_ack_mask = 0,
  1679. .kill_cts_mask = 0,
  1680. };
  1681. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1682. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1683. }
  1684. EXPORT_SYMBOL(iwl_send_bt_config);
  1685. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags, bool clear)
  1686. {
  1687. struct iwl_statistics_cmd statistics_cmd = {
  1688. .configuration_flags =
  1689. clear ? IWL_STATS_CONF_CLEAR_STATS : 0,
  1690. };
  1691. if (flags & CMD_ASYNC)
  1692. return iwl_send_cmd_pdu_async(priv, REPLY_STATISTICS_CMD,
  1693. sizeof(struct iwl_statistics_cmd),
  1694. &statistics_cmd, NULL);
  1695. else
  1696. return iwl_send_cmd_pdu(priv, REPLY_STATISTICS_CMD,
  1697. sizeof(struct iwl_statistics_cmd),
  1698. &statistics_cmd);
  1699. }
  1700. EXPORT_SYMBOL(iwl_send_statistics_request);
  1701. /**
  1702. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1703. * using sample data 100 bytes apart. If these sample points are good,
  1704. * it's a pretty good bet that everything between them is good, too.
  1705. */
  1706. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1707. {
  1708. u32 val;
  1709. int ret = 0;
  1710. u32 errcnt = 0;
  1711. u32 i;
  1712. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1713. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1714. /* read data comes through single port, auto-incr addr */
  1715. /* NOTE: Use the debugless read so we don't flood kernel log
  1716. * if IWL_DL_IO is set */
  1717. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1718. i + IWL49_RTC_INST_LOWER_BOUND);
  1719. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1720. if (val != le32_to_cpu(*image)) {
  1721. ret = -EIO;
  1722. errcnt++;
  1723. if (errcnt >= 3)
  1724. break;
  1725. }
  1726. }
  1727. return ret;
  1728. }
  1729. /**
  1730. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  1731. * looking at all data.
  1732. */
  1733. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  1734. u32 len)
  1735. {
  1736. u32 val;
  1737. u32 save_len = len;
  1738. int ret = 0;
  1739. u32 errcnt;
  1740. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1741. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1742. IWL49_RTC_INST_LOWER_BOUND);
  1743. errcnt = 0;
  1744. for (; len > 0; len -= sizeof(u32), image++) {
  1745. /* read data comes through single port, auto-incr addr */
  1746. /* NOTE: Use the debugless read so we don't flood kernel log
  1747. * if IWL_DL_IO is set */
  1748. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1749. if (val != le32_to_cpu(*image)) {
  1750. IWL_ERR(priv, "uCode INST section is invalid at "
  1751. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1752. save_len - len, val, le32_to_cpu(*image));
  1753. ret = -EIO;
  1754. errcnt++;
  1755. if (errcnt >= 20)
  1756. break;
  1757. }
  1758. }
  1759. if (!errcnt)
  1760. IWL_DEBUG_INFO(priv,
  1761. "ucode image in INSTRUCTION memory is good\n");
  1762. return ret;
  1763. }
  1764. /**
  1765. * iwl_verify_ucode - determine which instruction image is in SRAM,
  1766. * and verify its contents
  1767. */
  1768. int iwl_verify_ucode(struct iwl_priv *priv)
  1769. {
  1770. __le32 *image;
  1771. u32 len;
  1772. int ret;
  1773. /* Try bootstrap */
  1774. image = (__le32 *)priv->ucode_boot.v_addr;
  1775. len = priv->ucode_boot.len;
  1776. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1777. if (!ret) {
  1778. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1779. return 0;
  1780. }
  1781. /* Try initialize */
  1782. image = (__le32 *)priv->ucode_init.v_addr;
  1783. len = priv->ucode_init.len;
  1784. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1785. if (!ret) {
  1786. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1787. return 0;
  1788. }
  1789. /* Try runtime/protocol */
  1790. image = (__le32 *)priv->ucode_code.v_addr;
  1791. len = priv->ucode_code.len;
  1792. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1793. if (!ret) {
  1794. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1795. return 0;
  1796. }
  1797. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1798. /* Since nothing seems to match, show first several data entries in
  1799. * instruction SRAM, so maybe visual inspection will give a clue.
  1800. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1801. image = (__le32 *)priv->ucode_boot.v_addr;
  1802. len = priv->ucode_boot.len;
  1803. ret = iwl_verify_inst_full(priv, image, len);
  1804. return ret;
  1805. }
  1806. EXPORT_SYMBOL(iwl_verify_ucode);
  1807. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1808. {
  1809. struct iwl_ct_kill_config cmd;
  1810. struct iwl_ct_kill_throttling_config adv_cmd;
  1811. unsigned long flags;
  1812. int ret = 0;
  1813. spin_lock_irqsave(&priv->lock, flags);
  1814. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1815. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1816. spin_unlock_irqrestore(&priv->lock, flags);
  1817. priv->thermal_throttle.ct_kill_toggle = false;
  1818. if (priv->cfg->support_ct_kill_exit) {
  1819. adv_cmd.critical_temperature_enter =
  1820. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1821. adv_cmd.critical_temperature_exit =
  1822. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1823. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1824. sizeof(adv_cmd), &adv_cmd);
  1825. if (ret)
  1826. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1827. else
  1828. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1829. "succeeded, "
  1830. "critical temperature enter is %d,"
  1831. "exit is %d\n",
  1832. priv->hw_params.ct_kill_threshold,
  1833. priv->hw_params.ct_kill_exit_threshold);
  1834. } else {
  1835. cmd.critical_temperature_R =
  1836. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1837. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1838. sizeof(cmd), &cmd);
  1839. if (ret)
  1840. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1841. else
  1842. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1843. "succeeded, "
  1844. "critical temperature is %d\n",
  1845. priv->hw_params.ct_kill_threshold);
  1846. }
  1847. }
  1848. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1849. /*
  1850. * CARD_STATE_CMD
  1851. *
  1852. * Use: Sets the device's internal card state to enable, disable, or halt
  1853. *
  1854. * When in the 'enable' state the card operates as normal.
  1855. * When in the 'disable' state, the card enters into a low power mode.
  1856. * When in the 'halt' state, the card is shut down and must be fully
  1857. * restarted to come back on.
  1858. */
  1859. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1860. {
  1861. struct iwl_host_cmd cmd = {
  1862. .id = REPLY_CARD_STATE_CMD,
  1863. .len = sizeof(u32),
  1864. .data = &flags,
  1865. .flags = meta_flag,
  1866. };
  1867. return iwl_send_cmd(priv, &cmd);
  1868. }
  1869. void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  1870. struct iwl_rx_mem_buffer *rxb)
  1871. {
  1872. #ifdef CONFIG_IWLWIFI_DEBUG
  1873. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1874. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  1875. IWL_DEBUG_RX(priv, "sleep mode: %d, src: %d\n",
  1876. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  1877. #endif
  1878. }
  1879. EXPORT_SYMBOL(iwl_rx_pm_sleep_notif);
  1880. void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  1881. struct iwl_rx_mem_buffer *rxb)
  1882. {
  1883. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1884. u32 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1885. IWL_DEBUG_RADIO(priv, "Dumping %d bytes of unhandled "
  1886. "notification for %s:\n", len,
  1887. get_cmd_string(pkt->hdr.cmd));
  1888. iwl_print_hex_dump(priv, IWL_DL_RADIO, pkt->u.raw, len);
  1889. }
  1890. EXPORT_SYMBOL(iwl_rx_pm_debug_statistics_notif);
  1891. void iwl_rx_reply_error(struct iwl_priv *priv,
  1892. struct iwl_rx_mem_buffer *rxb)
  1893. {
  1894. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1895. IWL_ERR(priv, "Error Reply type 0x%08X cmd %s (0x%02X) "
  1896. "seq 0x%04X ser 0x%08X\n",
  1897. le32_to_cpu(pkt->u.err_resp.error_type),
  1898. get_cmd_string(pkt->u.err_resp.cmd_id),
  1899. pkt->u.err_resp.cmd_id,
  1900. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  1901. le32_to_cpu(pkt->u.err_resp.error_info));
  1902. }
  1903. EXPORT_SYMBOL(iwl_rx_reply_error);
  1904. void iwl_clear_isr_stats(struct iwl_priv *priv)
  1905. {
  1906. memset(&priv->isr_stats, 0, sizeof(priv->isr_stats));
  1907. }
  1908. int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1909. const struct ieee80211_tx_queue_params *params)
  1910. {
  1911. struct iwl_priv *priv = hw->priv;
  1912. unsigned long flags;
  1913. int q;
  1914. IWL_DEBUG_MAC80211(priv, "enter\n");
  1915. if (!iwl_is_ready_rf(priv)) {
  1916. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  1917. return -EIO;
  1918. }
  1919. if (queue >= AC_NUM) {
  1920. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  1921. return 0;
  1922. }
  1923. q = AC_NUM - 1 - queue;
  1924. spin_lock_irqsave(&priv->lock, flags);
  1925. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  1926. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  1927. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  1928. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  1929. cpu_to_le16((params->txop * 32));
  1930. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  1931. priv->qos_data.qos_active = 1;
  1932. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1933. iwl_activate_qos(priv, 1);
  1934. else if (priv->assoc_id && iwl_is_associated(priv))
  1935. iwl_activate_qos(priv, 0);
  1936. spin_unlock_irqrestore(&priv->lock, flags);
  1937. IWL_DEBUG_MAC80211(priv, "leave\n");
  1938. return 0;
  1939. }
  1940. EXPORT_SYMBOL(iwl_mac_conf_tx);
  1941. static void iwl_ht_conf(struct iwl_priv *priv,
  1942. struct ieee80211_bss_conf *bss_conf)
  1943. {
  1944. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  1945. struct ieee80211_sta *sta;
  1946. IWL_DEBUG_MAC80211(priv, "enter: \n");
  1947. if (!ht_conf->is_ht)
  1948. return;
  1949. ht_conf->ht_protection =
  1950. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  1951. ht_conf->non_GF_STA_present =
  1952. !!(bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1953. ht_conf->single_chain_sufficient = false;
  1954. switch (priv->iw_mode) {
  1955. case NL80211_IFTYPE_STATION:
  1956. rcu_read_lock();
  1957. sta = ieee80211_find_sta(priv->vif, priv->bssid);
  1958. if (sta) {
  1959. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  1960. int maxstreams;
  1961. maxstreams = (ht_cap->mcs.tx_params &
  1962. IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  1963. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  1964. maxstreams += 1;
  1965. if ((ht_cap->mcs.rx_mask[1] == 0) &&
  1966. (ht_cap->mcs.rx_mask[2] == 0))
  1967. ht_conf->single_chain_sufficient = true;
  1968. if (maxstreams <= 1)
  1969. ht_conf->single_chain_sufficient = true;
  1970. } else {
  1971. /*
  1972. * If at all, this can only happen through a race
  1973. * when the AP disconnects us while we're still
  1974. * setting up the connection, in that case mac80211
  1975. * will soon tell us about that.
  1976. */
  1977. ht_conf->single_chain_sufficient = true;
  1978. }
  1979. rcu_read_unlock();
  1980. break;
  1981. case NL80211_IFTYPE_ADHOC:
  1982. ht_conf->single_chain_sufficient = true;
  1983. break;
  1984. default:
  1985. break;
  1986. }
  1987. IWL_DEBUG_MAC80211(priv, "leave\n");
  1988. }
  1989. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  1990. void iwl_bss_info_changed(struct ieee80211_hw *hw,
  1991. struct ieee80211_vif *vif,
  1992. struct ieee80211_bss_conf *bss_conf,
  1993. u32 changes)
  1994. {
  1995. struct iwl_priv *priv = hw->priv;
  1996. int ret;
  1997. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  1998. if (!iwl_is_alive(priv))
  1999. return;
  2000. mutex_lock(&priv->mutex);
  2001. if (changes & BSS_CHANGED_BEACON &&
  2002. priv->iw_mode == NL80211_IFTYPE_AP) {
  2003. dev_kfree_skb(priv->ibss_beacon);
  2004. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  2005. }
  2006. if (changes & BSS_CHANGED_BEACON_INT) {
  2007. priv->beacon_int = bss_conf->beacon_int;
  2008. /* TODO: in AP mode, do something to make this take effect */
  2009. }
  2010. if (changes & BSS_CHANGED_BSSID) {
  2011. IWL_DEBUG_MAC80211(priv, "BSSID %pM\n", bss_conf->bssid);
  2012. /*
  2013. * If there is currently a HW scan going on in the
  2014. * background then we need to cancel it else the RXON
  2015. * below/in post_associate will fail.
  2016. */
  2017. if (iwl_scan_cancel_timeout(priv, 100)) {
  2018. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  2019. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  2020. mutex_unlock(&priv->mutex);
  2021. return;
  2022. }
  2023. /* mac80211 only sets assoc when in STATION mode */
  2024. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  2025. bss_conf->assoc) {
  2026. memcpy(priv->staging_rxon.bssid_addr,
  2027. bss_conf->bssid, ETH_ALEN);
  2028. /* currently needed in a few places */
  2029. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2030. } else {
  2031. priv->staging_rxon.filter_flags &=
  2032. ~RXON_FILTER_ASSOC_MSK;
  2033. }
  2034. }
  2035. /*
  2036. * This needs to be after setting the BSSID in case
  2037. * mac80211 decides to do both changes at once because
  2038. * it will invoke post_associate.
  2039. */
  2040. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2041. changes & BSS_CHANGED_BEACON) {
  2042. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2043. if (beacon)
  2044. iwl_mac_beacon_update(hw, beacon);
  2045. }
  2046. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  2047. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  2048. bss_conf->use_short_preamble);
  2049. if (bss_conf->use_short_preamble)
  2050. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2051. else
  2052. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2053. }
  2054. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  2055. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  2056. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  2057. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  2058. else
  2059. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2060. }
  2061. if (changes & BSS_CHANGED_BASIC_RATES) {
  2062. /* XXX use this information
  2063. *
  2064. * To do that, remove code from iwl_set_rate() and put something
  2065. * like this here:
  2066. *
  2067. if (A-band)
  2068. priv->staging_rxon.ofdm_basic_rates =
  2069. bss_conf->basic_rates;
  2070. else
  2071. priv->staging_rxon.ofdm_basic_rates =
  2072. bss_conf->basic_rates >> 4;
  2073. priv->staging_rxon.cck_basic_rates =
  2074. bss_conf->basic_rates & 0xF;
  2075. */
  2076. }
  2077. if (changes & BSS_CHANGED_HT) {
  2078. iwl_ht_conf(priv, bss_conf);
  2079. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2080. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2081. }
  2082. if (changes & BSS_CHANGED_ASSOC) {
  2083. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2084. if (bss_conf->assoc) {
  2085. priv->assoc_id = bss_conf->aid;
  2086. priv->beacon_int = bss_conf->beacon_int;
  2087. priv->timestamp = bss_conf->timestamp;
  2088. priv->assoc_capability = bss_conf->assoc_capability;
  2089. iwl_led_associate(priv);
  2090. /*
  2091. * We have just associated, don't start scan too early
  2092. * leave time for EAPOL exchange to complete.
  2093. *
  2094. * XXX: do this in mac80211
  2095. */
  2096. priv->next_scan_jiffies = jiffies +
  2097. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2098. if (!iwl_is_rfkill(priv))
  2099. priv->cfg->ops->lib->post_associate(priv);
  2100. } else {
  2101. priv->assoc_id = 0;
  2102. iwl_led_disassociate(priv);
  2103. }
  2104. }
  2105. if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2106. IWL_DEBUG_MAC80211(priv, "Changes (%#x) while associated\n",
  2107. changes);
  2108. ret = iwl_send_rxon_assoc(priv);
  2109. if (!ret) {
  2110. /* Sync active_rxon with latest change. */
  2111. memcpy((void *)&priv->active_rxon,
  2112. &priv->staging_rxon,
  2113. sizeof(struct iwl_rxon_cmd));
  2114. }
  2115. }
  2116. if ((changes & BSS_CHANGED_BEACON_ENABLED) &&
  2117. vif->bss_conf.enable_beacon) {
  2118. memcpy(priv->staging_rxon.bssid_addr,
  2119. bss_conf->bssid, ETH_ALEN);
  2120. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2121. iwlcore_config_ap(priv);
  2122. }
  2123. mutex_unlock(&priv->mutex);
  2124. IWL_DEBUG_MAC80211(priv, "leave\n");
  2125. }
  2126. EXPORT_SYMBOL(iwl_bss_info_changed);
  2127. int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2128. {
  2129. struct iwl_priv *priv = hw->priv;
  2130. unsigned long flags;
  2131. __le64 timestamp;
  2132. IWL_DEBUG_MAC80211(priv, "enter\n");
  2133. if (!iwl_is_ready_rf(priv)) {
  2134. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2135. return -EIO;
  2136. }
  2137. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2138. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2139. return -EIO;
  2140. }
  2141. spin_lock_irqsave(&priv->lock, flags);
  2142. if (priv->ibss_beacon)
  2143. dev_kfree_skb(priv->ibss_beacon);
  2144. priv->ibss_beacon = skb;
  2145. priv->assoc_id = 0;
  2146. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2147. priv->timestamp = le64_to_cpu(timestamp);
  2148. IWL_DEBUG_MAC80211(priv, "leave\n");
  2149. spin_unlock_irqrestore(&priv->lock, flags);
  2150. iwl_reset_qos(priv);
  2151. priv->cfg->ops->lib->post_associate(priv);
  2152. return 0;
  2153. }
  2154. EXPORT_SYMBOL(iwl_mac_beacon_update);
  2155. int iwl_set_mode(struct iwl_priv *priv, int mode)
  2156. {
  2157. if (mode == NL80211_IFTYPE_ADHOC) {
  2158. const struct iwl_channel_info *ch_info;
  2159. ch_info = iwl_get_channel_info(priv,
  2160. priv->band,
  2161. le16_to_cpu(priv->staging_rxon.channel));
  2162. if (!ch_info || !is_channel_ibss(ch_info)) {
  2163. IWL_ERR(priv, "channel %d not IBSS channel\n",
  2164. le16_to_cpu(priv->staging_rxon.channel));
  2165. return -EINVAL;
  2166. }
  2167. }
  2168. iwl_connection_init_rx_config(priv, mode);
  2169. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2170. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2171. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2172. iwl_clear_stations_table(priv);
  2173. /* dont commit rxon if rf-kill is on*/
  2174. if (!iwl_is_ready_rf(priv))
  2175. return -EAGAIN;
  2176. iwlcore_commit_rxon(priv);
  2177. return 0;
  2178. }
  2179. EXPORT_SYMBOL(iwl_set_mode);
  2180. int iwl_mac_add_interface(struct ieee80211_hw *hw,
  2181. struct ieee80211_if_init_conf *conf)
  2182. {
  2183. struct iwl_priv *priv = hw->priv;
  2184. unsigned long flags;
  2185. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", conf->type);
  2186. if (priv->vif) {
  2187. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  2188. return -EOPNOTSUPP;
  2189. }
  2190. spin_lock_irqsave(&priv->lock, flags);
  2191. priv->vif = conf->vif;
  2192. priv->iw_mode = conf->type;
  2193. spin_unlock_irqrestore(&priv->lock, flags);
  2194. mutex_lock(&priv->mutex);
  2195. if (conf->mac_addr) {
  2196. IWL_DEBUG_MAC80211(priv, "Set %pM\n", conf->mac_addr);
  2197. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  2198. }
  2199. if (iwl_set_mode(priv, conf->type) == -EAGAIN)
  2200. /* we are not ready, will run again when ready */
  2201. set_bit(STATUS_MODE_PENDING, &priv->status);
  2202. mutex_unlock(&priv->mutex);
  2203. IWL_DEBUG_MAC80211(priv, "leave\n");
  2204. return 0;
  2205. }
  2206. EXPORT_SYMBOL(iwl_mac_add_interface);
  2207. void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2208. struct ieee80211_if_init_conf *conf)
  2209. {
  2210. struct iwl_priv *priv = hw->priv;
  2211. IWL_DEBUG_MAC80211(priv, "enter\n");
  2212. mutex_lock(&priv->mutex);
  2213. if (iwl_is_ready_rf(priv)) {
  2214. iwl_scan_cancel_timeout(priv, 100);
  2215. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2216. iwlcore_commit_rxon(priv);
  2217. }
  2218. if (priv->vif == conf->vif) {
  2219. priv->vif = NULL;
  2220. memset(priv->bssid, 0, ETH_ALEN);
  2221. }
  2222. mutex_unlock(&priv->mutex);
  2223. IWL_DEBUG_MAC80211(priv, "leave\n");
  2224. }
  2225. EXPORT_SYMBOL(iwl_mac_remove_interface);
  2226. /**
  2227. * iwl_mac_config - mac80211 config callback
  2228. *
  2229. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  2230. * be set inappropriately and the driver currently sets the hardware up to
  2231. * use it whenever needed.
  2232. */
  2233. int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  2234. {
  2235. struct iwl_priv *priv = hw->priv;
  2236. const struct iwl_channel_info *ch_info;
  2237. struct ieee80211_conf *conf = &hw->conf;
  2238. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2239. unsigned long flags = 0;
  2240. int ret = 0;
  2241. u16 ch;
  2242. int scan_active = 0;
  2243. mutex_lock(&priv->mutex);
  2244. IWL_DEBUG_MAC80211(priv, "enter to channel %d changed 0x%X\n",
  2245. conf->channel->hw_value, changed);
  2246. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  2247. test_bit(STATUS_SCANNING, &priv->status))) {
  2248. scan_active = 1;
  2249. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  2250. }
  2251. /* during scanning mac80211 will delay channel setting until
  2252. * scan finish with changed = 0
  2253. */
  2254. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  2255. if (scan_active)
  2256. goto set_ch_out;
  2257. ch = ieee80211_frequency_to_channel(conf->channel->center_freq);
  2258. ch_info = iwl_get_channel_info(priv, conf->channel->band, ch);
  2259. if (!is_channel_valid(ch_info)) {
  2260. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  2261. ret = -EINVAL;
  2262. goto set_ch_out;
  2263. }
  2264. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2265. !is_channel_ibss(ch_info)) {
  2266. IWL_ERR(priv, "channel %d in band %d not "
  2267. "IBSS channel\n",
  2268. conf->channel->hw_value, conf->channel->band);
  2269. ret = -EINVAL;
  2270. goto set_ch_out;
  2271. }
  2272. spin_lock_irqsave(&priv->lock, flags);
  2273. /* Configure HT40 channels */
  2274. ht_conf->is_ht = conf_is_ht(conf);
  2275. if (ht_conf->is_ht) {
  2276. if (conf_is_ht40_minus(conf)) {
  2277. ht_conf->extension_chan_offset =
  2278. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2279. ht_conf->is_40mhz = true;
  2280. } else if (conf_is_ht40_plus(conf)) {
  2281. ht_conf->extension_chan_offset =
  2282. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2283. ht_conf->is_40mhz = true;
  2284. } else {
  2285. ht_conf->extension_chan_offset =
  2286. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2287. ht_conf->is_40mhz = false;
  2288. }
  2289. } else
  2290. ht_conf->is_40mhz = false;
  2291. /* Default to no protection. Protection mode will later be set
  2292. * from BSS config in iwl_ht_conf */
  2293. ht_conf->ht_protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  2294. /* if we are switching from ht to 2.4 clear flags
  2295. * from any ht related info since 2.4 does not
  2296. * support ht */
  2297. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2298. priv->staging_rxon.flags = 0;
  2299. iwl_set_rxon_channel(priv, conf->channel);
  2300. iwl_set_flags_for_band(priv, conf->channel->band);
  2301. spin_unlock_irqrestore(&priv->lock, flags);
  2302. if (iwl_is_associated(priv) &&
  2303. (le16_to_cpu(priv->active_rxon.channel) != ch) &&
  2304. priv->cfg->ops->lib->set_channel_switch) {
  2305. iwl_set_rate(priv);
  2306. /*
  2307. * at this point, staging_rxon has the
  2308. * configuration for channel switch
  2309. */
  2310. ret = priv->cfg->ops->lib->set_channel_switch(priv,
  2311. ch);
  2312. if (!ret) {
  2313. iwl_print_rx_config_cmd(priv);
  2314. goto out;
  2315. }
  2316. priv->switch_rxon.switch_in_progress = false;
  2317. }
  2318. set_ch_out:
  2319. /* The list of supported rates and rate mask can be different
  2320. * for each band; since the band may have changed, reset
  2321. * the rate mask to what mac80211 lists */
  2322. iwl_set_rate(priv);
  2323. }
  2324. if (changed & (IEEE80211_CONF_CHANGE_PS |
  2325. IEEE80211_CONF_CHANGE_IDLE)) {
  2326. ret = iwl_power_update_mode(priv, false);
  2327. if (ret)
  2328. IWL_DEBUG_MAC80211(priv, "Error setting sleep level\n");
  2329. }
  2330. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  2331. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  2332. priv->tx_power_user_lmt, conf->power_level);
  2333. iwl_set_tx_power(priv, conf->power_level, false);
  2334. }
  2335. /* call to ensure that 4965 rx_chain is set properly in monitor mode */
  2336. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2337. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2338. if (!iwl_is_ready(priv)) {
  2339. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2340. goto out;
  2341. }
  2342. if (scan_active)
  2343. goto out;
  2344. if (memcmp(&priv->active_rxon,
  2345. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  2346. iwlcore_commit_rxon(priv);
  2347. else
  2348. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration.\n");
  2349. out:
  2350. IWL_DEBUG_MAC80211(priv, "leave\n");
  2351. mutex_unlock(&priv->mutex);
  2352. return ret;
  2353. }
  2354. EXPORT_SYMBOL(iwl_mac_config);
  2355. int iwl_mac_get_tx_stats(struct ieee80211_hw *hw,
  2356. struct ieee80211_tx_queue_stats *stats)
  2357. {
  2358. struct iwl_priv *priv = hw->priv;
  2359. int i, avail;
  2360. struct iwl_tx_queue *txq;
  2361. struct iwl_queue *q;
  2362. unsigned long flags;
  2363. IWL_DEBUG_MAC80211(priv, "enter\n");
  2364. if (!iwl_is_ready_rf(priv)) {
  2365. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2366. return -EIO;
  2367. }
  2368. spin_lock_irqsave(&priv->lock, flags);
  2369. for (i = 0; i < AC_NUM; i++) {
  2370. txq = &priv->txq[i];
  2371. q = &txq->q;
  2372. avail = iwl_queue_space(q);
  2373. stats[i].len = q->n_window - avail;
  2374. stats[i].limit = q->n_window - q->high_mark;
  2375. stats[i].count = q->n_window;
  2376. }
  2377. spin_unlock_irqrestore(&priv->lock, flags);
  2378. IWL_DEBUG_MAC80211(priv, "leave\n");
  2379. return 0;
  2380. }
  2381. EXPORT_SYMBOL(iwl_mac_get_tx_stats);
  2382. void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2383. {
  2384. struct iwl_priv *priv = hw->priv;
  2385. unsigned long flags;
  2386. mutex_lock(&priv->mutex);
  2387. IWL_DEBUG_MAC80211(priv, "enter\n");
  2388. spin_lock_irqsave(&priv->lock, flags);
  2389. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_config));
  2390. spin_unlock_irqrestore(&priv->lock, flags);
  2391. iwl_reset_qos(priv);
  2392. spin_lock_irqsave(&priv->lock, flags);
  2393. priv->assoc_id = 0;
  2394. priv->assoc_capability = 0;
  2395. priv->assoc_station_added = 0;
  2396. /* new association get rid of ibss beacon skb */
  2397. if (priv->ibss_beacon)
  2398. dev_kfree_skb(priv->ibss_beacon);
  2399. priv->ibss_beacon = NULL;
  2400. priv->beacon_int = priv->vif->bss_conf.beacon_int;
  2401. priv->timestamp = 0;
  2402. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2403. priv->beacon_int = 0;
  2404. spin_unlock_irqrestore(&priv->lock, flags);
  2405. if (!iwl_is_ready_rf(priv)) {
  2406. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2407. mutex_unlock(&priv->mutex);
  2408. return;
  2409. }
  2410. /* we are restarting association process
  2411. * clear RXON_FILTER_ASSOC_MSK bit
  2412. */
  2413. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2414. iwl_scan_cancel_timeout(priv, 100);
  2415. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2416. iwlcore_commit_rxon(priv);
  2417. }
  2418. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2419. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2420. mutex_unlock(&priv->mutex);
  2421. return;
  2422. }
  2423. iwl_set_rate(priv);
  2424. mutex_unlock(&priv->mutex);
  2425. IWL_DEBUG_MAC80211(priv, "leave\n");
  2426. }
  2427. EXPORT_SYMBOL(iwl_mac_reset_tsf);
  2428. int iwl_alloc_txq_mem(struct iwl_priv *priv)
  2429. {
  2430. if (!priv->txq)
  2431. priv->txq = kzalloc(
  2432. sizeof(struct iwl_tx_queue) * priv->cfg->num_of_queues,
  2433. GFP_KERNEL);
  2434. if (!priv->txq) {
  2435. IWL_ERR(priv, "Not enough memory for txq \n");
  2436. return -ENOMEM;
  2437. }
  2438. return 0;
  2439. }
  2440. EXPORT_SYMBOL(iwl_alloc_txq_mem);
  2441. void iwl_free_txq_mem(struct iwl_priv *priv)
  2442. {
  2443. kfree(priv->txq);
  2444. priv->txq = NULL;
  2445. }
  2446. EXPORT_SYMBOL(iwl_free_txq_mem);
  2447. int iwl_send_wimax_coex(struct iwl_priv *priv)
  2448. {
  2449. struct iwl_wimax_coex_cmd uninitialized_var(coex_cmd);
  2450. if (priv->cfg->support_wimax_coexist) {
  2451. /* UnMask wake up src at associated sleep */
  2452. coex_cmd.flags |= COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
  2453. /* UnMask wake up src at unassociated sleep */
  2454. coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
  2455. memcpy(coex_cmd.sta_prio, cu_priorities,
  2456. sizeof(struct iwl_wimax_coex_event_entry) *
  2457. COEX_NUM_OF_EVENTS);
  2458. /* enabling the coexistence feature */
  2459. coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
  2460. /* enabling the priorities tables */
  2461. coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
  2462. } else {
  2463. /* coexistence is disabled */
  2464. memset(&coex_cmd, 0, sizeof(coex_cmd));
  2465. }
  2466. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  2467. sizeof(coex_cmd), &coex_cmd);
  2468. }
  2469. EXPORT_SYMBOL(iwl_send_wimax_coex);
  2470. #ifdef CONFIG_IWLWIFI_DEBUGFS
  2471. #define IWL_TRAFFIC_DUMP_SIZE (IWL_TRAFFIC_ENTRY_SIZE * IWL_TRAFFIC_ENTRIES)
  2472. void iwl_reset_traffic_log(struct iwl_priv *priv)
  2473. {
  2474. priv->tx_traffic_idx = 0;
  2475. priv->rx_traffic_idx = 0;
  2476. if (priv->tx_traffic)
  2477. memset(priv->tx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2478. if (priv->rx_traffic)
  2479. memset(priv->rx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2480. }
  2481. int iwl_alloc_traffic_mem(struct iwl_priv *priv)
  2482. {
  2483. u32 traffic_size = IWL_TRAFFIC_DUMP_SIZE;
  2484. if (iwl_debug_level & IWL_DL_TX) {
  2485. if (!priv->tx_traffic) {
  2486. priv->tx_traffic =
  2487. kzalloc(traffic_size, GFP_KERNEL);
  2488. if (!priv->tx_traffic)
  2489. return -ENOMEM;
  2490. }
  2491. }
  2492. if (iwl_debug_level & IWL_DL_RX) {
  2493. if (!priv->rx_traffic) {
  2494. priv->rx_traffic =
  2495. kzalloc(traffic_size, GFP_KERNEL);
  2496. if (!priv->rx_traffic)
  2497. return -ENOMEM;
  2498. }
  2499. }
  2500. iwl_reset_traffic_log(priv);
  2501. return 0;
  2502. }
  2503. EXPORT_SYMBOL(iwl_alloc_traffic_mem);
  2504. void iwl_free_traffic_mem(struct iwl_priv *priv)
  2505. {
  2506. kfree(priv->tx_traffic);
  2507. priv->tx_traffic = NULL;
  2508. kfree(priv->rx_traffic);
  2509. priv->rx_traffic = NULL;
  2510. }
  2511. EXPORT_SYMBOL(iwl_free_traffic_mem);
  2512. void iwl_dbg_log_tx_data_frame(struct iwl_priv *priv,
  2513. u16 length, struct ieee80211_hdr *header)
  2514. {
  2515. __le16 fc;
  2516. u16 len;
  2517. if (likely(!(iwl_debug_level & IWL_DL_TX)))
  2518. return;
  2519. if (!priv->tx_traffic)
  2520. return;
  2521. fc = header->frame_control;
  2522. if (ieee80211_is_data(fc)) {
  2523. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2524. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2525. memcpy((priv->tx_traffic +
  2526. (priv->tx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2527. header, len);
  2528. priv->tx_traffic_idx =
  2529. (priv->tx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2530. }
  2531. }
  2532. EXPORT_SYMBOL(iwl_dbg_log_tx_data_frame);
  2533. void iwl_dbg_log_rx_data_frame(struct iwl_priv *priv,
  2534. u16 length, struct ieee80211_hdr *header)
  2535. {
  2536. __le16 fc;
  2537. u16 len;
  2538. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2539. return;
  2540. if (!priv->rx_traffic)
  2541. return;
  2542. fc = header->frame_control;
  2543. if (ieee80211_is_data(fc)) {
  2544. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2545. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2546. memcpy((priv->rx_traffic +
  2547. (priv->rx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2548. header, len);
  2549. priv->rx_traffic_idx =
  2550. (priv->rx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2551. }
  2552. }
  2553. EXPORT_SYMBOL(iwl_dbg_log_rx_data_frame);
  2554. const char *get_mgmt_string(int cmd)
  2555. {
  2556. switch (cmd) {
  2557. IWL_CMD(MANAGEMENT_ASSOC_REQ);
  2558. IWL_CMD(MANAGEMENT_ASSOC_RESP);
  2559. IWL_CMD(MANAGEMENT_REASSOC_REQ);
  2560. IWL_CMD(MANAGEMENT_REASSOC_RESP);
  2561. IWL_CMD(MANAGEMENT_PROBE_REQ);
  2562. IWL_CMD(MANAGEMENT_PROBE_RESP);
  2563. IWL_CMD(MANAGEMENT_BEACON);
  2564. IWL_CMD(MANAGEMENT_ATIM);
  2565. IWL_CMD(MANAGEMENT_DISASSOC);
  2566. IWL_CMD(MANAGEMENT_AUTH);
  2567. IWL_CMD(MANAGEMENT_DEAUTH);
  2568. IWL_CMD(MANAGEMENT_ACTION);
  2569. default:
  2570. return "UNKNOWN";
  2571. }
  2572. }
  2573. const char *get_ctrl_string(int cmd)
  2574. {
  2575. switch (cmd) {
  2576. IWL_CMD(CONTROL_BACK_REQ);
  2577. IWL_CMD(CONTROL_BACK);
  2578. IWL_CMD(CONTROL_PSPOLL);
  2579. IWL_CMD(CONTROL_RTS);
  2580. IWL_CMD(CONTROL_CTS);
  2581. IWL_CMD(CONTROL_ACK);
  2582. IWL_CMD(CONTROL_CFEND);
  2583. IWL_CMD(CONTROL_CFENDACK);
  2584. default:
  2585. return "UNKNOWN";
  2586. }
  2587. }
  2588. void iwl_clear_tx_stats(struct iwl_priv *priv)
  2589. {
  2590. memset(&priv->tx_stats, 0, sizeof(struct traffic_stats));
  2591. }
  2592. void iwl_clear_rx_stats(struct iwl_priv *priv)
  2593. {
  2594. memset(&priv->rx_stats, 0, sizeof(struct traffic_stats));
  2595. }
  2596. /*
  2597. * if CONFIG_IWLWIFI_DEBUGFS defined, iwl_update_stats function will
  2598. * record all the MGMT, CTRL and DATA pkt for both TX and Rx pass.
  2599. * Use debugFs to display the rx/rx_statistics
  2600. * if CONFIG_IWLWIFI_DEBUGFS not being defined, then no MGMT and CTRL
  2601. * information will be recorded, but DATA pkt still will be recorded
  2602. * for the reason of iwl_led.c need to control the led blinking based on
  2603. * number of tx and rx data.
  2604. *
  2605. */
  2606. void iwl_update_stats(struct iwl_priv *priv, bool is_tx, __le16 fc, u16 len)
  2607. {
  2608. struct traffic_stats *stats;
  2609. if (is_tx)
  2610. stats = &priv->tx_stats;
  2611. else
  2612. stats = &priv->rx_stats;
  2613. if (ieee80211_is_mgmt(fc)) {
  2614. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2615. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  2616. stats->mgmt[MANAGEMENT_ASSOC_REQ]++;
  2617. break;
  2618. case cpu_to_le16(IEEE80211_STYPE_ASSOC_RESP):
  2619. stats->mgmt[MANAGEMENT_ASSOC_RESP]++;
  2620. break;
  2621. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  2622. stats->mgmt[MANAGEMENT_REASSOC_REQ]++;
  2623. break;
  2624. case cpu_to_le16(IEEE80211_STYPE_REASSOC_RESP):
  2625. stats->mgmt[MANAGEMENT_REASSOC_RESP]++;
  2626. break;
  2627. case cpu_to_le16(IEEE80211_STYPE_PROBE_REQ):
  2628. stats->mgmt[MANAGEMENT_PROBE_REQ]++;
  2629. break;
  2630. case cpu_to_le16(IEEE80211_STYPE_PROBE_RESP):
  2631. stats->mgmt[MANAGEMENT_PROBE_RESP]++;
  2632. break;
  2633. case cpu_to_le16(IEEE80211_STYPE_BEACON):
  2634. stats->mgmt[MANAGEMENT_BEACON]++;
  2635. break;
  2636. case cpu_to_le16(IEEE80211_STYPE_ATIM):
  2637. stats->mgmt[MANAGEMENT_ATIM]++;
  2638. break;
  2639. case cpu_to_le16(IEEE80211_STYPE_DISASSOC):
  2640. stats->mgmt[MANAGEMENT_DISASSOC]++;
  2641. break;
  2642. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  2643. stats->mgmt[MANAGEMENT_AUTH]++;
  2644. break;
  2645. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  2646. stats->mgmt[MANAGEMENT_DEAUTH]++;
  2647. break;
  2648. case cpu_to_le16(IEEE80211_STYPE_ACTION):
  2649. stats->mgmt[MANAGEMENT_ACTION]++;
  2650. break;
  2651. }
  2652. } else if (ieee80211_is_ctl(fc)) {
  2653. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2654. case cpu_to_le16(IEEE80211_STYPE_BACK_REQ):
  2655. stats->ctrl[CONTROL_BACK_REQ]++;
  2656. break;
  2657. case cpu_to_le16(IEEE80211_STYPE_BACK):
  2658. stats->ctrl[CONTROL_BACK]++;
  2659. break;
  2660. case cpu_to_le16(IEEE80211_STYPE_PSPOLL):
  2661. stats->ctrl[CONTROL_PSPOLL]++;
  2662. break;
  2663. case cpu_to_le16(IEEE80211_STYPE_RTS):
  2664. stats->ctrl[CONTROL_RTS]++;
  2665. break;
  2666. case cpu_to_le16(IEEE80211_STYPE_CTS):
  2667. stats->ctrl[CONTROL_CTS]++;
  2668. break;
  2669. case cpu_to_le16(IEEE80211_STYPE_ACK):
  2670. stats->ctrl[CONTROL_ACK]++;
  2671. break;
  2672. case cpu_to_le16(IEEE80211_STYPE_CFEND):
  2673. stats->ctrl[CONTROL_CFEND]++;
  2674. break;
  2675. case cpu_to_le16(IEEE80211_STYPE_CFENDACK):
  2676. stats->ctrl[CONTROL_CFENDACK]++;
  2677. break;
  2678. }
  2679. } else {
  2680. /* data */
  2681. stats->data_cnt++;
  2682. stats->data_bytes += len;
  2683. }
  2684. }
  2685. EXPORT_SYMBOL(iwl_update_stats);
  2686. #endif
  2687. #ifdef CONFIG_PM
  2688. int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2689. {
  2690. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2691. /*
  2692. * This function is called when system goes into suspend state
  2693. * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
  2694. * first but since iwl_mac_stop() has no knowledge of who the caller is,
  2695. * it will not call apm_ops.stop() to stop the DMA operation.
  2696. * Calling apm_ops.stop here to make sure we stop the DMA.
  2697. */
  2698. priv->cfg->ops->lib->apm_ops.stop(priv);
  2699. pci_save_state(pdev);
  2700. pci_disable_device(pdev);
  2701. pci_set_power_state(pdev, PCI_D3hot);
  2702. return 0;
  2703. }
  2704. EXPORT_SYMBOL(iwl_pci_suspend);
  2705. int iwl_pci_resume(struct pci_dev *pdev)
  2706. {
  2707. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2708. int ret;
  2709. pci_set_power_state(pdev, PCI_D0);
  2710. ret = pci_enable_device(pdev);
  2711. if (ret)
  2712. return ret;
  2713. pci_restore_state(pdev);
  2714. iwl_enable_interrupts(priv);
  2715. return 0;
  2716. }
  2717. EXPORT_SYMBOL(iwl_pci_resume);
  2718. #endif /* CONFIG_PM */