dma.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <asm/div64.h>
  32. /* Required number of TX DMA slots per TX frame.
  33. * This currently is 2, because we put the header and the ieee80211 frame
  34. * into separate slots. */
  35. #define TX_SLOTS_PER_FRAME 2
  36. /* 32bit DMA ops. */
  37. static
  38. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  39. int slot,
  40. struct b43_dmadesc_meta **meta)
  41. {
  42. struct b43_dmadesc32 *desc;
  43. *meta = &(ring->meta[slot]);
  44. desc = ring->descbase;
  45. desc = &(desc[slot]);
  46. return (struct b43_dmadesc_generic *)desc;
  47. }
  48. static void op32_fill_descriptor(struct b43_dmaring *ring,
  49. struct b43_dmadesc_generic *desc,
  50. dma_addr_t dmaaddr, u16 bufsize,
  51. int start, int end, int irq)
  52. {
  53. struct b43_dmadesc32 *descbase = ring->descbase;
  54. int slot;
  55. u32 ctl;
  56. u32 addr;
  57. u32 addrext;
  58. slot = (int)(&(desc->dma32) - descbase);
  59. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  60. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  61. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  62. >> SSB_DMA_TRANSLATION_SHIFT;
  63. addr |= ssb_dma_translation(ring->dev->dev);
  64. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  65. if (slot == ring->nr_slots - 1)
  66. ctl |= B43_DMA32_DCTL_DTABLEEND;
  67. if (start)
  68. ctl |= B43_DMA32_DCTL_FRAMESTART;
  69. if (end)
  70. ctl |= B43_DMA32_DCTL_FRAMEEND;
  71. if (irq)
  72. ctl |= B43_DMA32_DCTL_IRQ;
  73. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  74. & B43_DMA32_DCTL_ADDREXT_MASK;
  75. desc->dma32.control = cpu_to_le32(ctl);
  76. desc->dma32.address = cpu_to_le32(addr);
  77. }
  78. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  79. {
  80. b43_dma_write(ring, B43_DMA32_TXINDEX,
  81. (u32) (slot * sizeof(struct b43_dmadesc32)));
  82. }
  83. static void op32_tx_suspend(struct b43_dmaring *ring)
  84. {
  85. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  86. | B43_DMA32_TXSUSPEND);
  87. }
  88. static void op32_tx_resume(struct b43_dmaring *ring)
  89. {
  90. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  91. & ~B43_DMA32_TXSUSPEND);
  92. }
  93. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  94. {
  95. u32 val;
  96. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  97. val &= B43_DMA32_RXDPTR;
  98. return (val / sizeof(struct b43_dmadesc32));
  99. }
  100. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  101. {
  102. b43_dma_write(ring, B43_DMA32_RXINDEX,
  103. (u32) (slot * sizeof(struct b43_dmadesc32)));
  104. }
  105. static const struct b43_dma_ops dma32_ops = {
  106. .idx2desc = op32_idx2desc,
  107. .fill_descriptor = op32_fill_descriptor,
  108. .poke_tx = op32_poke_tx,
  109. .tx_suspend = op32_tx_suspend,
  110. .tx_resume = op32_tx_resume,
  111. .get_current_rxslot = op32_get_current_rxslot,
  112. .set_current_rxslot = op32_set_current_rxslot,
  113. };
  114. /* 64bit DMA ops. */
  115. static
  116. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  117. int slot,
  118. struct b43_dmadesc_meta **meta)
  119. {
  120. struct b43_dmadesc64 *desc;
  121. *meta = &(ring->meta[slot]);
  122. desc = ring->descbase;
  123. desc = &(desc[slot]);
  124. return (struct b43_dmadesc_generic *)desc;
  125. }
  126. static void op64_fill_descriptor(struct b43_dmaring *ring,
  127. struct b43_dmadesc_generic *desc,
  128. dma_addr_t dmaaddr, u16 bufsize,
  129. int start, int end, int irq)
  130. {
  131. struct b43_dmadesc64 *descbase = ring->descbase;
  132. int slot;
  133. u32 ctl0 = 0, ctl1 = 0;
  134. u32 addrlo, addrhi;
  135. u32 addrext;
  136. slot = (int)(&(desc->dma64) - descbase);
  137. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  138. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  139. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  140. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  141. >> SSB_DMA_TRANSLATION_SHIFT;
  142. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  143. if (slot == ring->nr_slots - 1)
  144. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  145. if (start)
  146. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  147. if (end)
  148. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  149. if (irq)
  150. ctl0 |= B43_DMA64_DCTL0_IRQ;
  151. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  152. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  153. & B43_DMA64_DCTL1_ADDREXT_MASK;
  154. desc->dma64.control0 = cpu_to_le32(ctl0);
  155. desc->dma64.control1 = cpu_to_le32(ctl1);
  156. desc->dma64.address_low = cpu_to_le32(addrlo);
  157. desc->dma64.address_high = cpu_to_le32(addrhi);
  158. }
  159. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  160. {
  161. b43_dma_write(ring, B43_DMA64_TXINDEX,
  162. (u32) (slot * sizeof(struct b43_dmadesc64)));
  163. }
  164. static void op64_tx_suspend(struct b43_dmaring *ring)
  165. {
  166. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  167. | B43_DMA64_TXSUSPEND);
  168. }
  169. static void op64_tx_resume(struct b43_dmaring *ring)
  170. {
  171. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  172. & ~B43_DMA64_TXSUSPEND);
  173. }
  174. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  175. {
  176. u32 val;
  177. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  178. val &= B43_DMA64_RXSTATDPTR;
  179. return (val / sizeof(struct b43_dmadesc64));
  180. }
  181. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  182. {
  183. b43_dma_write(ring, B43_DMA64_RXINDEX,
  184. (u32) (slot * sizeof(struct b43_dmadesc64)));
  185. }
  186. static const struct b43_dma_ops dma64_ops = {
  187. .idx2desc = op64_idx2desc,
  188. .fill_descriptor = op64_fill_descriptor,
  189. .poke_tx = op64_poke_tx,
  190. .tx_suspend = op64_tx_suspend,
  191. .tx_resume = op64_tx_resume,
  192. .get_current_rxslot = op64_get_current_rxslot,
  193. .set_current_rxslot = op64_set_current_rxslot,
  194. };
  195. static inline int free_slots(struct b43_dmaring *ring)
  196. {
  197. return (ring->nr_slots - ring->used_slots);
  198. }
  199. static inline int next_slot(struct b43_dmaring *ring, int slot)
  200. {
  201. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  202. if (slot == ring->nr_slots - 1)
  203. return 0;
  204. return slot + 1;
  205. }
  206. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  207. {
  208. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  209. if (slot == 0)
  210. return ring->nr_slots - 1;
  211. return slot - 1;
  212. }
  213. #ifdef CONFIG_B43_DEBUG
  214. static void update_max_used_slots(struct b43_dmaring *ring,
  215. int current_used_slots)
  216. {
  217. if (current_used_slots <= ring->max_used_slots)
  218. return;
  219. ring->max_used_slots = current_used_slots;
  220. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  221. b43dbg(ring->dev->wl,
  222. "max_used_slots increased to %d on %s ring %d\n",
  223. ring->max_used_slots,
  224. ring->tx ? "TX" : "RX", ring->index);
  225. }
  226. }
  227. #else
  228. static inline
  229. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  230. {
  231. }
  232. #endif /* DEBUG */
  233. /* Request a slot for usage. */
  234. static inline int request_slot(struct b43_dmaring *ring)
  235. {
  236. int slot;
  237. B43_WARN_ON(!ring->tx);
  238. B43_WARN_ON(ring->stopped);
  239. B43_WARN_ON(free_slots(ring) == 0);
  240. slot = next_slot(ring, ring->current_slot);
  241. ring->current_slot = slot;
  242. ring->used_slots++;
  243. update_max_used_slots(ring, ring->used_slots);
  244. return slot;
  245. }
  246. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  247. {
  248. static const u16 map64[] = {
  249. B43_MMIO_DMA64_BASE0,
  250. B43_MMIO_DMA64_BASE1,
  251. B43_MMIO_DMA64_BASE2,
  252. B43_MMIO_DMA64_BASE3,
  253. B43_MMIO_DMA64_BASE4,
  254. B43_MMIO_DMA64_BASE5,
  255. };
  256. static const u16 map32[] = {
  257. B43_MMIO_DMA32_BASE0,
  258. B43_MMIO_DMA32_BASE1,
  259. B43_MMIO_DMA32_BASE2,
  260. B43_MMIO_DMA32_BASE3,
  261. B43_MMIO_DMA32_BASE4,
  262. B43_MMIO_DMA32_BASE5,
  263. };
  264. if (type == B43_DMA_64BIT) {
  265. B43_WARN_ON(!(controller_idx >= 0 &&
  266. controller_idx < ARRAY_SIZE(map64)));
  267. return map64[controller_idx];
  268. }
  269. B43_WARN_ON(!(controller_idx >= 0 &&
  270. controller_idx < ARRAY_SIZE(map32)));
  271. return map32[controller_idx];
  272. }
  273. static inline
  274. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  275. unsigned char *buf, size_t len, int tx)
  276. {
  277. dma_addr_t dmaaddr;
  278. if (tx) {
  279. dmaaddr = ssb_dma_map_single(ring->dev->dev,
  280. buf, len, DMA_TO_DEVICE);
  281. } else {
  282. dmaaddr = ssb_dma_map_single(ring->dev->dev,
  283. buf, len, DMA_FROM_DEVICE);
  284. }
  285. return dmaaddr;
  286. }
  287. static inline
  288. void unmap_descbuffer(struct b43_dmaring *ring,
  289. dma_addr_t addr, size_t len, int tx)
  290. {
  291. if (tx) {
  292. ssb_dma_unmap_single(ring->dev->dev,
  293. addr, len, DMA_TO_DEVICE);
  294. } else {
  295. ssb_dma_unmap_single(ring->dev->dev,
  296. addr, len, DMA_FROM_DEVICE);
  297. }
  298. }
  299. static inline
  300. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  301. dma_addr_t addr, size_t len)
  302. {
  303. B43_WARN_ON(ring->tx);
  304. ssb_dma_sync_single_for_cpu(ring->dev->dev,
  305. addr, len, DMA_FROM_DEVICE);
  306. }
  307. static inline
  308. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  309. dma_addr_t addr, size_t len)
  310. {
  311. B43_WARN_ON(ring->tx);
  312. ssb_dma_sync_single_for_device(ring->dev->dev,
  313. addr, len, DMA_FROM_DEVICE);
  314. }
  315. static inline
  316. void free_descriptor_buffer(struct b43_dmaring *ring,
  317. struct b43_dmadesc_meta *meta)
  318. {
  319. if (meta->skb) {
  320. dev_kfree_skb_any(meta->skb);
  321. meta->skb = NULL;
  322. }
  323. }
  324. /* Check if a DMA region fits the device constraints.
  325. * Returns true, if the region is OK for usage with this device. */
  326. static inline bool b43_dma_address_ok(struct b43_dmaring *ring,
  327. dma_addr_t addr, size_t size)
  328. {
  329. switch (ring->type) {
  330. case B43_DMA_30BIT:
  331. if ((u64)addr + size > (1ULL << 30))
  332. return 0;
  333. break;
  334. case B43_DMA_32BIT:
  335. if ((u64)addr + size > (1ULL << 32))
  336. return 0;
  337. break;
  338. case B43_DMA_64BIT:
  339. /* Currently we can't have addresses beyond
  340. * 64bit in the kernel. */
  341. break;
  342. }
  343. return 1;
  344. }
  345. #define is_4k_aligned(addr) (((u64)(addr) & 0x0FFFull) == 0)
  346. #define is_8k_aligned(addr) (((u64)(addr) & 0x1FFFull) == 0)
  347. static void b43_unmap_and_free_ringmem(struct b43_dmaring *ring, void *base,
  348. dma_addr_t dmaaddr, size_t size)
  349. {
  350. ssb_dma_unmap_single(ring->dev->dev, dmaaddr, size, DMA_TO_DEVICE);
  351. free_pages((unsigned long)base, get_order(size));
  352. }
  353. static void * __b43_get_and_map_ringmem(struct b43_dmaring *ring,
  354. dma_addr_t *dmaaddr, size_t size,
  355. gfp_t gfp_flags)
  356. {
  357. void *base;
  358. base = (void *)__get_free_pages(gfp_flags, get_order(size));
  359. if (!base)
  360. return NULL;
  361. memset(base, 0, size);
  362. *dmaaddr = ssb_dma_map_single(ring->dev->dev, base, size,
  363. DMA_TO_DEVICE);
  364. if (ssb_dma_mapping_error(ring->dev->dev, *dmaaddr)) {
  365. free_pages((unsigned long)base, get_order(size));
  366. return NULL;
  367. }
  368. return base;
  369. }
  370. static void * b43_get_and_map_ringmem(struct b43_dmaring *ring,
  371. dma_addr_t *dmaaddr, size_t size)
  372. {
  373. void *base;
  374. base = __b43_get_and_map_ringmem(ring, dmaaddr, size,
  375. GFP_KERNEL);
  376. if (!base) {
  377. b43err(ring->dev->wl, "Failed to allocate or map pages "
  378. "for DMA ringmemory\n");
  379. return NULL;
  380. }
  381. if (!b43_dma_address_ok(ring, *dmaaddr, size)) {
  382. /* The memory does not fit our device constraints.
  383. * Retry with GFP_DMA set to get lower memory. */
  384. b43_unmap_and_free_ringmem(ring, base, *dmaaddr, size);
  385. base = __b43_get_and_map_ringmem(ring, dmaaddr, size,
  386. GFP_KERNEL | GFP_DMA);
  387. if (!base) {
  388. b43err(ring->dev->wl, "Failed to allocate or map pages "
  389. "in the GFP_DMA region for DMA ringmemory\n");
  390. return NULL;
  391. }
  392. if (!b43_dma_address_ok(ring, *dmaaddr, size)) {
  393. b43_unmap_and_free_ringmem(ring, base, *dmaaddr, size);
  394. b43err(ring->dev->wl, "Failed to allocate DMA "
  395. "ringmemory that fits device constraints\n");
  396. return NULL;
  397. }
  398. }
  399. /* We expect the memory to be 4k aligned, at least. */
  400. if (B43_WARN_ON(!is_4k_aligned(*dmaaddr))) {
  401. b43_unmap_and_free_ringmem(ring, base, *dmaaddr, size);
  402. return NULL;
  403. }
  404. return base;
  405. }
  406. static int alloc_ringmemory(struct b43_dmaring *ring)
  407. {
  408. unsigned int required;
  409. void *base;
  410. dma_addr_t dmaaddr;
  411. /* There are several requirements to the descriptor ring memory:
  412. * - The memory region needs to fit the address constraints for the
  413. * device (same as for frame buffers).
  414. * - For 30/32bit DMA devices, the descriptor ring must be 4k aligned.
  415. * - For 64bit DMA devices, the descriptor ring must be 8k aligned.
  416. */
  417. if (ring->type == B43_DMA_64BIT)
  418. required = ring->nr_slots * sizeof(struct b43_dmadesc64);
  419. else
  420. required = ring->nr_slots * sizeof(struct b43_dmadesc32);
  421. if (B43_WARN_ON(required > 0x1000))
  422. return -ENOMEM;
  423. ring->alloc_descsize = 0x1000;
  424. base = b43_get_and_map_ringmem(ring, &dmaaddr, ring->alloc_descsize);
  425. if (!base)
  426. return -ENOMEM;
  427. ring->alloc_descbase = base;
  428. ring->alloc_dmabase = dmaaddr;
  429. if ((ring->type != B43_DMA_64BIT) || is_8k_aligned(dmaaddr)) {
  430. /* We're on <=32bit DMA, or we already got 8k aligned memory.
  431. * That's all we need, so we're fine. */
  432. ring->descbase = base;
  433. ring->dmabase = dmaaddr;
  434. return 0;
  435. }
  436. b43_unmap_and_free_ringmem(ring, base, dmaaddr, ring->alloc_descsize);
  437. /* Ok, we failed at the 8k alignment requirement.
  438. * Try to force-align the memory region now. */
  439. ring->alloc_descsize = 0x2000;
  440. base = b43_get_and_map_ringmem(ring, &dmaaddr, ring->alloc_descsize);
  441. if (!base)
  442. return -ENOMEM;
  443. ring->alloc_descbase = base;
  444. ring->alloc_dmabase = dmaaddr;
  445. if (is_8k_aligned(dmaaddr)) {
  446. /* We're already 8k aligned. That Ok, too. */
  447. ring->descbase = base;
  448. ring->dmabase = dmaaddr;
  449. return 0;
  450. }
  451. /* Force-align it to 8k */
  452. ring->descbase = (void *)((u8 *)base + 0x1000);
  453. ring->dmabase = dmaaddr + 0x1000;
  454. B43_WARN_ON(!is_8k_aligned(ring->dmabase));
  455. return 0;
  456. }
  457. static void free_ringmemory(struct b43_dmaring *ring)
  458. {
  459. b43_unmap_and_free_ringmem(ring, ring->alloc_descbase,
  460. ring->alloc_dmabase, ring->alloc_descsize);
  461. }
  462. /* Reset the RX DMA channel */
  463. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  464. enum b43_dmatype type)
  465. {
  466. int i;
  467. u32 value;
  468. u16 offset;
  469. might_sleep();
  470. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  471. b43_write32(dev, mmio_base + offset, 0);
  472. for (i = 0; i < 10; i++) {
  473. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  474. B43_DMA32_RXSTATUS;
  475. value = b43_read32(dev, mmio_base + offset);
  476. if (type == B43_DMA_64BIT) {
  477. value &= B43_DMA64_RXSTAT;
  478. if (value == B43_DMA64_RXSTAT_DISABLED) {
  479. i = -1;
  480. break;
  481. }
  482. } else {
  483. value &= B43_DMA32_RXSTATE;
  484. if (value == B43_DMA32_RXSTAT_DISABLED) {
  485. i = -1;
  486. break;
  487. }
  488. }
  489. msleep(1);
  490. }
  491. if (i != -1) {
  492. b43err(dev->wl, "DMA RX reset timed out\n");
  493. return -ENODEV;
  494. }
  495. return 0;
  496. }
  497. /* Reset the TX DMA channel */
  498. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  499. enum b43_dmatype type)
  500. {
  501. int i;
  502. u32 value;
  503. u16 offset;
  504. might_sleep();
  505. for (i = 0; i < 10; i++) {
  506. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  507. B43_DMA32_TXSTATUS;
  508. value = b43_read32(dev, mmio_base + offset);
  509. if (type == B43_DMA_64BIT) {
  510. value &= B43_DMA64_TXSTAT;
  511. if (value == B43_DMA64_TXSTAT_DISABLED ||
  512. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  513. value == B43_DMA64_TXSTAT_STOPPED)
  514. break;
  515. } else {
  516. value &= B43_DMA32_TXSTATE;
  517. if (value == B43_DMA32_TXSTAT_DISABLED ||
  518. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  519. value == B43_DMA32_TXSTAT_STOPPED)
  520. break;
  521. }
  522. msleep(1);
  523. }
  524. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  525. b43_write32(dev, mmio_base + offset, 0);
  526. for (i = 0; i < 10; i++) {
  527. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  528. B43_DMA32_TXSTATUS;
  529. value = b43_read32(dev, mmio_base + offset);
  530. if (type == B43_DMA_64BIT) {
  531. value &= B43_DMA64_TXSTAT;
  532. if (value == B43_DMA64_TXSTAT_DISABLED) {
  533. i = -1;
  534. break;
  535. }
  536. } else {
  537. value &= B43_DMA32_TXSTATE;
  538. if (value == B43_DMA32_TXSTAT_DISABLED) {
  539. i = -1;
  540. break;
  541. }
  542. }
  543. msleep(1);
  544. }
  545. if (i != -1) {
  546. b43err(dev->wl, "DMA TX reset timed out\n");
  547. return -ENODEV;
  548. }
  549. /* ensure the reset is completed. */
  550. msleep(1);
  551. return 0;
  552. }
  553. /* Check if a DMA mapping address is invalid. */
  554. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  555. dma_addr_t addr,
  556. size_t buffersize, bool dma_to_device)
  557. {
  558. if (unlikely(ssb_dma_mapping_error(ring->dev->dev, addr)))
  559. return 1;
  560. if (!b43_dma_address_ok(ring, addr, buffersize)) {
  561. /* We can't support this address. Unmap it again. */
  562. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  563. return 1;
  564. }
  565. /* The address is OK. */
  566. return 0;
  567. }
  568. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  569. {
  570. unsigned char *f = skb->data + ring->frameoffset;
  571. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  572. }
  573. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  574. {
  575. struct b43_rxhdr_fw4 *rxhdr;
  576. unsigned char *frame;
  577. /* This poisons the RX buffer to detect DMA failures. */
  578. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  579. rxhdr->frame_len = 0;
  580. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  581. frame = skb->data + ring->frameoffset;
  582. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  583. }
  584. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  585. struct b43_dmadesc_generic *desc,
  586. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  587. {
  588. dma_addr_t dmaaddr;
  589. struct sk_buff *skb;
  590. B43_WARN_ON(ring->tx);
  591. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  592. if (unlikely(!skb))
  593. return -ENOMEM;
  594. b43_poison_rx_buffer(ring, skb);
  595. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  596. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  597. /* ugh. try to realloc in zone_dma */
  598. gfp_flags |= GFP_DMA;
  599. dev_kfree_skb_any(skb);
  600. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  601. if (unlikely(!skb))
  602. return -ENOMEM;
  603. b43_poison_rx_buffer(ring, skb);
  604. dmaaddr = map_descbuffer(ring, skb->data,
  605. ring->rx_buffersize, 0);
  606. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  607. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  608. dev_kfree_skb_any(skb);
  609. return -EIO;
  610. }
  611. }
  612. meta->skb = skb;
  613. meta->dmaaddr = dmaaddr;
  614. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  615. ring->rx_buffersize, 0, 0, 0);
  616. ssb_dma_sync_single_for_device(ring->dev->dev,
  617. ring->alloc_dmabase,
  618. ring->alloc_descsize, DMA_TO_DEVICE);
  619. return 0;
  620. }
  621. /* Allocate the initial descbuffers.
  622. * This is used for an RX ring only.
  623. */
  624. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  625. {
  626. int i, err = -ENOMEM;
  627. struct b43_dmadesc_generic *desc;
  628. struct b43_dmadesc_meta *meta;
  629. for (i = 0; i < ring->nr_slots; i++) {
  630. desc = ring->ops->idx2desc(ring, i, &meta);
  631. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  632. if (err) {
  633. b43err(ring->dev->wl,
  634. "Failed to allocate initial descbuffers\n");
  635. goto err_unwind;
  636. }
  637. }
  638. mb();
  639. ring->used_slots = ring->nr_slots;
  640. err = 0;
  641. out:
  642. return err;
  643. err_unwind:
  644. for (i--; i >= 0; i--) {
  645. desc = ring->ops->idx2desc(ring, i, &meta);
  646. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  647. dev_kfree_skb(meta->skb);
  648. }
  649. goto out;
  650. }
  651. /* Do initial setup of the DMA controller.
  652. * Reset the controller, write the ring busaddress
  653. * and switch the "enable" bit on.
  654. */
  655. static int dmacontroller_setup(struct b43_dmaring *ring)
  656. {
  657. int err = 0;
  658. u32 value;
  659. u32 addrext;
  660. u32 trans = ssb_dma_translation(ring->dev->dev);
  661. if (ring->tx) {
  662. if (ring->type == B43_DMA_64BIT) {
  663. u64 ringbase = (u64) (ring->dmabase);
  664. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  665. >> SSB_DMA_TRANSLATION_SHIFT;
  666. value = B43_DMA64_TXENABLE;
  667. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  668. & B43_DMA64_TXADDREXT_MASK;
  669. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  670. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  671. (ringbase & 0xFFFFFFFF));
  672. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  673. ((ringbase >> 32) &
  674. ~SSB_DMA_TRANSLATION_MASK)
  675. | (trans << 1));
  676. } else {
  677. u32 ringbase = (u32) (ring->dmabase);
  678. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  679. >> SSB_DMA_TRANSLATION_SHIFT;
  680. value = B43_DMA32_TXENABLE;
  681. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  682. & B43_DMA32_TXADDREXT_MASK;
  683. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  684. b43_dma_write(ring, B43_DMA32_TXRING,
  685. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  686. | trans);
  687. }
  688. } else {
  689. err = alloc_initial_descbuffers(ring);
  690. if (err)
  691. goto out;
  692. if (ring->type == B43_DMA_64BIT) {
  693. u64 ringbase = (u64) (ring->dmabase);
  694. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  695. >> SSB_DMA_TRANSLATION_SHIFT;
  696. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  697. value |= B43_DMA64_RXENABLE;
  698. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  699. & B43_DMA64_RXADDREXT_MASK;
  700. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  701. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  702. (ringbase & 0xFFFFFFFF));
  703. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  704. ((ringbase >> 32) &
  705. ~SSB_DMA_TRANSLATION_MASK)
  706. | (trans << 1));
  707. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  708. sizeof(struct b43_dmadesc64));
  709. } else {
  710. u32 ringbase = (u32) (ring->dmabase);
  711. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  712. >> SSB_DMA_TRANSLATION_SHIFT;
  713. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  714. value |= B43_DMA32_RXENABLE;
  715. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  716. & B43_DMA32_RXADDREXT_MASK;
  717. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  718. b43_dma_write(ring, B43_DMA32_RXRING,
  719. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  720. | trans);
  721. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  722. sizeof(struct b43_dmadesc32));
  723. }
  724. }
  725. out:
  726. return err;
  727. }
  728. /* Shutdown the DMA controller. */
  729. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  730. {
  731. if (ring->tx) {
  732. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  733. ring->type);
  734. if (ring->type == B43_DMA_64BIT) {
  735. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  736. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  737. } else
  738. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  739. } else {
  740. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  741. ring->type);
  742. if (ring->type == B43_DMA_64BIT) {
  743. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  744. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  745. } else
  746. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  747. }
  748. }
  749. static void free_all_descbuffers(struct b43_dmaring *ring)
  750. {
  751. struct b43_dmadesc_generic *desc;
  752. struct b43_dmadesc_meta *meta;
  753. int i;
  754. if (!ring->used_slots)
  755. return;
  756. for (i = 0; i < ring->nr_slots; i++) {
  757. desc = ring->ops->idx2desc(ring, i, &meta);
  758. if (!meta->skb) {
  759. B43_WARN_ON(!ring->tx);
  760. continue;
  761. }
  762. if (ring->tx) {
  763. unmap_descbuffer(ring, meta->dmaaddr,
  764. meta->skb->len, 1);
  765. } else {
  766. unmap_descbuffer(ring, meta->dmaaddr,
  767. ring->rx_buffersize, 0);
  768. }
  769. free_descriptor_buffer(ring, meta);
  770. }
  771. }
  772. static u64 supported_dma_mask(struct b43_wldev *dev)
  773. {
  774. u32 tmp;
  775. u16 mmio_base;
  776. tmp = b43_read32(dev, SSB_TMSHIGH);
  777. if (tmp & SSB_TMSHIGH_DMA64)
  778. return DMA_BIT_MASK(64);
  779. mmio_base = b43_dmacontroller_base(0, 0);
  780. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  781. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  782. if (tmp & B43_DMA32_TXADDREXT_MASK)
  783. return DMA_BIT_MASK(32);
  784. return DMA_BIT_MASK(30);
  785. }
  786. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  787. {
  788. if (dmamask == DMA_BIT_MASK(30))
  789. return B43_DMA_30BIT;
  790. if (dmamask == DMA_BIT_MASK(32))
  791. return B43_DMA_32BIT;
  792. if (dmamask == DMA_BIT_MASK(64))
  793. return B43_DMA_64BIT;
  794. B43_WARN_ON(1);
  795. return B43_DMA_30BIT;
  796. }
  797. /* Main initialization function. */
  798. static
  799. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  800. int controller_index,
  801. int for_tx,
  802. enum b43_dmatype type)
  803. {
  804. struct b43_dmaring *ring;
  805. int err;
  806. dma_addr_t dma_test;
  807. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  808. if (!ring)
  809. goto out;
  810. ring->nr_slots = B43_RXRING_SLOTS;
  811. if (for_tx)
  812. ring->nr_slots = B43_TXRING_SLOTS;
  813. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  814. GFP_KERNEL);
  815. if (!ring->meta)
  816. goto err_kfree_ring;
  817. ring->type = type;
  818. ring->dev = dev;
  819. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  820. ring->index = controller_index;
  821. if (type == B43_DMA_64BIT)
  822. ring->ops = &dma64_ops;
  823. else
  824. ring->ops = &dma32_ops;
  825. if (for_tx) {
  826. ring->tx = 1;
  827. ring->current_slot = -1;
  828. } else {
  829. if (ring->index == 0) {
  830. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  831. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  832. } else
  833. B43_WARN_ON(1);
  834. }
  835. #ifdef CONFIG_B43_DEBUG
  836. ring->last_injected_overflow = jiffies;
  837. #endif
  838. if (for_tx) {
  839. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  840. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  841. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  842. b43_txhdr_size(dev),
  843. GFP_KERNEL);
  844. if (!ring->txhdr_cache)
  845. goto err_kfree_meta;
  846. /* test for ability to dma to txhdr_cache */
  847. dma_test = ssb_dma_map_single(dev->dev,
  848. ring->txhdr_cache,
  849. b43_txhdr_size(dev),
  850. DMA_TO_DEVICE);
  851. if (b43_dma_mapping_error(ring, dma_test,
  852. b43_txhdr_size(dev), 1)) {
  853. /* ugh realloc */
  854. kfree(ring->txhdr_cache);
  855. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  856. b43_txhdr_size(dev),
  857. GFP_KERNEL | GFP_DMA);
  858. if (!ring->txhdr_cache)
  859. goto err_kfree_meta;
  860. dma_test = ssb_dma_map_single(dev->dev,
  861. ring->txhdr_cache,
  862. b43_txhdr_size(dev),
  863. DMA_TO_DEVICE);
  864. if (b43_dma_mapping_error(ring, dma_test,
  865. b43_txhdr_size(dev), 1)) {
  866. b43err(dev->wl,
  867. "TXHDR DMA allocation failed\n");
  868. goto err_kfree_txhdr_cache;
  869. }
  870. }
  871. ssb_dma_unmap_single(dev->dev,
  872. dma_test, b43_txhdr_size(dev),
  873. DMA_TO_DEVICE);
  874. }
  875. err = alloc_ringmemory(ring);
  876. if (err)
  877. goto err_kfree_txhdr_cache;
  878. err = dmacontroller_setup(ring);
  879. if (err)
  880. goto err_free_ringmemory;
  881. out:
  882. return ring;
  883. err_free_ringmemory:
  884. free_ringmemory(ring);
  885. err_kfree_txhdr_cache:
  886. kfree(ring->txhdr_cache);
  887. err_kfree_meta:
  888. kfree(ring->meta);
  889. err_kfree_ring:
  890. kfree(ring);
  891. ring = NULL;
  892. goto out;
  893. }
  894. #define divide(a, b) ({ \
  895. typeof(a) __a = a; \
  896. do_div(__a, b); \
  897. __a; \
  898. })
  899. #define modulo(a, b) ({ \
  900. typeof(a) __a = a; \
  901. do_div(__a, b); \
  902. })
  903. /* Main cleanup function. */
  904. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  905. const char *ringname)
  906. {
  907. if (!ring)
  908. return;
  909. #ifdef CONFIG_B43_DEBUG
  910. {
  911. /* Print some statistics. */
  912. u64 failed_packets = ring->nr_failed_tx_packets;
  913. u64 succeed_packets = ring->nr_succeed_tx_packets;
  914. u64 nr_packets = failed_packets + succeed_packets;
  915. u64 permille_failed = 0, average_tries = 0;
  916. if (nr_packets)
  917. permille_failed = divide(failed_packets * 1000, nr_packets);
  918. if (nr_packets)
  919. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  920. b43dbg(ring->dev->wl, "DMA-%u %s: "
  921. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  922. "Average tries %llu.%02llu\n",
  923. (unsigned int)(ring->type), ringname,
  924. ring->max_used_slots,
  925. ring->nr_slots,
  926. (unsigned long long)failed_packets,
  927. (unsigned long long)nr_packets,
  928. (unsigned long long)divide(permille_failed, 10),
  929. (unsigned long long)modulo(permille_failed, 10),
  930. (unsigned long long)divide(average_tries, 100),
  931. (unsigned long long)modulo(average_tries, 100));
  932. }
  933. #endif /* DEBUG */
  934. /* Device IRQs are disabled prior entering this function,
  935. * so no need to take care of concurrency with rx handler stuff.
  936. */
  937. dmacontroller_cleanup(ring);
  938. free_all_descbuffers(ring);
  939. free_ringmemory(ring);
  940. kfree(ring->txhdr_cache);
  941. kfree(ring->meta);
  942. kfree(ring);
  943. }
  944. #define destroy_ring(dma, ring) do { \
  945. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  946. (dma)->ring = NULL; \
  947. } while (0)
  948. void b43_dma_free(struct b43_wldev *dev)
  949. {
  950. struct b43_dma *dma;
  951. if (b43_using_pio_transfers(dev))
  952. return;
  953. dma = &dev->dma;
  954. destroy_ring(dma, rx_ring);
  955. destroy_ring(dma, tx_ring_AC_BK);
  956. destroy_ring(dma, tx_ring_AC_BE);
  957. destroy_ring(dma, tx_ring_AC_VI);
  958. destroy_ring(dma, tx_ring_AC_VO);
  959. destroy_ring(dma, tx_ring_mcast);
  960. }
  961. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  962. {
  963. u64 orig_mask = mask;
  964. bool fallback = 0;
  965. int err;
  966. /* Try to set the DMA mask. If it fails, try falling back to a
  967. * lower mask, as we can always also support a lower one. */
  968. while (1) {
  969. err = ssb_dma_set_mask(dev->dev, mask);
  970. if (!err)
  971. break;
  972. if (mask == DMA_BIT_MASK(64)) {
  973. mask = DMA_BIT_MASK(32);
  974. fallback = 1;
  975. continue;
  976. }
  977. if (mask == DMA_BIT_MASK(32)) {
  978. mask = DMA_BIT_MASK(30);
  979. fallback = 1;
  980. continue;
  981. }
  982. b43err(dev->wl, "The machine/kernel does not support "
  983. "the required %u-bit DMA mask\n",
  984. (unsigned int)dma_mask_to_engine_type(orig_mask));
  985. return -EOPNOTSUPP;
  986. }
  987. if (fallback) {
  988. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  989. (unsigned int)dma_mask_to_engine_type(orig_mask),
  990. (unsigned int)dma_mask_to_engine_type(mask));
  991. }
  992. return 0;
  993. }
  994. int b43_dma_init(struct b43_wldev *dev)
  995. {
  996. struct b43_dma *dma = &dev->dma;
  997. int err;
  998. u64 dmamask;
  999. enum b43_dmatype type;
  1000. dmamask = supported_dma_mask(dev);
  1001. type = dma_mask_to_engine_type(dmamask);
  1002. err = b43_dma_set_mask(dev, dmamask);
  1003. if (err)
  1004. return err;
  1005. err = -ENOMEM;
  1006. /* setup TX DMA channels. */
  1007. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  1008. if (!dma->tx_ring_AC_BK)
  1009. goto out;
  1010. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  1011. if (!dma->tx_ring_AC_BE)
  1012. goto err_destroy_bk;
  1013. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  1014. if (!dma->tx_ring_AC_VI)
  1015. goto err_destroy_be;
  1016. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  1017. if (!dma->tx_ring_AC_VO)
  1018. goto err_destroy_vi;
  1019. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  1020. if (!dma->tx_ring_mcast)
  1021. goto err_destroy_vo;
  1022. /* setup RX DMA channel. */
  1023. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  1024. if (!dma->rx_ring)
  1025. goto err_destroy_mcast;
  1026. /* No support for the TX status DMA ring. */
  1027. B43_WARN_ON(dev->dev->id.revision < 5);
  1028. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  1029. (unsigned int)type);
  1030. err = 0;
  1031. out:
  1032. return err;
  1033. err_destroy_mcast:
  1034. destroy_ring(dma, tx_ring_mcast);
  1035. err_destroy_vo:
  1036. destroy_ring(dma, tx_ring_AC_VO);
  1037. err_destroy_vi:
  1038. destroy_ring(dma, tx_ring_AC_VI);
  1039. err_destroy_be:
  1040. destroy_ring(dma, tx_ring_AC_BE);
  1041. err_destroy_bk:
  1042. destroy_ring(dma, tx_ring_AC_BK);
  1043. return err;
  1044. }
  1045. /* Generate a cookie for the TX header. */
  1046. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  1047. {
  1048. u16 cookie;
  1049. /* Use the upper 4 bits of the cookie as
  1050. * DMA controller ID and store the slot number
  1051. * in the lower 12 bits.
  1052. * Note that the cookie must never be 0, as this
  1053. * is a special value used in RX path.
  1054. * It can also not be 0xFFFF because that is special
  1055. * for multicast frames.
  1056. */
  1057. cookie = (((u16)ring->index + 1) << 12);
  1058. B43_WARN_ON(slot & ~0x0FFF);
  1059. cookie |= (u16)slot;
  1060. return cookie;
  1061. }
  1062. /* Inspect a cookie and find out to which controller/slot it belongs. */
  1063. static
  1064. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  1065. {
  1066. struct b43_dma *dma = &dev->dma;
  1067. struct b43_dmaring *ring = NULL;
  1068. switch (cookie & 0xF000) {
  1069. case 0x1000:
  1070. ring = dma->tx_ring_AC_BK;
  1071. break;
  1072. case 0x2000:
  1073. ring = dma->tx_ring_AC_BE;
  1074. break;
  1075. case 0x3000:
  1076. ring = dma->tx_ring_AC_VI;
  1077. break;
  1078. case 0x4000:
  1079. ring = dma->tx_ring_AC_VO;
  1080. break;
  1081. case 0x5000:
  1082. ring = dma->tx_ring_mcast;
  1083. break;
  1084. default:
  1085. B43_WARN_ON(1);
  1086. }
  1087. *slot = (cookie & 0x0FFF);
  1088. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  1089. return ring;
  1090. }
  1091. static int dma_tx_fragment(struct b43_dmaring *ring,
  1092. struct sk_buff *skb)
  1093. {
  1094. const struct b43_dma_ops *ops = ring->ops;
  1095. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1096. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1097. u8 *header;
  1098. int slot, old_top_slot, old_used_slots;
  1099. int err;
  1100. struct b43_dmadesc_generic *desc;
  1101. struct b43_dmadesc_meta *meta;
  1102. struct b43_dmadesc_meta *meta_hdr;
  1103. u16 cookie;
  1104. size_t hdrsize = b43_txhdr_size(ring->dev);
  1105. /* Important note: If the number of used DMA slots per TX frame
  1106. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1107. * the file has to be updated, too!
  1108. */
  1109. old_top_slot = ring->current_slot;
  1110. old_used_slots = ring->used_slots;
  1111. /* Get a slot for the header. */
  1112. slot = request_slot(ring);
  1113. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1114. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1115. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1116. cookie = generate_cookie(ring, slot);
  1117. err = b43_generate_txhdr(ring->dev, header,
  1118. skb, info, cookie);
  1119. if (unlikely(err)) {
  1120. ring->current_slot = old_top_slot;
  1121. ring->used_slots = old_used_slots;
  1122. return err;
  1123. }
  1124. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1125. hdrsize, 1);
  1126. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1127. ring->current_slot = old_top_slot;
  1128. ring->used_slots = old_used_slots;
  1129. return -EIO;
  1130. }
  1131. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1132. hdrsize, 1, 0, 0);
  1133. /* Get a slot for the payload. */
  1134. slot = request_slot(ring);
  1135. desc = ops->idx2desc(ring, slot, &meta);
  1136. memset(meta, 0, sizeof(*meta));
  1137. meta->skb = skb;
  1138. meta->is_last_fragment = 1;
  1139. priv_info->bouncebuffer = NULL;
  1140. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1141. /* create a bounce buffer in zone_dma on mapping failure. */
  1142. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1143. priv_info->bouncebuffer = kmalloc(skb->len, GFP_ATOMIC | GFP_DMA);
  1144. if (!priv_info->bouncebuffer) {
  1145. ring->current_slot = old_top_slot;
  1146. ring->used_slots = old_used_slots;
  1147. err = -ENOMEM;
  1148. goto out_unmap_hdr;
  1149. }
  1150. memcpy(priv_info->bouncebuffer, skb->data, skb->len);
  1151. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1152. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1153. kfree(priv_info->bouncebuffer);
  1154. priv_info->bouncebuffer = NULL;
  1155. ring->current_slot = old_top_slot;
  1156. ring->used_slots = old_used_slots;
  1157. err = -EIO;
  1158. goto out_unmap_hdr;
  1159. }
  1160. }
  1161. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1162. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1163. /* Tell the firmware about the cookie of the last
  1164. * mcast frame, so it can clear the more-data bit in it. */
  1165. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1166. B43_SHM_SH_MCASTCOOKIE, cookie);
  1167. }
  1168. /* Now transfer the whole frame. */
  1169. wmb();
  1170. ssb_dma_sync_single_for_device(ring->dev->dev,
  1171. ring->alloc_dmabase,
  1172. ring->alloc_descsize, DMA_TO_DEVICE);
  1173. ops->poke_tx(ring, next_slot(ring, slot));
  1174. return 0;
  1175. out_unmap_hdr:
  1176. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1177. hdrsize, 1);
  1178. return err;
  1179. }
  1180. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1181. {
  1182. #ifdef CONFIG_B43_DEBUG
  1183. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1184. /* Check if we should inject another ringbuffer overflow
  1185. * to test handling of this situation in the stack. */
  1186. unsigned long next_overflow;
  1187. next_overflow = ring->last_injected_overflow + HZ;
  1188. if (time_after(jiffies, next_overflow)) {
  1189. ring->last_injected_overflow = jiffies;
  1190. b43dbg(ring->dev->wl,
  1191. "Injecting TX ring overflow on "
  1192. "DMA controller %d\n", ring->index);
  1193. return 1;
  1194. }
  1195. }
  1196. #endif /* CONFIG_B43_DEBUG */
  1197. return 0;
  1198. }
  1199. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1200. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1201. u8 queue_prio)
  1202. {
  1203. struct b43_dmaring *ring;
  1204. if (dev->qos_enabled) {
  1205. /* 0 = highest priority */
  1206. switch (queue_prio) {
  1207. default:
  1208. B43_WARN_ON(1);
  1209. /* fallthrough */
  1210. case 0:
  1211. ring = dev->dma.tx_ring_AC_VO;
  1212. break;
  1213. case 1:
  1214. ring = dev->dma.tx_ring_AC_VI;
  1215. break;
  1216. case 2:
  1217. ring = dev->dma.tx_ring_AC_BE;
  1218. break;
  1219. case 3:
  1220. ring = dev->dma.tx_ring_AC_BK;
  1221. break;
  1222. }
  1223. } else
  1224. ring = dev->dma.tx_ring_AC_BE;
  1225. return ring;
  1226. }
  1227. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1228. {
  1229. struct b43_dmaring *ring;
  1230. struct ieee80211_hdr *hdr;
  1231. int err = 0;
  1232. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1233. hdr = (struct ieee80211_hdr *)skb->data;
  1234. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1235. /* The multicast ring will be sent after the DTIM */
  1236. ring = dev->dma.tx_ring_mcast;
  1237. /* Set the more-data bit. Ucode will clear it on
  1238. * the last frame for us. */
  1239. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1240. } else {
  1241. /* Decide by priority where to put this frame. */
  1242. ring = select_ring_by_priority(
  1243. dev, skb_get_queue_mapping(skb));
  1244. }
  1245. B43_WARN_ON(!ring->tx);
  1246. if (unlikely(ring->stopped)) {
  1247. /* We get here only because of a bug in mac80211.
  1248. * Because of a race, one packet may be queued after
  1249. * the queue is stopped, thus we got called when we shouldn't.
  1250. * For now, just refuse the transmit. */
  1251. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1252. b43err(dev->wl, "Packet after queue stopped\n");
  1253. err = -ENOSPC;
  1254. goto out;
  1255. }
  1256. if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
  1257. /* If we get here, we have a real error with the queue
  1258. * full, but queues not stopped. */
  1259. b43err(dev->wl, "DMA queue overflow\n");
  1260. err = -ENOSPC;
  1261. goto out;
  1262. }
  1263. /* Assign the queue number to the ring (if not already done before)
  1264. * so TX status handling can use it. The queue to ring mapping is
  1265. * static, so we don't need to store it per frame. */
  1266. ring->queue_prio = skb_get_queue_mapping(skb);
  1267. err = dma_tx_fragment(ring, skb);
  1268. if (unlikely(err == -ENOKEY)) {
  1269. /* Drop this packet, as we don't have the encryption key
  1270. * anymore and must not transmit it unencrypted. */
  1271. dev_kfree_skb_any(skb);
  1272. err = 0;
  1273. goto out;
  1274. }
  1275. if (unlikely(err)) {
  1276. b43err(dev->wl, "DMA tx mapping failure\n");
  1277. goto out;
  1278. }
  1279. ring->nr_tx_packets++;
  1280. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1281. should_inject_overflow(ring)) {
  1282. /* This TX ring is full. */
  1283. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1284. ring->stopped = 1;
  1285. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1286. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1287. }
  1288. }
  1289. out:
  1290. return err;
  1291. }
  1292. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1293. const struct b43_txstatus *status)
  1294. {
  1295. const struct b43_dma_ops *ops;
  1296. struct b43_dmaring *ring;
  1297. struct b43_dmadesc_generic *desc;
  1298. struct b43_dmadesc_meta *meta;
  1299. int slot;
  1300. bool frame_succeed;
  1301. ring = parse_cookie(dev, status->cookie, &slot);
  1302. if (unlikely(!ring))
  1303. return;
  1304. B43_WARN_ON(!ring->tx);
  1305. ops = ring->ops;
  1306. while (1) {
  1307. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1308. desc = ops->idx2desc(ring, slot, &meta);
  1309. if (meta->skb) {
  1310. struct b43_private_tx_info *priv_info =
  1311. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1312. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  1313. kfree(priv_info->bouncebuffer);
  1314. priv_info->bouncebuffer = NULL;
  1315. } else {
  1316. unmap_descbuffer(ring, meta->dmaaddr,
  1317. b43_txhdr_size(dev), 1);
  1318. }
  1319. if (meta->is_last_fragment) {
  1320. struct ieee80211_tx_info *info;
  1321. BUG_ON(!meta->skb);
  1322. info = IEEE80211_SKB_CB(meta->skb);
  1323. /*
  1324. * Call back to inform the ieee80211 subsystem about
  1325. * the status of the transmission.
  1326. */
  1327. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1328. #ifdef CONFIG_B43_DEBUG
  1329. if (frame_succeed)
  1330. ring->nr_succeed_tx_packets++;
  1331. else
  1332. ring->nr_failed_tx_packets++;
  1333. ring->nr_total_packet_tries += status->frame_count;
  1334. #endif /* DEBUG */
  1335. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1336. /* skb is freed by ieee80211_tx_status() */
  1337. meta->skb = NULL;
  1338. } else {
  1339. /* No need to call free_descriptor_buffer here, as
  1340. * this is only the txhdr, which is not allocated.
  1341. */
  1342. B43_WARN_ON(meta->skb);
  1343. }
  1344. /* Everything unmapped and free'd. So it's not used anymore. */
  1345. ring->used_slots--;
  1346. if (meta->is_last_fragment)
  1347. break;
  1348. slot = next_slot(ring, slot);
  1349. }
  1350. if (ring->stopped) {
  1351. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1352. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1353. ring->stopped = 0;
  1354. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1355. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1356. }
  1357. }
  1358. }
  1359. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1360. struct ieee80211_tx_queue_stats *stats)
  1361. {
  1362. const int nr_queues = dev->wl->hw->queues;
  1363. struct b43_dmaring *ring;
  1364. int i;
  1365. for (i = 0; i < nr_queues; i++) {
  1366. ring = select_ring_by_priority(dev, i);
  1367. stats[i].len = ring->used_slots / TX_SLOTS_PER_FRAME;
  1368. stats[i].limit = ring->nr_slots / TX_SLOTS_PER_FRAME;
  1369. stats[i].count = ring->nr_tx_packets;
  1370. }
  1371. }
  1372. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1373. {
  1374. const struct b43_dma_ops *ops = ring->ops;
  1375. struct b43_dmadesc_generic *desc;
  1376. struct b43_dmadesc_meta *meta;
  1377. struct b43_rxhdr_fw4 *rxhdr;
  1378. struct sk_buff *skb;
  1379. u16 len;
  1380. int err;
  1381. dma_addr_t dmaaddr;
  1382. desc = ops->idx2desc(ring, *slot, &meta);
  1383. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1384. skb = meta->skb;
  1385. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1386. len = le16_to_cpu(rxhdr->frame_len);
  1387. if (len == 0) {
  1388. int i = 0;
  1389. do {
  1390. udelay(2);
  1391. barrier();
  1392. len = le16_to_cpu(rxhdr->frame_len);
  1393. } while (len == 0 && i++ < 5);
  1394. if (unlikely(len == 0)) {
  1395. dmaaddr = meta->dmaaddr;
  1396. goto drop_recycle_buffer;
  1397. }
  1398. }
  1399. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1400. /* Something went wrong with the DMA.
  1401. * The device did not touch the buffer and did not overwrite the poison. */
  1402. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1403. dmaaddr = meta->dmaaddr;
  1404. goto drop_recycle_buffer;
  1405. }
  1406. if (unlikely(len > ring->rx_buffersize)) {
  1407. /* The data did not fit into one descriptor buffer
  1408. * and is split over multiple buffers.
  1409. * This should never happen, as we try to allocate buffers
  1410. * big enough. So simply ignore this packet.
  1411. */
  1412. int cnt = 0;
  1413. s32 tmp = len;
  1414. while (1) {
  1415. desc = ops->idx2desc(ring, *slot, &meta);
  1416. /* recycle the descriptor buffer. */
  1417. b43_poison_rx_buffer(ring, meta->skb);
  1418. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1419. ring->rx_buffersize);
  1420. *slot = next_slot(ring, *slot);
  1421. cnt++;
  1422. tmp -= ring->rx_buffersize;
  1423. if (tmp <= 0)
  1424. break;
  1425. }
  1426. b43err(ring->dev->wl, "DMA RX buffer too small "
  1427. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1428. len, ring->rx_buffersize, cnt);
  1429. goto drop;
  1430. }
  1431. dmaaddr = meta->dmaaddr;
  1432. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1433. if (unlikely(err)) {
  1434. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1435. goto drop_recycle_buffer;
  1436. }
  1437. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1438. skb_put(skb, len + ring->frameoffset);
  1439. skb_pull(skb, ring->frameoffset);
  1440. b43_rx(ring->dev, skb, rxhdr);
  1441. drop:
  1442. return;
  1443. drop_recycle_buffer:
  1444. /* Poison and recycle the RX buffer. */
  1445. b43_poison_rx_buffer(ring, skb);
  1446. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1447. }
  1448. void b43_dma_rx(struct b43_dmaring *ring)
  1449. {
  1450. const struct b43_dma_ops *ops = ring->ops;
  1451. int slot, current_slot;
  1452. int used_slots = 0;
  1453. B43_WARN_ON(ring->tx);
  1454. current_slot = ops->get_current_rxslot(ring);
  1455. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1456. slot = ring->current_slot;
  1457. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1458. dma_rx(ring, &slot);
  1459. update_max_used_slots(ring, ++used_slots);
  1460. }
  1461. ops->set_current_rxslot(ring, slot);
  1462. ring->current_slot = slot;
  1463. }
  1464. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1465. {
  1466. B43_WARN_ON(!ring->tx);
  1467. ring->ops->tx_suspend(ring);
  1468. }
  1469. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1470. {
  1471. B43_WARN_ON(!ring->tx);
  1472. ring->ops->tx_resume(ring);
  1473. }
  1474. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1475. {
  1476. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1477. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1478. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1479. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1480. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1481. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1482. }
  1483. void b43_dma_tx_resume(struct b43_wldev *dev)
  1484. {
  1485. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1486. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1487. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1488. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1489. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1490. b43_power_saving_ctl_bits(dev, 0);
  1491. }
  1492. #ifdef CONFIG_B43_PIO
  1493. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1494. u16 mmio_base, bool enable)
  1495. {
  1496. u32 ctl;
  1497. if (type == B43_DMA_64BIT) {
  1498. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1499. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1500. if (enable)
  1501. ctl |= B43_DMA64_RXDIRECTFIFO;
  1502. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1503. } else {
  1504. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1505. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1506. if (enable)
  1507. ctl |= B43_DMA32_RXDIRECTFIFO;
  1508. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1509. }
  1510. }
  1511. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1512. * This is called from PIO code, so DMA structures are not available. */
  1513. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1514. unsigned int engine_index, bool enable)
  1515. {
  1516. enum b43_dmatype type;
  1517. u16 mmio_base;
  1518. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1519. mmio_base = b43_dmacontroller_base(type, engine_index);
  1520. direct_fifo_rx(dev, type, mmio_base, enable);
  1521. }
  1522. #endif /* CONFIG_B43_PIO */