ohci-hcd.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301
  1. /*
  2. * Open Host Controller Interface (OHCI) driver for USB.
  3. *
  4. * Maintainer: Alan Stern <stern@rowland.harvard.edu>
  5. *
  6. * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
  7. * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net>
  8. *
  9. * [ Initialisation is based on Linus' ]
  10. * [ uhci code and gregs ohci fragments ]
  11. * [ (C) Copyright 1999 Linus Torvalds ]
  12. * [ (C) Copyright 1999 Gregory P. Smith]
  13. *
  14. *
  15. * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller
  16. * interfaces (though some non-x86 Intel chips use it). It supports
  17. * smarter hardware than UHCI. A download link for the spec available
  18. * through the http://www.usb.org website.
  19. *
  20. * This file is licenced under the GPL.
  21. */
  22. #include <linux/module.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/pci.h>
  25. #include <linux/kernel.h>
  26. #include <linux/delay.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/slab.h>
  30. #include <linux/errno.h>
  31. #include <linux/init.h>
  32. #include <linux/timer.h>
  33. #include <linux/list.h>
  34. #include <linux/usb.h>
  35. #include <linux/usb/otg.h>
  36. #include <linux/usb/hcd.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/dmapool.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/debugfs.h>
  41. #include <asm/io.h>
  42. #include <asm/irq.h>
  43. #include <asm/system.h>
  44. #include <asm/unaligned.h>
  45. #include <asm/byteorder.h>
  46. #define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell"
  47. #define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver"
  48. /*-------------------------------------------------------------------------*/
  49. #undef OHCI_VERBOSE_DEBUG /* not always helpful */
  50. /* For initializing controller (mask in an HCFS mode too) */
  51. #define OHCI_CONTROL_INIT OHCI_CTRL_CBSR
  52. #define OHCI_INTR_INIT \
  53. (OHCI_INTR_MIE | OHCI_INTR_RHSC | OHCI_INTR_UE \
  54. | OHCI_INTR_RD | OHCI_INTR_WDH)
  55. #ifdef __hppa__
  56. /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
  57. #define IR_DISABLE
  58. #endif
  59. #ifdef CONFIG_ARCH_OMAP
  60. /* OMAP doesn't support IR (no SMM; not needed) */
  61. #define IR_DISABLE
  62. #endif
  63. /*-------------------------------------------------------------------------*/
  64. static const char hcd_name [] = "ohci_hcd";
  65. #define STATECHANGE_DELAY msecs_to_jiffies(300)
  66. #include "ohci.h"
  67. #include "pci-quirks.h"
  68. static void ohci_dump (struct ohci_hcd *ohci, int verbose);
  69. static int ohci_init (struct ohci_hcd *ohci);
  70. static void ohci_stop (struct usb_hcd *hcd);
  71. #if defined(CONFIG_PM) || defined(CONFIG_PCI)
  72. static int ohci_restart (struct ohci_hcd *ohci);
  73. #endif
  74. #ifdef CONFIG_PCI
  75. static void sb800_prefetch(struct ohci_hcd *ohci, int on);
  76. #else
  77. static inline void sb800_prefetch(struct ohci_hcd *ohci, int on)
  78. {
  79. return;
  80. }
  81. #endif
  82. #include "ohci-hub.c"
  83. #include "ohci-dbg.c"
  84. #include "ohci-mem.c"
  85. #include "ohci-q.c"
  86. /*
  87. * On architectures with edge-triggered interrupts we must never return
  88. * IRQ_NONE.
  89. */
  90. #if defined(CONFIG_SA1111) /* ... or other edge-triggered systems */
  91. #define IRQ_NOTMINE IRQ_HANDLED
  92. #else
  93. #define IRQ_NOTMINE IRQ_NONE
  94. #endif
  95. /* Some boards misreport power switching/overcurrent */
  96. static int distrust_firmware = 1;
  97. module_param (distrust_firmware, bool, 0);
  98. MODULE_PARM_DESC (distrust_firmware,
  99. "true to distrust firmware power/overcurrent setup");
  100. /* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */
  101. static int no_handshake = 0;
  102. module_param (no_handshake, bool, 0);
  103. MODULE_PARM_DESC (no_handshake, "true (not default) disables BIOS handshake");
  104. /*-------------------------------------------------------------------------*/
  105. /*
  106. * queue up an urb for anything except the root hub
  107. */
  108. static int ohci_urb_enqueue (
  109. struct usb_hcd *hcd,
  110. struct urb *urb,
  111. gfp_t mem_flags
  112. ) {
  113. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  114. struct ed *ed;
  115. urb_priv_t *urb_priv;
  116. unsigned int pipe = urb->pipe;
  117. int i, size = 0;
  118. unsigned long flags;
  119. int retval = 0;
  120. #ifdef OHCI_VERBOSE_DEBUG
  121. urb_print(urb, "SUB", usb_pipein(pipe), -EINPROGRESS);
  122. #endif
  123. /* every endpoint has a ed, locate and maybe (re)initialize it */
  124. if (! (ed = ed_get (ohci, urb->ep, urb->dev, pipe, urb->interval)))
  125. return -ENOMEM;
  126. /* for the private part of the URB we need the number of TDs (size) */
  127. switch (ed->type) {
  128. case PIPE_CONTROL:
  129. /* td_submit_urb() doesn't yet handle these */
  130. if (urb->transfer_buffer_length > 4096)
  131. return -EMSGSIZE;
  132. /* 1 TD for setup, 1 for ACK, plus ... */
  133. size = 2;
  134. /* FALLTHROUGH */
  135. // case PIPE_INTERRUPT:
  136. // case PIPE_BULK:
  137. default:
  138. /* one TD for every 4096 Bytes (can be up to 8K) */
  139. size += urb->transfer_buffer_length / 4096;
  140. /* ... and for any remaining bytes ... */
  141. if ((urb->transfer_buffer_length % 4096) != 0)
  142. size++;
  143. /* ... and maybe a zero length packet to wrap it up */
  144. if (size == 0)
  145. size++;
  146. else if ((urb->transfer_flags & URB_ZERO_PACKET) != 0
  147. && (urb->transfer_buffer_length
  148. % usb_maxpacket (urb->dev, pipe,
  149. usb_pipeout (pipe))) == 0)
  150. size++;
  151. break;
  152. case PIPE_ISOCHRONOUS: /* number of packets from URB */
  153. size = urb->number_of_packets;
  154. break;
  155. }
  156. /* allocate the private part of the URB */
  157. urb_priv = kzalloc (sizeof (urb_priv_t) + size * sizeof (struct td *),
  158. mem_flags);
  159. if (!urb_priv)
  160. return -ENOMEM;
  161. INIT_LIST_HEAD (&urb_priv->pending);
  162. urb_priv->length = size;
  163. urb_priv->ed = ed;
  164. /* allocate the TDs (deferring hash chain updates) */
  165. for (i = 0; i < size; i++) {
  166. urb_priv->td [i] = td_alloc (ohci, mem_flags);
  167. if (!urb_priv->td [i]) {
  168. urb_priv->length = i;
  169. urb_free_priv (ohci, urb_priv);
  170. return -ENOMEM;
  171. }
  172. }
  173. spin_lock_irqsave (&ohci->lock, flags);
  174. /* don't submit to a dead HC */
  175. if (!HCD_HW_ACCESSIBLE(hcd)) {
  176. retval = -ENODEV;
  177. goto fail;
  178. }
  179. if (!HC_IS_RUNNING(hcd->state)) {
  180. retval = -ENODEV;
  181. goto fail;
  182. }
  183. retval = usb_hcd_link_urb_to_ep(hcd, urb);
  184. if (retval)
  185. goto fail;
  186. /* schedule the ed if needed */
  187. if (ed->state == ED_IDLE) {
  188. retval = ed_schedule (ohci, ed);
  189. if (retval < 0) {
  190. usb_hcd_unlink_urb_from_ep(hcd, urb);
  191. goto fail;
  192. }
  193. if (ed->type == PIPE_ISOCHRONOUS) {
  194. u16 frame = ohci_frame_no(ohci);
  195. /* delay a few frames before the first TD */
  196. frame += max_t (u16, 8, ed->interval);
  197. frame &= ~(ed->interval - 1);
  198. frame |= ed->branch;
  199. urb->start_frame = frame;
  200. /* yes, only URB_ISO_ASAP is supported, and
  201. * urb->start_frame is never used as input.
  202. */
  203. }
  204. } else if (ed->type == PIPE_ISOCHRONOUS)
  205. urb->start_frame = ed->last_iso + ed->interval;
  206. /* fill the TDs and link them to the ed; and
  207. * enable that part of the schedule, if needed
  208. * and update count of queued periodic urbs
  209. */
  210. urb->hcpriv = urb_priv;
  211. td_submit_urb (ohci, urb);
  212. fail:
  213. if (retval)
  214. urb_free_priv (ohci, urb_priv);
  215. spin_unlock_irqrestore (&ohci->lock, flags);
  216. return retval;
  217. }
  218. /*
  219. * decouple the URB from the HC queues (TDs, urb_priv).
  220. * reporting is always done
  221. * asynchronously, and we might be dealing with an urb that's
  222. * partially transferred, or an ED with other urbs being unlinked.
  223. */
  224. static int ohci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  225. {
  226. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  227. unsigned long flags;
  228. int rc;
  229. #ifdef OHCI_VERBOSE_DEBUG
  230. urb_print(urb, "UNLINK", 1, status);
  231. #endif
  232. spin_lock_irqsave (&ohci->lock, flags);
  233. rc = usb_hcd_check_unlink_urb(hcd, urb, status);
  234. if (rc) {
  235. ; /* Do nothing */
  236. } else if (HC_IS_RUNNING(hcd->state)) {
  237. urb_priv_t *urb_priv;
  238. /* Unless an IRQ completed the unlink while it was being
  239. * handed to us, flag it for unlink and giveback, and force
  240. * some upcoming INTR_SF to call finish_unlinks()
  241. */
  242. urb_priv = urb->hcpriv;
  243. if (urb_priv) {
  244. if (urb_priv->ed->state == ED_OPER)
  245. start_ed_unlink (ohci, urb_priv->ed);
  246. }
  247. } else {
  248. /*
  249. * with HC dead, we won't respect hc queue pointers
  250. * any more ... just clean up every urb's memory.
  251. */
  252. if (urb->hcpriv)
  253. finish_urb(ohci, urb, status);
  254. }
  255. spin_unlock_irqrestore (&ohci->lock, flags);
  256. return rc;
  257. }
  258. /*-------------------------------------------------------------------------*/
  259. /* frees config/altsetting state for endpoints,
  260. * including ED memory, dummy TD, and bulk/intr data toggle
  261. */
  262. static void
  263. ohci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  264. {
  265. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  266. unsigned long flags;
  267. struct ed *ed = ep->hcpriv;
  268. unsigned limit = 1000;
  269. /* ASSERT: any requests/urbs are being unlinked */
  270. /* ASSERT: nobody can be submitting urbs for this any more */
  271. if (!ed)
  272. return;
  273. rescan:
  274. spin_lock_irqsave (&ohci->lock, flags);
  275. if (!HC_IS_RUNNING (hcd->state)) {
  276. sanitize:
  277. ed->state = ED_IDLE;
  278. if (quirk_zfmicro(ohci) && ed->type == PIPE_INTERRUPT)
  279. ohci->eds_scheduled--;
  280. finish_unlinks (ohci, 0);
  281. }
  282. switch (ed->state) {
  283. case ED_UNLINK: /* wait for hw to finish? */
  284. /* major IRQ delivery trouble loses INTR_SF too... */
  285. if (limit-- == 0) {
  286. ohci_warn(ohci, "ED unlink timeout\n");
  287. if (quirk_zfmicro(ohci)) {
  288. ohci_warn(ohci, "Attempting ZF TD recovery\n");
  289. ohci->ed_to_check = ed;
  290. ohci->zf_delay = 2;
  291. }
  292. goto sanitize;
  293. }
  294. spin_unlock_irqrestore (&ohci->lock, flags);
  295. schedule_timeout_uninterruptible(1);
  296. goto rescan;
  297. case ED_IDLE: /* fully unlinked */
  298. if (list_empty (&ed->td_list)) {
  299. td_free (ohci, ed->dummy);
  300. ed_free (ohci, ed);
  301. break;
  302. }
  303. /* else FALL THROUGH */
  304. default:
  305. /* caller was supposed to have unlinked any requests;
  306. * that's not our job. can't recover; must leak ed.
  307. */
  308. ohci_err (ohci, "leak ed %p (#%02x) state %d%s\n",
  309. ed, ep->desc.bEndpointAddress, ed->state,
  310. list_empty (&ed->td_list) ? "" : " (has tds)");
  311. td_free (ohci, ed->dummy);
  312. break;
  313. }
  314. ep->hcpriv = NULL;
  315. spin_unlock_irqrestore (&ohci->lock, flags);
  316. }
  317. static int ohci_get_frame (struct usb_hcd *hcd)
  318. {
  319. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  320. return ohci_frame_no(ohci);
  321. }
  322. static void ohci_usb_reset (struct ohci_hcd *ohci)
  323. {
  324. ohci->hc_control = ohci_readl (ohci, &ohci->regs->control);
  325. ohci->hc_control &= OHCI_CTRL_RWC;
  326. ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
  327. }
  328. /* ohci_shutdown forcibly disables IRQs and DMA, helping kexec and
  329. * other cases where the next software may expect clean state from the
  330. * "firmware". this is bus-neutral, unlike shutdown() methods.
  331. */
  332. static void
  333. ohci_shutdown (struct usb_hcd *hcd)
  334. {
  335. struct ohci_hcd *ohci;
  336. ohci = hcd_to_ohci (hcd);
  337. ohci_writel(ohci, (u32) ~0, &ohci->regs->intrdisable);
  338. /* Software reset, after which the controller goes into SUSPEND */
  339. ohci_writel(ohci, OHCI_HCR, &ohci->regs->cmdstatus);
  340. ohci_readl(ohci, &ohci->regs->cmdstatus); /* flush the writes */
  341. udelay(10);
  342. ohci_writel(ohci, ohci->fminterval, &ohci->regs->fminterval);
  343. }
  344. static int check_ed(struct ohci_hcd *ohci, struct ed *ed)
  345. {
  346. return (hc32_to_cpu(ohci, ed->hwINFO) & ED_IN) != 0
  347. && (hc32_to_cpu(ohci, ed->hwHeadP) & TD_MASK)
  348. == (hc32_to_cpu(ohci, ed->hwTailP) & TD_MASK)
  349. && !list_empty(&ed->td_list);
  350. }
  351. /* ZF Micro watchdog timer callback. The ZF Micro chipset sometimes completes
  352. * an interrupt TD but neglects to add it to the donelist. On systems with
  353. * this chipset, we need to periodically check the state of the queues to look
  354. * for such "lost" TDs.
  355. */
  356. static void unlink_watchdog_func(unsigned long _ohci)
  357. {
  358. unsigned long flags;
  359. unsigned max;
  360. unsigned seen_count = 0;
  361. unsigned i;
  362. struct ed **seen = NULL;
  363. struct ohci_hcd *ohci = (struct ohci_hcd *) _ohci;
  364. spin_lock_irqsave(&ohci->lock, flags);
  365. max = ohci->eds_scheduled;
  366. if (!max)
  367. goto done;
  368. if (ohci->ed_to_check)
  369. goto out;
  370. seen = kcalloc(max, sizeof *seen, GFP_ATOMIC);
  371. if (!seen)
  372. goto out;
  373. for (i = 0; i < NUM_INTS; i++) {
  374. struct ed *ed = ohci->periodic[i];
  375. while (ed) {
  376. unsigned temp;
  377. /* scan this branch of the periodic schedule tree */
  378. for (temp = 0; temp < seen_count; temp++) {
  379. if (seen[temp] == ed) {
  380. /* we've checked it and what's after */
  381. ed = NULL;
  382. break;
  383. }
  384. }
  385. if (!ed)
  386. break;
  387. seen[seen_count++] = ed;
  388. if (!check_ed(ohci, ed)) {
  389. ed = ed->ed_next;
  390. continue;
  391. }
  392. /* HC's TD list is empty, but HCD sees at least one
  393. * TD that's not been sent through the donelist.
  394. */
  395. ohci->ed_to_check = ed;
  396. ohci->zf_delay = 2;
  397. /* The HC may wait until the next frame to report the
  398. * TD as done through the donelist and INTR_WDH. (We
  399. * just *assume* it's not a multi-TD interrupt URB;
  400. * those could defer the IRQ more than one frame, using
  401. * DI...) Check again after the next INTR_SF.
  402. */
  403. ohci_writel(ohci, OHCI_INTR_SF,
  404. &ohci->regs->intrstatus);
  405. ohci_writel(ohci, OHCI_INTR_SF,
  406. &ohci->regs->intrenable);
  407. /* flush those writes */
  408. (void) ohci_readl(ohci, &ohci->regs->control);
  409. goto out;
  410. }
  411. }
  412. out:
  413. kfree(seen);
  414. if (ohci->eds_scheduled)
  415. mod_timer(&ohci->unlink_watchdog, round_jiffies(jiffies + HZ));
  416. done:
  417. spin_unlock_irqrestore(&ohci->lock, flags);
  418. }
  419. /*-------------------------------------------------------------------------*
  420. * HC functions
  421. *-------------------------------------------------------------------------*/
  422. /* init memory, and kick BIOS/SMM off */
  423. static int ohci_init (struct ohci_hcd *ohci)
  424. {
  425. int ret;
  426. struct usb_hcd *hcd = ohci_to_hcd(ohci);
  427. if (distrust_firmware)
  428. ohci->flags |= OHCI_QUIRK_HUB_POWER;
  429. disable (ohci);
  430. ohci->regs = hcd->regs;
  431. /* REVISIT this BIOS handshake is now moved into PCI "quirks", and
  432. * was never needed for most non-PCI systems ... remove the code?
  433. */
  434. #ifndef IR_DISABLE
  435. /* SMM owns the HC? not for long! */
  436. if (!no_handshake && ohci_readl (ohci,
  437. &ohci->regs->control) & OHCI_CTRL_IR) {
  438. u32 temp;
  439. ohci_dbg (ohci, "USB HC TakeOver from BIOS/SMM\n");
  440. /* this timeout is arbitrary. we make it long, so systems
  441. * depending on usb keyboards may be usable even if the
  442. * BIOS/SMM code seems pretty broken.
  443. */
  444. temp = 500; /* arbitrary: five seconds */
  445. ohci_writel (ohci, OHCI_INTR_OC, &ohci->regs->intrenable);
  446. ohci_writel (ohci, OHCI_OCR, &ohci->regs->cmdstatus);
  447. while (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_IR) {
  448. msleep (10);
  449. if (--temp == 0) {
  450. ohci_err (ohci, "USB HC takeover failed!"
  451. " (BIOS/SMM bug)\n");
  452. return -EBUSY;
  453. }
  454. }
  455. ohci_usb_reset (ohci);
  456. }
  457. #endif
  458. /* Disable HC interrupts */
  459. ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
  460. /* flush the writes, and save key bits like RWC */
  461. if (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_RWC)
  462. ohci->hc_control |= OHCI_CTRL_RWC;
  463. /* Read the number of ports unless overridden */
  464. if (ohci->num_ports == 0)
  465. ohci->num_ports = roothub_a(ohci) & RH_A_NDP;
  466. if (ohci->hcca)
  467. return 0;
  468. ohci->hcca = dma_alloc_coherent (hcd->self.controller,
  469. sizeof *ohci->hcca, &ohci->hcca_dma, 0);
  470. if (!ohci->hcca)
  471. return -ENOMEM;
  472. if ((ret = ohci_mem_init (ohci)) < 0)
  473. ohci_stop (hcd);
  474. else {
  475. create_debug_files (ohci);
  476. }
  477. return ret;
  478. }
  479. /*-------------------------------------------------------------------------*/
  480. /* Start an OHCI controller, set the BUS operational
  481. * resets USB and controller
  482. * enable interrupts
  483. */
  484. static int ohci_run (struct ohci_hcd *ohci)
  485. {
  486. u32 mask, val;
  487. int first = ohci->fminterval == 0;
  488. struct usb_hcd *hcd = ohci_to_hcd(ohci);
  489. disable (ohci);
  490. /* boot firmware should have set this up (5.1.1.3.1) */
  491. if (first) {
  492. val = ohci_readl (ohci, &ohci->regs->fminterval);
  493. ohci->fminterval = val & 0x3fff;
  494. if (ohci->fminterval != FI)
  495. ohci_dbg (ohci, "fminterval delta %d\n",
  496. ohci->fminterval - FI);
  497. ohci->fminterval |= FSMP (ohci->fminterval) << 16;
  498. /* also: power/overcurrent flags in roothub.a */
  499. }
  500. /* Reset USB nearly "by the book". RemoteWakeupConnected has
  501. * to be checked in case boot firmware (BIOS/SMM/...) has set up
  502. * wakeup in a way the bus isn't aware of (e.g., legacy PCI PM).
  503. * If the bus glue detected wakeup capability then it should
  504. * already be enabled; if so we'll just enable it again.
  505. */
  506. if ((ohci->hc_control & OHCI_CTRL_RWC) != 0)
  507. device_set_wakeup_capable(hcd->self.controller, 1);
  508. switch (ohci->hc_control & OHCI_CTRL_HCFS) {
  509. case OHCI_USB_OPER:
  510. val = 0;
  511. break;
  512. case OHCI_USB_SUSPEND:
  513. case OHCI_USB_RESUME:
  514. ohci->hc_control &= OHCI_CTRL_RWC;
  515. ohci->hc_control |= OHCI_USB_RESUME;
  516. val = 10 /* msec wait */;
  517. break;
  518. // case OHCI_USB_RESET:
  519. default:
  520. ohci->hc_control &= OHCI_CTRL_RWC;
  521. ohci->hc_control |= OHCI_USB_RESET;
  522. val = 50 /* msec wait */;
  523. break;
  524. }
  525. ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
  526. // flush the writes
  527. (void) ohci_readl (ohci, &ohci->regs->control);
  528. msleep(val);
  529. memset (ohci->hcca, 0, sizeof (struct ohci_hcca));
  530. /* 2msec timelimit here means no irqs/preempt */
  531. spin_lock_irq (&ohci->lock);
  532. retry:
  533. /* HC Reset requires max 10 us delay */
  534. ohci_writel (ohci, OHCI_HCR, &ohci->regs->cmdstatus);
  535. val = 30; /* ... allow extra time */
  536. while ((ohci_readl (ohci, &ohci->regs->cmdstatus) & OHCI_HCR) != 0) {
  537. if (--val == 0) {
  538. spin_unlock_irq (&ohci->lock);
  539. ohci_err (ohci, "USB HC reset timed out!\n");
  540. return -1;
  541. }
  542. udelay (1);
  543. }
  544. /* now we're in the SUSPEND state ... must go OPERATIONAL
  545. * within 2msec else HC enters RESUME
  546. *
  547. * ... but some hardware won't init fmInterval "by the book"
  548. * (SiS, OPTi ...), so reset again instead. SiS doesn't need
  549. * this if we write fmInterval after we're OPERATIONAL.
  550. * Unclear about ALi, ServerWorks, and others ... this could
  551. * easily be a longstanding bug in chip init on Linux.
  552. */
  553. if (ohci->flags & OHCI_QUIRK_INITRESET) {
  554. ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
  555. // flush those writes
  556. (void) ohci_readl (ohci, &ohci->regs->control);
  557. }
  558. /* Tell the controller where the control and bulk lists are
  559. * The lists are empty now. */
  560. ohci_writel (ohci, 0, &ohci->regs->ed_controlhead);
  561. ohci_writel (ohci, 0, &ohci->regs->ed_bulkhead);
  562. /* a reset clears this */
  563. ohci_writel (ohci, (u32) ohci->hcca_dma, &ohci->regs->hcca);
  564. periodic_reinit (ohci);
  565. /* some OHCI implementations are finicky about how they init.
  566. * bogus values here mean not even enumeration could work.
  567. */
  568. if ((ohci_readl (ohci, &ohci->regs->fminterval) & 0x3fff0000) == 0
  569. || !ohci_readl (ohci, &ohci->regs->periodicstart)) {
  570. if (!(ohci->flags & OHCI_QUIRK_INITRESET)) {
  571. ohci->flags |= OHCI_QUIRK_INITRESET;
  572. ohci_dbg (ohci, "enabling initreset quirk\n");
  573. goto retry;
  574. }
  575. spin_unlock_irq (&ohci->lock);
  576. ohci_err (ohci, "init err (%08x %04x)\n",
  577. ohci_readl (ohci, &ohci->regs->fminterval),
  578. ohci_readl (ohci, &ohci->regs->periodicstart));
  579. return -EOVERFLOW;
  580. }
  581. /* use rhsc irqs after khubd is fully initialized */
  582. set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  583. hcd->uses_new_polling = 1;
  584. /* start controller operations */
  585. ohci->hc_control &= OHCI_CTRL_RWC;
  586. ohci->hc_control |= OHCI_CONTROL_INIT | OHCI_USB_OPER;
  587. ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
  588. hcd->state = HC_STATE_RUNNING;
  589. /* wake on ConnectStatusChange, matching external hubs */
  590. ohci_writel (ohci, RH_HS_DRWE, &ohci->regs->roothub.status);
  591. /* Choose the interrupts we care about now, others later on demand */
  592. mask = OHCI_INTR_INIT;
  593. ohci_writel (ohci, ~0, &ohci->regs->intrstatus);
  594. ohci_writel (ohci, mask, &ohci->regs->intrenable);
  595. /* handle root hub init quirks ... */
  596. val = roothub_a (ohci);
  597. val &= ~(RH_A_PSM | RH_A_OCPM);
  598. if (ohci->flags & OHCI_QUIRK_SUPERIO) {
  599. /* NSC 87560 and maybe others */
  600. val |= RH_A_NOCP;
  601. val &= ~(RH_A_POTPGT | RH_A_NPS);
  602. ohci_writel (ohci, val, &ohci->regs->roothub.a);
  603. } else if ((ohci->flags & OHCI_QUIRK_AMD756) ||
  604. (ohci->flags & OHCI_QUIRK_HUB_POWER)) {
  605. /* hub power always on; required for AMD-756 and some
  606. * Mac platforms. ganged overcurrent reporting, if any.
  607. */
  608. val |= RH_A_NPS;
  609. ohci_writel (ohci, val, &ohci->regs->roothub.a);
  610. }
  611. ohci_writel (ohci, RH_HS_LPSC, &ohci->regs->roothub.status);
  612. ohci_writel (ohci, (val & RH_A_NPS) ? 0 : RH_B_PPCM,
  613. &ohci->regs->roothub.b);
  614. // flush those writes
  615. (void) ohci_readl (ohci, &ohci->regs->control);
  616. ohci->next_statechange = jiffies + STATECHANGE_DELAY;
  617. spin_unlock_irq (&ohci->lock);
  618. // POTPGT delay is bits 24-31, in 2 ms units.
  619. mdelay ((val >> 23) & 0x1fe);
  620. hcd->state = HC_STATE_RUNNING;
  621. if (quirk_zfmicro(ohci)) {
  622. /* Create timer to watch for bad queue state on ZF Micro */
  623. setup_timer(&ohci->unlink_watchdog, unlink_watchdog_func,
  624. (unsigned long) ohci);
  625. ohci->eds_scheduled = 0;
  626. ohci->ed_to_check = NULL;
  627. }
  628. ohci_dump (ohci, 1);
  629. return 0;
  630. }
  631. /*-------------------------------------------------------------------------*/
  632. /* an interrupt happens */
  633. static irqreturn_t ohci_irq (struct usb_hcd *hcd)
  634. {
  635. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  636. struct ohci_regs __iomem *regs = ohci->regs;
  637. int ints;
  638. /* Read interrupt status (and flush pending writes). We ignore the
  639. * optimization of checking the LSB of hcca->done_head; it doesn't
  640. * work on all systems (edge triggering for OHCI can be a factor).
  641. */
  642. ints = ohci_readl(ohci, &regs->intrstatus);
  643. /* Check for an all 1's result which is a typical consequence
  644. * of dead, unclocked, or unplugged (CardBus...) devices
  645. */
  646. if (ints == ~(u32)0) {
  647. disable (ohci);
  648. ohci_dbg (ohci, "device removed!\n");
  649. usb_hc_died(hcd);
  650. return IRQ_HANDLED;
  651. }
  652. /* We only care about interrupts that are enabled */
  653. ints &= ohci_readl(ohci, &regs->intrenable);
  654. /* interrupt for some other device? */
  655. if (ints == 0 || unlikely(hcd->state == HC_STATE_HALT))
  656. return IRQ_NOTMINE;
  657. if (ints & OHCI_INTR_UE) {
  658. // e.g. due to PCI Master/Target Abort
  659. if (quirk_nec(ohci)) {
  660. /* Workaround for a silicon bug in some NEC chips used
  661. * in Apple's PowerBooks. Adapted from Darwin code.
  662. */
  663. ohci_err (ohci, "OHCI Unrecoverable Error, scheduling NEC chip restart\n");
  664. ohci_writel (ohci, OHCI_INTR_UE, &regs->intrdisable);
  665. schedule_work (&ohci->nec_work);
  666. } else {
  667. disable (ohci);
  668. ohci_err (ohci, "OHCI Unrecoverable Error, disabled\n");
  669. usb_hc_died(hcd);
  670. }
  671. ohci_dump (ohci, 1);
  672. ohci_usb_reset (ohci);
  673. }
  674. if (ints & OHCI_INTR_RHSC) {
  675. ohci_vdbg(ohci, "rhsc\n");
  676. ohci->next_statechange = jiffies + STATECHANGE_DELAY;
  677. ohci_writel(ohci, OHCI_INTR_RD | OHCI_INTR_RHSC,
  678. &regs->intrstatus);
  679. /* NOTE: Vendors didn't always make the same implementation
  680. * choices for RHSC. Many followed the spec; RHSC triggers
  681. * on an edge, like setting and maybe clearing a port status
  682. * change bit. With others it's level-triggered, active
  683. * until khubd clears all the port status change bits. We'll
  684. * always disable it here and rely on polling until khubd
  685. * re-enables it.
  686. */
  687. ohci_writel(ohci, OHCI_INTR_RHSC, &regs->intrdisable);
  688. usb_hcd_poll_rh_status(hcd);
  689. }
  690. /* For connect and disconnect events, we expect the controller
  691. * to turn on RHSC along with RD. But for remote wakeup events
  692. * this might not happen.
  693. */
  694. else if (ints & OHCI_INTR_RD) {
  695. ohci_vdbg(ohci, "resume detect\n");
  696. ohci_writel(ohci, OHCI_INTR_RD, &regs->intrstatus);
  697. set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  698. if (ohci->autostop) {
  699. spin_lock (&ohci->lock);
  700. ohci_rh_resume (ohci);
  701. spin_unlock (&ohci->lock);
  702. } else
  703. usb_hcd_resume_root_hub(hcd);
  704. }
  705. if (ints & OHCI_INTR_WDH) {
  706. spin_lock (&ohci->lock);
  707. dl_done_list (ohci);
  708. spin_unlock (&ohci->lock);
  709. }
  710. if (quirk_zfmicro(ohci) && (ints & OHCI_INTR_SF)) {
  711. spin_lock(&ohci->lock);
  712. if (ohci->ed_to_check) {
  713. struct ed *ed = ohci->ed_to_check;
  714. if (check_ed(ohci, ed)) {
  715. /* HC thinks the TD list is empty; HCD knows
  716. * at least one TD is outstanding
  717. */
  718. if (--ohci->zf_delay == 0) {
  719. struct td *td = list_entry(
  720. ed->td_list.next,
  721. struct td, td_list);
  722. ohci_warn(ohci,
  723. "Reclaiming orphan TD %p\n",
  724. td);
  725. takeback_td(ohci, td);
  726. ohci->ed_to_check = NULL;
  727. }
  728. } else
  729. ohci->ed_to_check = NULL;
  730. }
  731. spin_unlock(&ohci->lock);
  732. }
  733. /* could track INTR_SO to reduce available PCI/... bandwidth */
  734. /* handle any pending URB/ED unlinks, leaving INTR_SF enabled
  735. * when there's still unlinking to be done (next frame).
  736. */
  737. spin_lock (&ohci->lock);
  738. if (ohci->ed_rm_list)
  739. finish_unlinks (ohci, ohci_frame_no(ohci));
  740. if ((ints & OHCI_INTR_SF) != 0
  741. && !ohci->ed_rm_list
  742. && !ohci->ed_to_check
  743. && HC_IS_RUNNING(hcd->state))
  744. ohci_writel (ohci, OHCI_INTR_SF, &regs->intrdisable);
  745. spin_unlock (&ohci->lock);
  746. if (HC_IS_RUNNING(hcd->state)) {
  747. ohci_writel (ohci, ints, &regs->intrstatus);
  748. ohci_writel (ohci, OHCI_INTR_MIE, &regs->intrenable);
  749. // flush those writes
  750. (void) ohci_readl (ohci, &ohci->regs->control);
  751. }
  752. return IRQ_HANDLED;
  753. }
  754. /*-------------------------------------------------------------------------*/
  755. static void ohci_stop (struct usb_hcd *hcd)
  756. {
  757. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  758. ohci_dump (ohci, 1);
  759. if (quirk_nec(ohci))
  760. flush_work_sync(&ohci->nec_work);
  761. ohci_usb_reset (ohci);
  762. ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
  763. free_irq(hcd->irq, hcd);
  764. hcd->irq = -1;
  765. if (quirk_zfmicro(ohci))
  766. del_timer(&ohci->unlink_watchdog);
  767. if (quirk_amdiso(ohci))
  768. usb_amd_dev_put();
  769. remove_debug_files (ohci);
  770. ohci_mem_cleanup (ohci);
  771. if (ohci->hcca) {
  772. dma_free_coherent (hcd->self.controller,
  773. sizeof *ohci->hcca,
  774. ohci->hcca, ohci->hcca_dma);
  775. ohci->hcca = NULL;
  776. ohci->hcca_dma = 0;
  777. }
  778. }
  779. /*-------------------------------------------------------------------------*/
  780. #if defined(CONFIG_PM) || defined(CONFIG_PCI)
  781. /* must not be called from interrupt context */
  782. static int ohci_restart (struct ohci_hcd *ohci)
  783. {
  784. int temp;
  785. int i;
  786. struct urb_priv *priv;
  787. spin_lock_irq(&ohci->lock);
  788. disable (ohci);
  789. /* Recycle any "live" eds/tds (and urbs). */
  790. if (!list_empty (&ohci->pending))
  791. ohci_dbg(ohci, "abort schedule...\n");
  792. list_for_each_entry (priv, &ohci->pending, pending) {
  793. struct urb *urb = priv->td[0]->urb;
  794. struct ed *ed = priv->ed;
  795. switch (ed->state) {
  796. case ED_OPER:
  797. ed->state = ED_UNLINK;
  798. ed->hwINFO |= cpu_to_hc32(ohci, ED_DEQUEUE);
  799. ed_deschedule (ohci, ed);
  800. ed->ed_next = ohci->ed_rm_list;
  801. ed->ed_prev = NULL;
  802. ohci->ed_rm_list = ed;
  803. /* FALLTHROUGH */
  804. case ED_UNLINK:
  805. break;
  806. default:
  807. ohci_dbg(ohci, "bogus ed %p state %d\n",
  808. ed, ed->state);
  809. }
  810. if (!urb->unlinked)
  811. urb->unlinked = -ESHUTDOWN;
  812. }
  813. finish_unlinks (ohci, 0);
  814. spin_unlock_irq(&ohci->lock);
  815. /* paranoia, in case that didn't work: */
  816. /* empty the interrupt branches */
  817. for (i = 0; i < NUM_INTS; i++) ohci->load [i] = 0;
  818. for (i = 0; i < NUM_INTS; i++) ohci->hcca->int_table [i] = 0;
  819. /* no EDs to remove */
  820. ohci->ed_rm_list = NULL;
  821. /* empty control and bulk lists */
  822. ohci->ed_controltail = NULL;
  823. ohci->ed_bulktail = NULL;
  824. if ((temp = ohci_run (ohci)) < 0) {
  825. ohci_err (ohci, "can't restart, %d\n", temp);
  826. return temp;
  827. }
  828. ohci_dbg(ohci, "restart complete\n");
  829. return 0;
  830. }
  831. #endif
  832. /*-------------------------------------------------------------------------*/
  833. MODULE_AUTHOR (DRIVER_AUTHOR);
  834. MODULE_DESCRIPTION(DRIVER_DESC);
  835. MODULE_LICENSE ("GPL");
  836. #ifdef CONFIG_PCI
  837. #include "ohci-pci.c"
  838. #define PCI_DRIVER ohci_pci_driver
  839. #endif
  840. #if defined(CONFIG_ARCH_SA1100) && defined(CONFIG_SA1111)
  841. #include "ohci-sa1111.c"
  842. #define SA1111_DRIVER ohci_hcd_sa1111_driver
  843. #endif
  844. #if defined(CONFIG_ARCH_S3C2410) || defined(CONFIG_ARCH_S3C64XX)
  845. #include "ohci-s3c2410.c"
  846. #define PLATFORM_DRIVER ohci_hcd_s3c2410_driver
  847. #endif
  848. #ifdef CONFIG_USB_OHCI_HCD_OMAP1
  849. #include "ohci-omap.c"
  850. #define OMAP1_PLATFORM_DRIVER ohci_hcd_omap_driver
  851. #endif
  852. #ifdef CONFIG_USB_OHCI_HCD_OMAP3
  853. #include "ohci-omap3.c"
  854. #define OMAP3_PLATFORM_DRIVER ohci_hcd_omap3_driver
  855. #endif
  856. #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
  857. #include "ohci-pxa27x.c"
  858. #define PLATFORM_DRIVER ohci_hcd_pxa27x_driver
  859. #endif
  860. #ifdef CONFIG_ARCH_EP93XX
  861. #include "ohci-ep93xx.c"
  862. #define PLATFORM_DRIVER ohci_hcd_ep93xx_driver
  863. #endif
  864. #ifdef CONFIG_MIPS_ALCHEMY
  865. #include "ohci-au1xxx.c"
  866. #define PLATFORM_DRIVER ohci_hcd_au1xxx_driver
  867. #endif
  868. #ifdef CONFIG_PNX8550
  869. #include "ohci-pnx8550.c"
  870. #define PLATFORM_DRIVER ohci_hcd_pnx8550_driver
  871. #endif
  872. #ifdef CONFIG_USB_OHCI_HCD_PPC_SOC
  873. #include "ohci-ppc-soc.c"
  874. #define PLATFORM_DRIVER ohci_hcd_ppc_soc_driver
  875. #endif
  876. #ifdef CONFIG_ARCH_AT91
  877. #include "ohci-at91.c"
  878. #define PLATFORM_DRIVER ohci_hcd_at91_driver
  879. #endif
  880. #ifdef CONFIG_ARCH_PNX4008
  881. #include "ohci-pnx4008.c"
  882. #define PLATFORM_DRIVER usb_hcd_pnx4008_driver
  883. #endif
  884. #ifdef CONFIG_ARCH_DAVINCI_DA8XX
  885. #include "ohci-da8xx.c"
  886. #define PLATFORM_DRIVER ohci_hcd_da8xx_driver
  887. #endif
  888. #ifdef CONFIG_USB_OHCI_SH
  889. #include "ohci-sh.c"
  890. #define PLATFORM_DRIVER ohci_hcd_sh_driver
  891. #endif
  892. #ifdef CONFIG_USB_OHCI_HCD_PPC_OF
  893. #include "ohci-ppc-of.c"
  894. #define OF_PLATFORM_DRIVER ohci_hcd_ppc_of_driver
  895. #endif
  896. #ifdef CONFIG_PLAT_SPEAR
  897. #include "ohci-spear.c"
  898. #define PLATFORM_DRIVER spear_ohci_hcd_driver
  899. #endif
  900. #ifdef CONFIG_PPC_PS3
  901. #include "ohci-ps3.c"
  902. #define PS3_SYSTEM_BUS_DRIVER ps3_ohci_driver
  903. #endif
  904. #ifdef CONFIG_USB_OHCI_HCD_SSB
  905. #include "ohci-ssb.c"
  906. #define SSB_OHCI_DRIVER ssb_ohci_driver
  907. #endif
  908. #ifdef CONFIG_MFD_SM501
  909. #include "ohci-sm501.c"
  910. #define SM501_OHCI_DRIVER ohci_hcd_sm501_driver
  911. #endif
  912. #ifdef CONFIG_MFD_TC6393XB
  913. #include "ohci-tmio.c"
  914. #define TMIO_OHCI_DRIVER ohci_hcd_tmio_driver
  915. #endif
  916. #ifdef CONFIG_MACH_JZ4740
  917. #include "ohci-jz4740.c"
  918. #define PLATFORM_DRIVER ohci_hcd_jz4740_driver
  919. #endif
  920. #ifdef CONFIG_USB_OCTEON_OHCI
  921. #include "ohci-octeon.c"
  922. #define PLATFORM_DRIVER ohci_octeon_driver
  923. #endif
  924. #ifdef CONFIG_USB_CNS3XXX_OHCI
  925. #include "ohci-cns3xxx.c"
  926. #define PLATFORM_DRIVER ohci_hcd_cns3xxx_driver
  927. #endif
  928. #ifdef CONFIG_USB_OHCI_ATH79
  929. #include "ohci-ath79.c"
  930. #define PLATFORM_DRIVER ohci_hcd_ath79_driver
  931. #endif
  932. #ifdef CONFIG_NLM_XLR
  933. #include "ohci-xls.c"
  934. #define PLATFORM_DRIVER ohci_xls_driver
  935. #endif
  936. #if !defined(PCI_DRIVER) && \
  937. !defined(PLATFORM_DRIVER) && \
  938. !defined(OMAP1_PLATFORM_DRIVER) && \
  939. !defined(OMAP3_PLATFORM_DRIVER) && \
  940. !defined(OF_PLATFORM_DRIVER) && \
  941. !defined(SA1111_DRIVER) && \
  942. !defined(PS3_SYSTEM_BUS_DRIVER) && \
  943. !defined(SM501_OHCI_DRIVER) && \
  944. !defined(TMIO_OHCI_DRIVER) && \
  945. !defined(SSB_OHCI_DRIVER)
  946. #error "missing bus glue for ohci-hcd"
  947. #endif
  948. static int __init ohci_hcd_mod_init(void)
  949. {
  950. int retval = 0;
  951. if (usb_disabled())
  952. return -ENODEV;
  953. printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
  954. pr_debug ("%s: block sizes: ed %Zd td %Zd\n", hcd_name,
  955. sizeof (struct ed), sizeof (struct td));
  956. set_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
  957. #ifdef DEBUG
  958. ohci_debug_root = debugfs_create_dir("ohci", usb_debug_root);
  959. if (!ohci_debug_root) {
  960. retval = -ENOENT;
  961. goto error_debug;
  962. }
  963. #endif
  964. #ifdef PS3_SYSTEM_BUS_DRIVER
  965. retval = ps3_ohci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
  966. if (retval < 0)
  967. goto error_ps3;
  968. #endif
  969. #ifdef PLATFORM_DRIVER
  970. retval = platform_driver_register(&PLATFORM_DRIVER);
  971. if (retval < 0)
  972. goto error_platform;
  973. #endif
  974. #ifdef OMAP1_PLATFORM_DRIVER
  975. retval = platform_driver_register(&OMAP1_PLATFORM_DRIVER);
  976. if (retval < 0)
  977. goto error_omap1_platform;
  978. #endif
  979. #ifdef OMAP3_PLATFORM_DRIVER
  980. retval = platform_driver_register(&OMAP3_PLATFORM_DRIVER);
  981. if (retval < 0)
  982. goto error_omap3_platform;
  983. #endif
  984. #ifdef OF_PLATFORM_DRIVER
  985. retval = platform_driver_register(&OF_PLATFORM_DRIVER);
  986. if (retval < 0)
  987. goto error_of_platform;
  988. #endif
  989. #ifdef SA1111_DRIVER
  990. retval = sa1111_driver_register(&SA1111_DRIVER);
  991. if (retval < 0)
  992. goto error_sa1111;
  993. #endif
  994. #ifdef PCI_DRIVER
  995. retval = pci_register_driver(&PCI_DRIVER);
  996. if (retval < 0)
  997. goto error_pci;
  998. #endif
  999. #ifdef SSB_OHCI_DRIVER
  1000. retval = ssb_driver_register(&SSB_OHCI_DRIVER);
  1001. if (retval)
  1002. goto error_ssb;
  1003. #endif
  1004. #ifdef SM501_OHCI_DRIVER
  1005. retval = platform_driver_register(&SM501_OHCI_DRIVER);
  1006. if (retval < 0)
  1007. goto error_sm501;
  1008. #endif
  1009. #ifdef TMIO_OHCI_DRIVER
  1010. retval = platform_driver_register(&TMIO_OHCI_DRIVER);
  1011. if (retval < 0)
  1012. goto error_tmio;
  1013. #endif
  1014. return retval;
  1015. /* Error path */
  1016. #ifdef TMIO_OHCI_DRIVER
  1017. platform_driver_unregister(&TMIO_OHCI_DRIVER);
  1018. error_tmio:
  1019. #endif
  1020. #ifdef SM501_OHCI_DRIVER
  1021. platform_driver_unregister(&SM501_OHCI_DRIVER);
  1022. error_sm501:
  1023. #endif
  1024. #ifdef SSB_OHCI_DRIVER
  1025. ssb_driver_unregister(&SSB_OHCI_DRIVER);
  1026. error_ssb:
  1027. #endif
  1028. #ifdef PCI_DRIVER
  1029. pci_unregister_driver(&PCI_DRIVER);
  1030. error_pci:
  1031. #endif
  1032. #ifdef SA1111_DRIVER
  1033. sa1111_driver_unregister(&SA1111_DRIVER);
  1034. error_sa1111:
  1035. #endif
  1036. #ifdef OF_PLATFORM_DRIVER
  1037. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1038. error_of_platform:
  1039. #endif
  1040. #ifdef PLATFORM_DRIVER
  1041. platform_driver_unregister(&PLATFORM_DRIVER);
  1042. error_platform:
  1043. #endif
  1044. #ifdef OMAP1_PLATFORM_DRIVER
  1045. platform_driver_unregister(&OMAP1_PLATFORM_DRIVER);
  1046. error_omap1_platform:
  1047. #endif
  1048. #ifdef OMAP3_PLATFORM_DRIVER
  1049. platform_driver_unregister(&OMAP3_PLATFORM_DRIVER);
  1050. error_omap3_platform:
  1051. #endif
  1052. #ifdef PS3_SYSTEM_BUS_DRIVER
  1053. ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1054. error_ps3:
  1055. #endif
  1056. #ifdef DEBUG
  1057. debugfs_remove(ohci_debug_root);
  1058. ohci_debug_root = NULL;
  1059. error_debug:
  1060. #endif
  1061. clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
  1062. return retval;
  1063. }
  1064. module_init(ohci_hcd_mod_init);
  1065. static void __exit ohci_hcd_mod_exit(void)
  1066. {
  1067. #ifdef TMIO_OHCI_DRIVER
  1068. platform_driver_unregister(&TMIO_OHCI_DRIVER);
  1069. #endif
  1070. #ifdef SM501_OHCI_DRIVER
  1071. platform_driver_unregister(&SM501_OHCI_DRIVER);
  1072. #endif
  1073. #ifdef SSB_OHCI_DRIVER
  1074. ssb_driver_unregister(&SSB_OHCI_DRIVER);
  1075. #endif
  1076. #ifdef PCI_DRIVER
  1077. pci_unregister_driver(&PCI_DRIVER);
  1078. #endif
  1079. #ifdef SA1111_DRIVER
  1080. sa1111_driver_unregister(&SA1111_DRIVER);
  1081. #endif
  1082. #ifdef OF_PLATFORM_DRIVER
  1083. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1084. #endif
  1085. #ifdef PLATFORM_DRIVER
  1086. platform_driver_unregister(&PLATFORM_DRIVER);
  1087. #endif
  1088. #ifdef OMAP3_PLATFORM_DRIVER
  1089. platform_driver_unregister(&OMAP3_PLATFORM_DRIVER);
  1090. #endif
  1091. #ifdef PS3_SYSTEM_BUS_DRIVER
  1092. ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1093. #endif
  1094. #ifdef DEBUG
  1095. debugfs_remove(ohci_debug_root);
  1096. #endif
  1097. clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
  1098. }
  1099. module_exit(ohci_hcd_mod_exit);