r100.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. /* This files gather functions specifics to:
  63. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  64. */
  65. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  66. struct radeon_cs_packet *pkt,
  67. unsigned idx,
  68. unsigned reg)
  69. {
  70. int r;
  71. u32 tile_flags = 0;
  72. u32 tmp;
  73. struct radeon_cs_reloc *reloc;
  74. u32 value;
  75. r = r100_cs_packet_next_reloc(p, &reloc);
  76. if (r) {
  77. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  78. idx, reg);
  79. r100_cs_dump_packet(p, pkt);
  80. return r;
  81. }
  82. value = radeon_get_ib_value(p, idx);
  83. tmp = value & 0x003fffff;
  84. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  85. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  86. tile_flags |= RADEON_DST_TILE_MACRO;
  87. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  88. if (reg == RADEON_SRC_PITCH_OFFSET) {
  89. DRM_ERROR("Cannot src blit from microtiled surface\n");
  90. r100_cs_dump_packet(p, pkt);
  91. return -EINVAL;
  92. }
  93. tile_flags |= RADEON_DST_TILE_MICRO;
  94. }
  95. tmp |= tile_flags;
  96. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  97. return 0;
  98. }
  99. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  100. struct radeon_cs_packet *pkt,
  101. int idx)
  102. {
  103. unsigned c, i;
  104. struct radeon_cs_reloc *reloc;
  105. struct r100_cs_track *track;
  106. int r = 0;
  107. volatile uint32_t *ib;
  108. u32 idx_value;
  109. ib = p->ib->ptr;
  110. track = (struct r100_cs_track *)p->track;
  111. c = radeon_get_ib_value(p, idx++) & 0x1F;
  112. if (c > 16) {
  113. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  114. pkt->opcode);
  115. r100_cs_dump_packet(p, pkt);
  116. return -EINVAL;
  117. }
  118. track->num_arrays = c;
  119. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  120. r = r100_cs_packet_next_reloc(p, &reloc);
  121. if (r) {
  122. DRM_ERROR("No reloc for packet3 %d\n",
  123. pkt->opcode);
  124. r100_cs_dump_packet(p, pkt);
  125. return r;
  126. }
  127. idx_value = radeon_get_ib_value(p, idx);
  128. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  129. track->arrays[i + 0].esize = idx_value >> 8;
  130. track->arrays[i + 0].robj = reloc->robj;
  131. track->arrays[i + 0].esize &= 0x7F;
  132. r = r100_cs_packet_next_reloc(p, &reloc);
  133. if (r) {
  134. DRM_ERROR("No reloc for packet3 %d\n",
  135. pkt->opcode);
  136. r100_cs_dump_packet(p, pkt);
  137. return r;
  138. }
  139. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  140. track->arrays[i + 1].robj = reloc->robj;
  141. track->arrays[i + 1].esize = idx_value >> 24;
  142. track->arrays[i + 1].esize &= 0x7F;
  143. }
  144. if (c & 1) {
  145. r = r100_cs_packet_next_reloc(p, &reloc);
  146. if (r) {
  147. DRM_ERROR("No reloc for packet3 %d\n",
  148. pkt->opcode);
  149. r100_cs_dump_packet(p, pkt);
  150. return r;
  151. }
  152. idx_value = radeon_get_ib_value(p, idx);
  153. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  154. track->arrays[i + 0].robj = reloc->robj;
  155. track->arrays[i + 0].esize = idx_value >> 8;
  156. track->arrays[i + 0].esize &= 0x7F;
  157. }
  158. return r;
  159. }
  160. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  161. {
  162. /* enable the pflip int */
  163. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  164. }
  165. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  166. {
  167. /* disable the pflip int */
  168. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  169. }
  170. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  171. {
  172. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  173. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  174. int i;
  175. /* Lock the graphics update lock */
  176. /* update the scanout addresses */
  177. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  178. /* Wait for update_pending to go high. */
  179. for (i = 0; i < rdev->usec_timeout; i++) {
  180. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  181. break;
  182. udelay(1);
  183. }
  184. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  185. /* Unlock the lock, so double-buffering can take place inside vblank */
  186. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  187. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  188. /* Return current update_pending status: */
  189. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  190. }
  191. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  192. {
  193. int i;
  194. rdev->pm.dynpm_can_upclock = true;
  195. rdev->pm.dynpm_can_downclock = true;
  196. switch (rdev->pm.dynpm_planned_action) {
  197. case DYNPM_ACTION_MINIMUM:
  198. rdev->pm.requested_power_state_index = 0;
  199. rdev->pm.dynpm_can_downclock = false;
  200. break;
  201. case DYNPM_ACTION_DOWNCLOCK:
  202. if (rdev->pm.current_power_state_index == 0) {
  203. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  204. rdev->pm.dynpm_can_downclock = false;
  205. } else {
  206. if (rdev->pm.active_crtc_count > 1) {
  207. for (i = 0; i < rdev->pm.num_power_states; i++) {
  208. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  209. continue;
  210. else if (i >= rdev->pm.current_power_state_index) {
  211. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  212. break;
  213. } else {
  214. rdev->pm.requested_power_state_index = i;
  215. break;
  216. }
  217. }
  218. } else
  219. rdev->pm.requested_power_state_index =
  220. rdev->pm.current_power_state_index - 1;
  221. }
  222. /* don't use the power state if crtcs are active and no display flag is set */
  223. if ((rdev->pm.active_crtc_count > 0) &&
  224. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  225. RADEON_PM_MODE_NO_DISPLAY)) {
  226. rdev->pm.requested_power_state_index++;
  227. }
  228. break;
  229. case DYNPM_ACTION_UPCLOCK:
  230. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  231. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  232. rdev->pm.dynpm_can_upclock = false;
  233. } else {
  234. if (rdev->pm.active_crtc_count > 1) {
  235. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  236. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  237. continue;
  238. else if (i <= rdev->pm.current_power_state_index) {
  239. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  240. break;
  241. } else {
  242. rdev->pm.requested_power_state_index = i;
  243. break;
  244. }
  245. }
  246. } else
  247. rdev->pm.requested_power_state_index =
  248. rdev->pm.current_power_state_index + 1;
  249. }
  250. break;
  251. case DYNPM_ACTION_DEFAULT:
  252. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  253. rdev->pm.dynpm_can_upclock = false;
  254. break;
  255. case DYNPM_ACTION_NONE:
  256. default:
  257. DRM_ERROR("Requested mode for not defined action\n");
  258. return;
  259. }
  260. /* only one clock mode per power state */
  261. rdev->pm.requested_clock_mode_index = 0;
  262. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  263. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  264. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  265. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  266. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  267. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  268. pcie_lanes);
  269. }
  270. void r100_pm_init_profile(struct radeon_device *rdev)
  271. {
  272. /* default */
  273. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  274. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  275. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  277. /* low sh */
  278. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  282. /* mid sh */
  283. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  285. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  287. /* high sh */
  288. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  290. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  292. /* low mh */
  293. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  295. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  297. /* mid mh */
  298. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  302. /* high mh */
  303. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  305. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  307. }
  308. void r100_pm_misc(struct radeon_device *rdev)
  309. {
  310. int requested_index = rdev->pm.requested_power_state_index;
  311. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  312. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  313. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  314. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  315. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  316. tmp = RREG32(voltage->gpio.reg);
  317. if (voltage->active_high)
  318. tmp |= voltage->gpio.mask;
  319. else
  320. tmp &= ~(voltage->gpio.mask);
  321. WREG32(voltage->gpio.reg, tmp);
  322. if (voltage->delay)
  323. udelay(voltage->delay);
  324. } else {
  325. tmp = RREG32(voltage->gpio.reg);
  326. if (voltage->active_high)
  327. tmp &= ~voltage->gpio.mask;
  328. else
  329. tmp |= voltage->gpio.mask;
  330. WREG32(voltage->gpio.reg, tmp);
  331. if (voltage->delay)
  332. udelay(voltage->delay);
  333. }
  334. }
  335. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  336. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  337. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  338. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  339. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  340. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  341. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  342. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  343. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  344. else
  345. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  346. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  347. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  348. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  349. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  350. } else
  351. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  352. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  353. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  354. if (voltage->delay) {
  355. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  356. switch (voltage->delay) {
  357. case 33:
  358. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  359. break;
  360. case 66:
  361. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  362. break;
  363. case 99:
  364. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  365. break;
  366. case 132:
  367. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  368. break;
  369. }
  370. } else
  371. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  372. } else
  373. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  374. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  375. sclk_cntl &= ~FORCE_HDP;
  376. else
  377. sclk_cntl |= FORCE_HDP;
  378. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  379. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  380. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  381. /* set pcie lanes */
  382. if ((rdev->flags & RADEON_IS_PCIE) &&
  383. !(rdev->flags & RADEON_IS_IGP) &&
  384. rdev->asic->set_pcie_lanes &&
  385. (ps->pcie_lanes !=
  386. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  387. radeon_set_pcie_lanes(rdev,
  388. ps->pcie_lanes);
  389. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  390. }
  391. }
  392. void r100_pm_prepare(struct radeon_device *rdev)
  393. {
  394. struct drm_device *ddev = rdev->ddev;
  395. struct drm_crtc *crtc;
  396. struct radeon_crtc *radeon_crtc;
  397. u32 tmp;
  398. /* disable any active CRTCs */
  399. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  400. radeon_crtc = to_radeon_crtc(crtc);
  401. if (radeon_crtc->enabled) {
  402. if (radeon_crtc->crtc_id) {
  403. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  404. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  405. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  406. } else {
  407. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  408. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  409. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  410. }
  411. }
  412. }
  413. }
  414. void r100_pm_finish(struct radeon_device *rdev)
  415. {
  416. struct drm_device *ddev = rdev->ddev;
  417. struct drm_crtc *crtc;
  418. struct radeon_crtc *radeon_crtc;
  419. u32 tmp;
  420. /* enable any active CRTCs */
  421. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  422. radeon_crtc = to_radeon_crtc(crtc);
  423. if (radeon_crtc->enabled) {
  424. if (radeon_crtc->crtc_id) {
  425. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  426. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  427. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  428. } else {
  429. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  430. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  431. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  432. }
  433. }
  434. }
  435. }
  436. bool r100_gui_idle(struct radeon_device *rdev)
  437. {
  438. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  439. return false;
  440. else
  441. return true;
  442. }
  443. /* hpd for digital panel detect/disconnect */
  444. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  445. {
  446. bool connected = false;
  447. switch (hpd) {
  448. case RADEON_HPD_1:
  449. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  450. connected = true;
  451. break;
  452. case RADEON_HPD_2:
  453. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  454. connected = true;
  455. break;
  456. default:
  457. break;
  458. }
  459. return connected;
  460. }
  461. void r100_hpd_set_polarity(struct radeon_device *rdev,
  462. enum radeon_hpd_id hpd)
  463. {
  464. u32 tmp;
  465. bool connected = r100_hpd_sense(rdev, hpd);
  466. switch (hpd) {
  467. case RADEON_HPD_1:
  468. tmp = RREG32(RADEON_FP_GEN_CNTL);
  469. if (connected)
  470. tmp &= ~RADEON_FP_DETECT_INT_POL;
  471. else
  472. tmp |= RADEON_FP_DETECT_INT_POL;
  473. WREG32(RADEON_FP_GEN_CNTL, tmp);
  474. break;
  475. case RADEON_HPD_2:
  476. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  477. if (connected)
  478. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  479. else
  480. tmp |= RADEON_FP2_DETECT_INT_POL;
  481. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  482. break;
  483. default:
  484. break;
  485. }
  486. }
  487. void r100_hpd_init(struct radeon_device *rdev)
  488. {
  489. struct drm_device *dev = rdev->ddev;
  490. struct drm_connector *connector;
  491. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  492. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  493. switch (radeon_connector->hpd.hpd) {
  494. case RADEON_HPD_1:
  495. rdev->irq.hpd[0] = true;
  496. break;
  497. case RADEON_HPD_2:
  498. rdev->irq.hpd[1] = true;
  499. break;
  500. default:
  501. break;
  502. }
  503. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  504. }
  505. if (rdev->irq.installed)
  506. r100_irq_set(rdev);
  507. }
  508. void r100_hpd_fini(struct radeon_device *rdev)
  509. {
  510. struct drm_device *dev = rdev->ddev;
  511. struct drm_connector *connector;
  512. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  513. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  514. switch (radeon_connector->hpd.hpd) {
  515. case RADEON_HPD_1:
  516. rdev->irq.hpd[0] = false;
  517. break;
  518. case RADEON_HPD_2:
  519. rdev->irq.hpd[1] = false;
  520. break;
  521. default:
  522. break;
  523. }
  524. }
  525. }
  526. /*
  527. * PCI GART
  528. */
  529. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  530. {
  531. /* TODO: can we do somethings here ? */
  532. /* It seems hw only cache one entry so we should discard this
  533. * entry otherwise if first GPU GART read hit this entry it
  534. * could end up in wrong address. */
  535. }
  536. int r100_pci_gart_init(struct radeon_device *rdev)
  537. {
  538. int r;
  539. if (rdev->gart.ptr) {
  540. WARN(1, "R100 PCI GART already initialized\n");
  541. return 0;
  542. }
  543. /* Initialize common gart structure */
  544. r = radeon_gart_init(rdev);
  545. if (r)
  546. return r;
  547. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  548. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  549. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  550. return radeon_gart_table_ram_alloc(rdev);
  551. }
  552. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  553. void r100_enable_bm(struct radeon_device *rdev)
  554. {
  555. uint32_t tmp;
  556. /* Enable bus mastering */
  557. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  558. WREG32(RADEON_BUS_CNTL, tmp);
  559. }
  560. int r100_pci_gart_enable(struct radeon_device *rdev)
  561. {
  562. uint32_t tmp;
  563. radeon_gart_restore(rdev);
  564. /* discard memory request outside of configured range */
  565. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  566. WREG32(RADEON_AIC_CNTL, tmp);
  567. /* set address range for PCI address translate */
  568. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  569. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  570. /* set PCI GART page-table base address */
  571. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  572. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  573. WREG32(RADEON_AIC_CNTL, tmp);
  574. r100_pci_gart_tlb_flush(rdev);
  575. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  576. (unsigned)(rdev->mc.gtt_size >> 20),
  577. (unsigned long long)rdev->gart.table_addr);
  578. rdev->gart.ready = true;
  579. return 0;
  580. }
  581. void r100_pci_gart_disable(struct radeon_device *rdev)
  582. {
  583. uint32_t tmp;
  584. /* discard memory request outside of configured range */
  585. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  586. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  587. WREG32(RADEON_AIC_LO_ADDR, 0);
  588. WREG32(RADEON_AIC_HI_ADDR, 0);
  589. }
  590. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  591. {
  592. u32 *gtt = rdev->gart.ptr;
  593. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  594. return -EINVAL;
  595. }
  596. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  597. return 0;
  598. }
  599. void r100_pci_gart_fini(struct radeon_device *rdev)
  600. {
  601. radeon_gart_fini(rdev);
  602. r100_pci_gart_disable(rdev);
  603. radeon_gart_table_ram_free(rdev);
  604. }
  605. int r100_irq_set(struct radeon_device *rdev)
  606. {
  607. uint32_t tmp = 0;
  608. if (!rdev->irq.installed) {
  609. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  610. WREG32(R_000040_GEN_INT_CNTL, 0);
  611. return -EINVAL;
  612. }
  613. if (rdev->irq.sw_int) {
  614. tmp |= RADEON_SW_INT_ENABLE;
  615. }
  616. if (rdev->irq.gui_idle) {
  617. tmp |= RADEON_GUI_IDLE_MASK;
  618. }
  619. if (rdev->irq.crtc_vblank_int[0] ||
  620. rdev->irq.pflip[0]) {
  621. tmp |= RADEON_CRTC_VBLANK_MASK;
  622. }
  623. if (rdev->irq.crtc_vblank_int[1] ||
  624. rdev->irq.pflip[1]) {
  625. tmp |= RADEON_CRTC2_VBLANK_MASK;
  626. }
  627. if (rdev->irq.hpd[0]) {
  628. tmp |= RADEON_FP_DETECT_MASK;
  629. }
  630. if (rdev->irq.hpd[1]) {
  631. tmp |= RADEON_FP2_DETECT_MASK;
  632. }
  633. WREG32(RADEON_GEN_INT_CNTL, tmp);
  634. return 0;
  635. }
  636. void r100_irq_disable(struct radeon_device *rdev)
  637. {
  638. u32 tmp;
  639. WREG32(R_000040_GEN_INT_CNTL, 0);
  640. /* Wait and acknowledge irq */
  641. mdelay(1);
  642. tmp = RREG32(R_000044_GEN_INT_STATUS);
  643. WREG32(R_000044_GEN_INT_STATUS, tmp);
  644. }
  645. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  646. {
  647. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  648. uint32_t irq_mask = RADEON_SW_INT_TEST |
  649. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  650. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  651. /* the interrupt works, but the status bit is permanently asserted */
  652. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  653. if (!rdev->irq.gui_idle_acked)
  654. irq_mask |= RADEON_GUI_IDLE_STAT;
  655. }
  656. if (irqs) {
  657. WREG32(RADEON_GEN_INT_STATUS, irqs);
  658. }
  659. return irqs & irq_mask;
  660. }
  661. int r100_irq_process(struct radeon_device *rdev)
  662. {
  663. uint32_t status, msi_rearm;
  664. bool queue_hotplug = false;
  665. /* reset gui idle ack. the status bit is broken */
  666. rdev->irq.gui_idle_acked = false;
  667. status = r100_irq_ack(rdev);
  668. if (!status) {
  669. return IRQ_NONE;
  670. }
  671. if (rdev->shutdown) {
  672. return IRQ_NONE;
  673. }
  674. while (status) {
  675. /* SW interrupt */
  676. if (status & RADEON_SW_INT_TEST) {
  677. radeon_fence_process(rdev);
  678. }
  679. /* gui idle interrupt */
  680. if (status & RADEON_GUI_IDLE_STAT) {
  681. rdev->irq.gui_idle_acked = true;
  682. rdev->pm.gui_idle = true;
  683. wake_up(&rdev->irq.idle_queue);
  684. }
  685. /* Vertical blank interrupts */
  686. if (status & RADEON_CRTC_VBLANK_STAT) {
  687. if (rdev->irq.crtc_vblank_int[0]) {
  688. drm_handle_vblank(rdev->ddev, 0);
  689. rdev->pm.vblank_sync = true;
  690. wake_up(&rdev->irq.vblank_queue);
  691. }
  692. if (rdev->irq.pflip[0])
  693. radeon_crtc_handle_flip(rdev, 0);
  694. }
  695. if (status & RADEON_CRTC2_VBLANK_STAT) {
  696. if (rdev->irq.crtc_vblank_int[1]) {
  697. drm_handle_vblank(rdev->ddev, 1);
  698. rdev->pm.vblank_sync = true;
  699. wake_up(&rdev->irq.vblank_queue);
  700. }
  701. if (rdev->irq.pflip[1])
  702. radeon_crtc_handle_flip(rdev, 1);
  703. }
  704. if (status & RADEON_FP_DETECT_STAT) {
  705. queue_hotplug = true;
  706. DRM_DEBUG("HPD1\n");
  707. }
  708. if (status & RADEON_FP2_DETECT_STAT) {
  709. queue_hotplug = true;
  710. DRM_DEBUG("HPD2\n");
  711. }
  712. status = r100_irq_ack(rdev);
  713. }
  714. /* reset gui idle ack. the status bit is broken */
  715. rdev->irq.gui_idle_acked = false;
  716. if (queue_hotplug)
  717. schedule_work(&rdev->hotplug_work);
  718. if (rdev->msi_enabled) {
  719. switch (rdev->family) {
  720. case CHIP_RS400:
  721. case CHIP_RS480:
  722. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  723. WREG32(RADEON_AIC_CNTL, msi_rearm);
  724. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  725. break;
  726. default:
  727. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  728. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  729. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  730. break;
  731. }
  732. }
  733. return IRQ_HANDLED;
  734. }
  735. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  736. {
  737. if (crtc == 0)
  738. return RREG32(RADEON_CRTC_CRNT_FRAME);
  739. else
  740. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  741. }
  742. /* Who ever call radeon_fence_emit should call ring_lock and ask
  743. * for enough space (today caller are ib schedule and buffer move) */
  744. void r100_fence_ring_emit(struct radeon_device *rdev,
  745. struct radeon_fence *fence)
  746. {
  747. /* We have to make sure that caches are flushed before
  748. * CPU might read something from VRAM. */
  749. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  750. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  751. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  752. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  753. /* Wait until IDLE & CLEAN */
  754. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  755. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  756. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  757. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  758. RADEON_HDP_READ_BUFFER_INVALIDATE);
  759. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  760. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  761. /* Emit fence sequence & fire IRQ */
  762. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  763. radeon_ring_write(rdev, fence->seq);
  764. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  765. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  766. }
  767. int r100_copy_blit(struct radeon_device *rdev,
  768. uint64_t src_offset,
  769. uint64_t dst_offset,
  770. unsigned num_gpu_pages,
  771. struct radeon_fence *fence)
  772. {
  773. uint32_t cur_pages;
  774. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  775. uint32_t pitch;
  776. uint32_t stride_pixels;
  777. unsigned ndw;
  778. int num_loops;
  779. int r = 0;
  780. /* radeon limited to 16k stride */
  781. stride_bytes &= 0x3fff;
  782. /* radeon pitch is /64 */
  783. pitch = stride_bytes / 64;
  784. stride_pixels = stride_bytes / 4;
  785. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  786. /* Ask for enough room for blit + flush + fence */
  787. ndw = 64 + (10 * num_loops);
  788. r = radeon_ring_lock(rdev, ndw);
  789. if (r) {
  790. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  791. return -EINVAL;
  792. }
  793. while (num_gpu_pages > 0) {
  794. cur_pages = num_gpu_pages;
  795. if (cur_pages > 8191) {
  796. cur_pages = 8191;
  797. }
  798. num_gpu_pages -= cur_pages;
  799. /* pages are in Y direction - height
  800. page width in X direction - width */
  801. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  802. radeon_ring_write(rdev,
  803. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  804. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  805. RADEON_GMC_SRC_CLIPPING |
  806. RADEON_GMC_DST_CLIPPING |
  807. RADEON_GMC_BRUSH_NONE |
  808. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  809. RADEON_GMC_SRC_DATATYPE_COLOR |
  810. RADEON_ROP3_S |
  811. RADEON_DP_SRC_SOURCE_MEMORY |
  812. RADEON_GMC_CLR_CMP_CNTL_DIS |
  813. RADEON_GMC_WR_MSK_DIS);
  814. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  815. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  816. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  817. radeon_ring_write(rdev, 0);
  818. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  819. radeon_ring_write(rdev, num_gpu_pages);
  820. radeon_ring_write(rdev, num_gpu_pages);
  821. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  822. }
  823. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  824. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  825. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  826. radeon_ring_write(rdev,
  827. RADEON_WAIT_2D_IDLECLEAN |
  828. RADEON_WAIT_HOST_IDLECLEAN |
  829. RADEON_WAIT_DMA_GUI_IDLE);
  830. if (fence) {
  831. r = radeon_fence_emit(rdev, fence);
  832. }
  833. radeon_ring_unlock_commit(rdev);
  834. return r;
  835. }
  836. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  837. {
  838. unsigned i;
  839. u32 tmp;
  840. for (i = 0; i < rdev->usec_timeout; i++) {
  841. tmp = RREG32(R_000E40_RBBM_STATUS);
  842. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  843. return 0;
  844. }
  845. udelay(1);
  846. }
  847. return -1;
  848. }
  849. void r100_ring_start(struct radeon_device *rdev)
  850. {
  851. int r;
  852. r = radeon_ring_lock(rdev, 2);
  853. if (r) {
  854. return;
  855. }
  856. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  857. radeon_ring_write(rdev,
  858. RADEON_ISYNC_ANY2D_IDLE3D |
  859. RADEON_ISYNC_ANY3D_IDLE2D |
  860. RADEON_ISYNC_WAIT_IDLEGUI |
  861. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  862. radeon_ring_unlock_commit(rdev);
  863. }
  864. /* Load the microcode for the CP */
  865. static int r100_cp_init_microcode(struct radeon_device *rdev)
  866. {
  867. struct platform_device *pdev;
  868. const char *fw_name = NULL;
  869. int err;
  870. DRM_DEBUG_KMS("\n");
  871. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  872. err = IS_ERR(pdev);
  873. if (err) {
  874. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  875. return -EINVAL;
  876. }
  877. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  878. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  879. (rdev->family == CHIP_RS200)) {
  880. DRM_INFO("Loading R100 Microcode\n");
  881. fw_name = FIRMWARE_R100;
  882. } else if ((rdev->family == CHIP_R200) ||
  883. (rdev->family == CHIP_RV250) ||
  884. (rdev->family == CHIP_RV280) ||
  885. (rdev->family == CHIP_RS300)) {
  886. DRM_INFO("Loading R200 Microcode\n");
  887. fw_name = FIRMWARE_R200;
  888. } else if ((rdev->family == CHIP_R300) ||
  889. (rdev->family == CHIP_R350) ||
  890. (rdev->family == CHIP_RV350) ||
  891. (rdev->family == CHIP_RV380) ||
  892. (rdev->family == CHIP_RS400) ||
  893. (rdev->family == CHIP_RS480)) {
  894. DRM_INFO("Loading R300 Microcode\n");
  895. fw_name = FIRMWARE_R300;
  896. } else if ((rdev->family == CHIP_R420) ||
  897. (rdev->family == CHIP_R423) ||
  898. (rdev->family == CHIP_RV410)) {
  899. DRM_INFO("Loading R400 Microcode\n");
  900. fw_name = FIRMWARE_R420;
  901. } else if ((rdev->family == CHIP_RS690) ||
  902. (rdev->family == CHIP_RS740)) {
  903. DRM_INFO("Loading RS690/RS740 Microcode\n");
  904. fw_name = FIRMWARE_RS690;
  905. } else if (rdev->family == CHIP_RS600) {
  906. DRM_INFO("Loading RS600 Microcode\n");
  907. fw_name = FIRMWARE_RS600;
  908. } else if ((rdev->family == CHIP_RV515) ||
  909. (rdev->family == CHIP_R520) ||
  910. (rdev->family == CHIP_RV530) ||
  911. (rdev->family == CHIP_R580) ||
  912. (rdev->family == CHIP_RV560) ||
  913. (rdev->family == CHIP_RV570)) {
  914. DRM_INFO("Loading R500 Microcode\n");
  915. fw_name = FIRMWARE_R520;
  916. }
  917. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  918. platform_device_unregister(pdev);
  919. if (err) {
  920. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  921. fw_name);
  922. } else if (rdev->me_fw->size % 8) {
  923. printk(KERN_ERR
  924. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  925. rdev->me_fw->size, fw_name);
  926. err = -EINVAL;
  927. release_firmware(rdev->me_fw);
  928. rdev->me_fw = NULL;
  929. }
  930. return err;
  931. }
  932. static void r100_cp_load_microcode(struct radeon_device *rdev)
  933. {
  934. const __be32 *fw_data;
  935. int i, size;
  936. if (r100_gui_wait_for_idle(rdev)) {
  937. printk(KERN_WARNING "Failed to wait GUI idle while "
  938. "programming pipes. Bad things might happen.\n");
  939. }
  940. if (rdev->me_fw) {
  941. size = rdev->me_fw->size / 4;
  942. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  943. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  944. for (i = 0; i < size; i += 2) {
  945. WREG32(RADEON_CP_ME_RAM_DATAH,
  946. be32_to_cpup(&fw_data[i]));
  947. WREG32(RADEON_CP_ME_RAM_DATAL,
  948. be32_to_cpup(&fw_data[i + 1]));
  949. }
  950. }
  951. }
  952. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  953. {
  954. unsigned rb_bufsz;
  955. unsigned rb_blksz;
  956. unsigned max_fetch;
  957. unsigned pre_write_timer;
  958. unsigned pre_write_limit;
  959. unsigned indirect2_start;
  960. unsigned indirect1_start;
  961. uint32_t tmp;
  962. int r;
  963. if (r100_debugfs_cp_init(rdev)) {
  964. DRM_ERROR("Failed to register debugfs file for CP !\n");
  965. }
  966. if (!rdev->me_fw) {
  967. r = r100_cp_init_microcode(rdev);
  968. if (r) {
  969. DRM_ERROR("Failed to load firmware!\n");
  970. return r;
  971. }
  972. }
  973. /* Align ring size */
  974. rb_bufsz = drm_order(ring_size / 8);
  975. ring_size = (1 << (rb_bufsz + 1)) * 4;
  976. r100_cp_load_microcode(rdev);
  977. r = radeon_ring_init(rdev, ring_size);
  978. if (r) {
  979. return r;
  980. }
  981. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  982. * the rptr copy in system ram */
  983. rb_blksz = 9;
  984. /* cp will read 128bytes at a time (4 dwords) */
  985. max_fetch = 1;
  986. rdev->cp.align_mask = 16 - 1;
  987. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  988. pre_write_timer = 64;
  989. /* Force CP_RB_WPTR write if written more than one time before the
  990. * delay expire
  991. */
  992. pre_write_limit = 0;
  993. /* Setup the cp cache like this (cache size is 96 dwords) :
  994. * RING 0 to 15
  995. * INDIRECT1 16 to 79
  996. * INDIRECT2 80 to 95
  997. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  998. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  999. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1000. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1001. * so it gets the bigger cache.
  1002. */
  1003. indirect2_start = 80;
  1004. indirect1_start = 16;
  1005. /* cp setup */
  1006. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1007. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1008. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1009. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1010. #ifdef __BIG_ENDIAN
  1011. tmp |= RADEON_BUF_SWAP_32BIT;
  1012. #endif
  1013. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1014. /* Set ring address */
  1015. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  1016. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  1017. /* Force read & write ptr to 0 */
  1018. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1019. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1020. rdev->cp.wptr = 0;
  1021. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  1022. /* set the wb address whether it's enabled or not */
  1023. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1024. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1025. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1026. if (rdev->wb.enabled)
  1027. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1028. else {
  1029. tmp |= RADEON_RB_NO_UPDATE;
  1030. WREG32(R_000770_SCRATCH_UMSK, 0);
  1031. }
  1032. WREG32(RADEON_CP_RB_CNTL, tmp);
  1033. udelay(10);
  1034. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1035. /* Set cp mode to bus mastering & enable cp*/
  1036. WREG32(RADEON_CP_CSQ_MODE,
  1037. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1038. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1039. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1040. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1041. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1042. radeon_ring_start(rdev);
  1043. r = radeon_ring_test(rdev);
  1044. if (r) {
  1045. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1046. return r;
  1047. }
  1048. rdev->cp.ready = true;
  1049. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1050. return 0;
  1051. }
  1052. void r100_cp_fini(struct radeon_device *rdev)
  1053. {
  1054. if (r100_cp_wait_for_idle(rdev)) {
  1055. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1056. }
  1057. /* Disable ring */
  1058. r100_cp_disable(rdev);
  1059. radeon_ring_fini(rdev);
  1060. DRM_INFO("radeon: cp finalized\n");
  1061. }
  1062. void r100_cp_disable(struct radeon_device *rdev)
  1063. {
  1064. /* Disable ring */
  1065. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1066. rdev->cp.ready = false;
  1067. WREG32(RADEON_CP_CSQ_MODE, 0);
  1068. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1069. WREG32(R_000770_SCRATCH_UMSK, 0);
  1070. if (r100_gui_wait_for_idle(rdev)) {
  1071. printk(KERN_WARNING "Failed to wait GUI idle while "
  1072. "programming pipes. Bad things might happen.\n");
  1073. }
  1074. }
  1075. void r100_cp_commit(struct radeon_device *rdev)
  1076. {
  1077. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  1078. (void)RREG32(RADEON_CP_RB_WPTR);
  1079. }
  1080. /*
  1081. * CS functions
  1082. */
  1083. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1084. struct radeon_cs_packet *pkt,
  1085. const unsigned *auth, unsigned n,
  1086. radeon_packet0_check_t check)
  1087. {
  1088. unsigned reg;
  1089. unsigned i, j, m;
  1090. unsigned idx;
  1091. int r;
  1092. idx = pkt->idx + 1;
  1093. reg = pkt->reg;
  1094. /* Check that register fall into register range
  1095. * determined by the number of entry (n) in the
  1096. * safe register bitmap.
  1097. */
  1098. if (pkt->one_reg_wr) {
  1099. if ((reg >> 7) > n) {
  1100. return -EINVAL;
  1101. }
  1102. } else {
  1103. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1104. return -EINVAL;
  1105. }
  1106. }
  1107. for (i = 0; i <= pkt->count; i++, idx++) {
  1108. j = (reg >> 7);
  1109. m = 1 << ((reg >> 2) & 31);
  1110. if (auth[j] & m) {
  1111. r = check(p, pkt, idx, reg);
  1112. if (r) {
  1113. return r;
  1114. }
  1115. }
  1116. if (pkt->one_reg_wr) {
  1117. if (!(auth[j] & m)) {
  1118. break;
  1119. }
  1120. } else {
  1121. reg += 4;
  1122. }
  1123. }
  1124. return 0;
  1125. }
  1126. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1127. struct radeon_cs_packet *pkt)
  1128. {
  1129. volatile uint32_t *ib;
  1130. unsigned i;
  1131. unsigned idx;
  1132. ib = p->ib->ptr;
  1133. idx = pkt->idx;
  1134. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1135. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1136. }
  1137. }
  1138. /**
  1139. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1140. * @parser: parser structure holding parsing context.
  1141. * @pkt: where to store packet informations
  1142. *
  1143. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1144. * if packet is bigger than remaining ib size. or if packets is unknown.
  1145. **/
  1146. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1147. struct radeon_cs_packet *pkt,
  1148. unsigned idx)
  1149. {
  1150. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1151. uint32_t header;
  1152. if (idx >= ib_chunk->length_dw) {
  1153. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1154. idx, ib_chunk->length_dw);
  1155. return -EINVAL;
  1156. }
  1157. header = radeon_get_ib_value(p, idx);
  1158. pkt->idx = idx;
  1159. pkt->type = CP_PACKET_GET_TYPE(header);
  1160. pkt->count = CP_PACKET_GET_COUNT(header);
  1161. switch (pkt->type) {
  1162. case PACKET_TYPE0:
  1163. pkt->reg = CP_PACKET0_GET_REG(header);
  1164. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1165. break;
  1166. case PACKET_TYPE3:
  1167. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1168. break;
  1169. case PACKET_TYPE2:
  1170. pkt->count = -1;
  1171. break;
  1172. default:
  1173. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1174. return -EINVAL;
  1175. }
  1176. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1177. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1178. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1179. return -EINVAL;
  1180. }
  1181. return 0;
  1182. }
  1183. /**
  1184. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1185. * @parser: parser structure holding parsing context.
  1186. *
  1187. * Userspace sends a special sequence for VLINE waits.
  1188. * PACKET0 - VLINE_START_END + value
  1189. * PACKET0 - WAIT_UNTIL +_value
  1190. * RELOC (P3) - crtc_id in reloc.
  1191. *
  1192. * This function parses this and relocates the VLINE START END
  1193. * and WAIT UNTIL packets to the correct crtc.
  1194. * It also detects a switched off crtc and nulls out the
  1195. * wait in that case.
  1196. */
  1197. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1198. {
  1199. struct drm_mode_object *obj;
  1200. struct drm_crtc *crtc;
  1201. struct radeon_crtc *radeon_crtc;
  1202. struct radeon_cs_packet p3reloc, waitreloc;
  1203. int crtc_id;
  1204. int r;
  1205. uint32_t header, h_idx, reg;
  1206. volatile uint32_t *ib;
  1207. ib = p->ib->ptr;
  1208. /* parse the wait until */
  1209. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1210. if (r)
  1211. return r;
  1212. /* check its a wait until and only 1 count */
  1213. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1214. waitreloc.count != 0) {
  1215. DRM_ERROR("vline wait had illegal wait until segment\n");
  1216. return -EINVAL;
  1217. }
  1218. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1219. DRM_ERROR("vline wait had illegal wait until\n");
  1220. return -EINVAL;
  1221. }
  1222. /* jump over the NOP */
  1223. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1224. if (r)
  1225. return r;
  1226. h_idx = p->idx - 2;
  1227. p->idx += waitreloc.count + 2;
  1228. p->idx += p3reloc.count + 2;
  1229. header = radeon_get_ib_value(p, h_idx);
  1230. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1231. reg = CP_PACKET0_GET_REG(header);
  1232. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1233. if (!obj) {
  1234. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1235. return -EINVAL;
  1236. }
  1237. crtc = obj_to_crtc(obj);
  1238. radeon_crtc = to_radeon_crtc(crtc);
  1239. crtc_id = radeon_crtc->crtc_id;
  1240. if (!crtc->enabled) {
  1241. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1242. ib[h_idx + 2] = PACKET2(0);
  1243. ib[h_idx + 3] = PACKET2(0);
  1244. } else if (crtc_id == 1) {
  1245. switch (reg) {
  1246. case AVIVO_D1MODE_VLINE_START_END:
  1247. header &= ~R300_CP_PACKET0_REG_MASK;
  1248. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1249. break;
  1250. case RADEON_CRTC_GUI_TRIG_VLINE:
  1251. header &= ~R300_CP_PACKET0_REG_MASK;
  1252. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1253. break;
  1254. default:
  1255. DRM_ERROR("unknown crtc reloc\n");
  1256. return -EINVAL;
  1257. }
  1258. ib[h_idx] = header;
  1259. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1260. }
  1261. return 0;
  1262. }
  1263. /**
  1264. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1265. * @parser: parser structure holding parsing context.
  1266. * @data: pointer to relocation data
  1267. * @offset_start: starting offset
  1268. * @offset_mask: offset mask (to align start offset on)
  1269. * @reloc: reloc informations
  1270. *
  1271. * Check next packet is relocation packet3, do bo validation and compute
  1272. * GPU offset using the provided start.
  1273. **/
  1274. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1275. struct radeon_cs_reloc **cs_reloc)
  1276. {
  1277. struct radeon_cs_chunk *relocs_chunk;
  1278. struct radeon_cs_packet p3reloc;
  1279. unsigned idx;
  1280. int r;
  1281. if (p->chunk_relocs_idx == -1) {
  1282. DRM_ERROR("No relocation chunk !\n");
  1283. return -EINVAL;
  1284. }
  1285. *cs_reloc = NULL;
  1286. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1287. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1288. if (r) {
  1289. return r;
  1290. }
  1291. p->idx += p3reloc.count + 2;
  1292. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1293. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1294. p3reloc.idx);
  1295. r100_cs_dump_packet(p, &p3reloc);
  1296. return -EINVAL;
  1297. }
  1298. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1299. if (idx >= relocs_chunk->length_dw) {
  1300. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1301. idx, relocs_chunk->length_dw);
  1302. r100_cs_dump_packet(p, &p3reloc);
  1303. return -EINVAL;
  1304. }
  1305. /* FIXME: we assume reloc size is 4 dwords */
  1306. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1307. return 0;
  1308. }
  1309. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1310. {
  1311. int vtx_size;
  1312. vtx_size = 2;
  1313. /* ordered according to bits in spec */
  1314. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1315. vtx_size++;
  1316. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1317. vtx_size += 3;
  1318. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1319. vtx_size++;
  1320. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1321. vtx_size++;
  1322. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1323. vtx_size += 3;
  1324. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1325. vtx_size++;
  1326. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1327. vtx_size++;
  1328. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1329. vtx_size += 2;
  1330. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1331. vtx_size += 2;
  1332. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1333. vtx_size++;
  1334. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1335. vtx_size += 2;
  1336. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1337. vtx_size++;
  1338. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1339. vtx_size += 2;
  1340. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1341. vtx_size++;
  1342. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1343. vtx_size++;
  1344. /* blend weight */
  1345. if (vtx_fmt & (0x7 << 15))
  1346. vtx_size += (vtx_fmt >> 15) & 0x7;
  1347. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1348. vtx_size += 3;
  1349. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1350. vtx_size += 2;
  1351. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1352. vtx_size++;
  1353. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1354. vtx_size++;
  1355. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1356. vtx_size++;
  1357. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1358. vtx_size++;
  1359. return vtx_size;
  1360. }
  1361. static int r100_packet0_check(struct radeon_cs_parser *p,
  1362. struct radeon_cs_packet *pkt,
  1363. unsigned idx, unsigned reg)
  1364. {
  1365. struct radeon_cs_reloc *reloc;
  1366. struct r100_cs_track *track;
  1367. volatile uint32_t *ib;
  1368. uint32_t tmp;
  1369. int r;
  1370. int i, face;
  1371. u32 tile_flags = 0;
  1372. u32 idx_value;
  1373. ib = p->ib->ptr;
  1374. track = (struct r100_cs_track *)p->track;
  1375. idx_value = radeon_get_ib_value(p, idx);
  1376. switch (reg) {
  1377. case RADEON_CRTC_GUI_TRIG_VLINE:
  1378. r = r100_cs_packet_parse_vline(p);
  1379. if (r) {
  1380. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1381. idx, reg);
  1382. r100_cs_dump_packet(p, pkt);
  1383. return r;
  1384. }
  1385. break;
  1386. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1387. * range access */
  1388. case RADEON_DST_PITCH_OFFSET:
  1389. case RADEON_SRC_PITCH_OFFSET:
  1390. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1391. if (r)
  1392. return r;
  1393. break;
  1394. case RADEON_RB3D_DEPTHOFFSET:
  1395. r = r100_cs_packet_next_reloc(p, &reloc);
  1396. if (r) {
  1397. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1398. idx, reg);
  1399. r100_cs_dump_packet(p, pkt);
  1400. return r;
  1401. }
  1402. track->zb.robj = reloc->robj;
  1403. track->zb.offset = idx_value;
  1404. track->zb_dirty = true;
  1405. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1406. break;
  1407. case RADEON_RB3D_COLOROFFSET:
  1408. r = r100_cs_packet_next_reloc(p, &reloc);
  1409. if (r) {
  1410. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1411. idx, reg);
  1412. r100_cs_dump_packet(p, pkt);
  1413. return r;
  1414. }
  1415. track->cb[0].robj = reloc->robj;
  1416. track->cb[0].offset = idx_value;
  1417. track->cb_dirty = true;
  1418. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1419. break;
  1420. case RADEON_PP_TXOFFSET_0:
  1421. case RADEON_PP_TXOFFSET_1:
  1422. case RADEON_PP_TXOFFSET_2:
  1423. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1424. r = r100_cs_packet_next_reloc(p, &reloc);
  1425. if (r) {
  1426. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1427. idx, reg);
  1428. r100_cs_dump_packet(p, pkt);
  1429. return r;
  1430. }
  1431. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1432. track->textures[i].robj = reloc->robj;
  1433. track->tex_dirty = true;
  1434. break;
  1435. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1436. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1437. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1438. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1439. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1440. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1441. r = r100_cs_packet_next_reloc(p, &reloc);
  1442. if (r) {
  1443. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1444. idx, reg);
  1445. r100_cs_dump_packet(p, pkt);
  1446. return r;
  1447. }
  1448. track->textures[0].cube_info[i].offset = idx_value;
  1449. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1450. track->textures[0].cube_info[i].robj = reloc->robj;
  1451. track->tex_dirty = true;
  1452. break;
  1453. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1454. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1455. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1456. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1457. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1458. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1459. r = r100_cs_packet_next_reloc(p, &reloc);
  1460. if (r) {
  1461. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1462. idx, reg);
  1463. r100_cs_dump_packet(p, pkt);
  1464. return r;
  1465. }
  1466. track->textures[1].cube_info[i].offset = idx_value;
  1467. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1468. track->textures[1].cube_info[i].robj = reloc->robj;
  1469. track->tex_dirty = true;
  1470. break;
  1471. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1472. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1473. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1474. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1475. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1476. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1477. r = r100_cs_packet_next_reloc(p, &reloc);
  1478. if (r) {
  1479. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1480. idx, reg);
  1481. r100_cs_dump_packet(p, pkt);
  1482. return r;
  1483. }
  1484. track->textures[2].cube_info[i].offset = idx_value;
  1485. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1486. track->textures[2].cube_info[i].robj = reloc->robj;
  1487. track->tex_dirty = true;
  1488. break;
  1489. case RADEON_RE_WIDTH_HEIGHT:
  1490. track->maxy = ((idx_value >> 16) & 0x7FF);
  1491. track->cb_dirty = true;
  1492. track->zb_dirty = true;
  1493. break;
  1494. case RADEON_RB3D_COLORPITCH:
  1495. r = r100_cs_packet_next_reloc(p, &reloc);
  1496. if (r) {
  1497. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1498. idx, reg);
  1499. r100_cs_dump_packet(p, pkt);
  1500. return r;
  1501. }
  1502. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1503. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1504. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1505. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1506. tmp = idx_value & ~(0x7 << 16);
  1507. tmp |= tile_flags;
  1508. ib[idx] = tmp;
  1509. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1510. track->cb_dirty = true;
  1511. break;
  1512. case RADEON_RB3D_DEPTHPITCH:
  1513. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1514. track->zb_dirty = true;
  1515. break;
  1516. case RADEON_RB3D_CNTL:
  1517. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1518. case 7:
  1519. case 8:
  1520. case 9:
  1521. case 11:
  1522. case 12:
  1523. track->cb[0].cpp = 1;
  1524. break;
  1525. case 3:
  1526. case 4:
  1527. case 15:
  1528. track->cb[0].cpp = 2;
  1529. break;
  1530. case 6:
  1531. track->cb[0].cpp = 4;
  1532. break;
  1533. default:
  1534. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1535. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1536. return -EINVAL;
  1537. }
  1538. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1539. track->cb_dirty = true;
  1540. track->zb_dirty = true;
  1541. break;
  1542. case RADEON_RB3D_ZSTENCILCNTL:
  1543. switch (idx_value & 0xf) {
  1544. case 0:
  1545. track->zb.cpp = 2;
  1546. break;
  1547. case 2:
  1548. case 3:
  1549. case 4:
  1550. case 5:
  1551. case 9:
  1552. case 11:
  1553. track->zb.cpp = 4;
  1554. break;
  1555. default:
  1556. break;
  1557. }
  1558. track->zb_dirty = true;
  1559. break;
  1560. case RADEON_RB3D_ZPASS_ADDR:
  1561. r = r100_cs_packet_next_reloc(p, &reloc);
  1562. if (r) {
  1563. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1564. idx, reg);
  1565. r100_cs_dump_packet(p, pkt);
  1566. return r;
  1567. }
  1568. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1569. break;
  1570. case RADEON_PP_CNTL:
  1571. {
  1572. uint32_t temp = idx_value >> 4;
  1573. for (i = 0; i < track->num_texture; i++)
  1574. track->textures[i].enabled = !!(temp & (1 << i));
  1575. track->tex_dirty = true;
  1576. }
  1577. break;
  1578. case RADEON_SE_VF_CNTL:
  1579. track->vap_vf_cntl = idx_value;
  1580. break;
  1581. case RADEON_SE_VTX_FMT:
  1582. track->vtx_size = r100_get_vtx_size(idx_value);
  1583. break;
  1584. case RADEON_PP_TEX_SIZE_0:
  1585. case RADEON_PP_TEX_SIZE_1:
  1586. case RADEON_PP_TEX_SIZE_2:
  1587. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1588. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1589. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1590. track->tex_dirty = true;
  1591. break;
  1592. case RADEON_PP_TEX_PITCH_0:
  1593. case RADEON_PP_TEX_PITCH_1:
  1594. case RADEON_PP_TEX_PITCH_2:
  1595. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1596. track->textures[i].pitch = idx_value + 32;
  1597. track->tex_dirty = true;
  1598. break;
  1599. case RADEON_PP_TXFILTER_0:
  1600. case RADEON_PP_TXFILTER_1:
  1601. case RADEON_PP_TXFILTER_2:
  1602. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1603. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1604. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1605. tmp = (idx_value >> 23) & 0x7;
  1606. if (tmp == 2 || tmp == 6)
  1607. track->textures[i].roundup_w = false;
  1608. tmp = (idx_value >> 27) & 0x7;
  1609. if (tmp == 2 || tmp == 6)
  1610. track->textures[i].roundup_h = false;
  1611. track->tex_dirty = true;
  1612. break;
  1613. case RADEON_PP_TXFORMAT_0:
  1614. case RADEON_PP_TXFORMAT_1:
  1615. case RADEON_PP_TXFORMAT_2:
  1616. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1617. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1618. track->textures[i].use_pitch = 1;
  1619. } else {
  1620. track->textures[i].use_pitch = 0;
  1621. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1622. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1623. }
  1624. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1625. track->textures[i].tex_coord_type = 2;
  1626. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1627. case RADEON_TXFORMAT_I8:
  1628. case RADEON_TXFORMAT_RGB332:
  1629. case RADEON_TXFORMAT_Y8:
  1630. track->textures[i].cpp = 1;
  1631. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1632. break;
  1633. case RADEON_TXFORMAT_AI88:
  1634. case RADEON_TXFORMAT_ARGB1555:
  1635. case RADEON_TXFORMAT_RGB565:
  1636. case RADEON_TXFORMAT_ARGB4444:
  1637. case RADEON_TXFORMAT_VYUY422:
  1638. case RADEON_TXFORMAT_YVYU422:
  1639. case RADEON_TXFORMAT_SHADOW16:
  1640. case RADEON_TXFORMAT_LDUDV655:
  1641. case RADEON_TXFORMAT_DUDV88:
  1642. track->textures[i].cpp = 2;
  1643. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1644. break;
  1645. case RADEON_TXFORMAT_ARGB8888:
  1646. case RADEON_TXFORMAT_RGBA8888:
  1647. case RADEON_TXFORMAT_SHADOW32:
  1648. case RADEON_TXFORMAT_LDUDUV8888:
  1649. track->textures[i].cpp = 4;
  1650. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1651. break;
  1652. case RADEON_TXFORMAT_DXT1:
  1653. track->textures[i].cpp = 1;
  1654. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1655. break;
  1656. case RADEON_TXFORMAT_DXT23:
  1657. case RADEON_TXFORMAT_DXT45:
  1658. track->textures[i].cpp = 1;
  1659. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1660. break;
  1661. }
  1662. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1663. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1664. track->tex_dirty = true;
  1665. break;
  1666. case RADEON_PP_CUBIC_FACES_0:
  1667. case RADEON_PP_CUBIC_FACES_1:
  1668. case RADEON_PP_CUBIC_FACES_2:
  1669. tmp = idx_value;
  1670. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1671. for (face = 0; face < 4; face++) {
  1672. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1673. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1674. }
  1675. track->tex_dirty = true;
  1676. break;
  1677. default:
  1678. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1679. reg, idx);
  1680. return -EINVAL;
  1681. }
  1682. return 0;
  1683. }
  1684. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1685. struct radeon_cs_packet *pkt,
  1686. struct radeon_bo *robj)
  1687. {
  1688. unsigned idx;
  1689. u32 value;
  1690. idx = pkt->idx + 1;
  1691. value = radeon_get_ib_value(p, idx + 2);
  1692. if ((value + 1) > radeon_bo_size(robj)) {
  1693. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1694. "(need %u have %lu) !\n",
  1695. value + 1,
  1696. radeon_bo_size(robj));
  1697. return -EINVAL;
  1698. }
  1699. return 0;
  1700. }
  1701. static int r100_packet3_check(struct radeon_cs_parser *p,
  1702. struct radeon_cs_packet *pkt)
  1703. {
  1704. struct radeon_cs_reloc *reloc;
  1705. struct r100_cs_track *track;
  1706. unsigned idx;
  1707. volatile uint32_t *ib;
  1708. int r;
  1709. ib = p->ib->ptr;
  1710. idx = pkt->idx + 1;
  1711. track = (struct r100_cs_track *)p->track;
  1712. switch (pkt->opcode) {
  1713. case PACKET3_3D_LOAD_VBPNTR:
  1714. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1715. if (r)
  1716. return r;
  1717. break;
  1718. case PACKET3_INDX_BUFFER:
  1719. r = r100_cs_packet_next_reloc(p, &reloc);
  1720. if (r) {
  1721. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1722. r100_cs_dump_packet(p, pkt);
  1723. return r;
  1724. }
  1725. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1726. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1727. if (r) {
  1728. return r;
  1729. }
  1730. break;
  1731. case 0x23:
  1732. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1733. r = r100_cs_packet_next_reloc(p, &reloc);
  1734. if (r) {
  1735. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1736. r100_cs_dump_packet(p, pkt);
  1737. return r;
  1738. }
  1739. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1740. track->num_arrays = 1;
  1741. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1742. track->arrays[0].robj = reloc->robj;
  1743. track->arrays[0].esize = track->vtx_size;
  1744. track->max_indx = radeon_get_ib_value(p, idx+1);
  1745. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1746. track->immd_dwords = pkt->count - 1;
  1747. r = r100_cs_track_check(p->rdev, track);
  1748. if (r)
  1749. return r;
  1750. break;
  1751. case PACKET3_3D_DRAW_IMMD:
  1752. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1753. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1754. return -EINVAL;
  1755. }
  1756. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1757. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1758. track->immd_dwords = pkt->count - 1;
  1759. r = r100_cs_track_check(p->rdev, track);
  1760. if (r)
  1761. return r;
  1762. break;
  1763. /* triggers drawing using in-packet vertex data */
  1764. case PACKET3_3D_DRAW_IMMD_2:
  1765. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1766. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1767. return -EINVAL;
  1768. }
  1769. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1770. track->immd_dwords = pkt->count;
  1771. r = r100_cs_track_check(p->rdev, track);
  1772. if (r)
  1773. return r;
  1774. break;
  1775. /* triggers drawing using in-packet vertex data */
  1776. case PACKET3_3D_DRAW_VBUF_2:
  1777. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1778. r = r100_cs_track_check(p->rdev, track);
  1779. if (r)
  1780. return r;
  1781. break;
  1782. /* triggers drawing of vertex buffers setup elsewhere */
  1783. case PACKET3_3D_DRAW_INDX_2:
  1784. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1785. r = r100_cs_track_check(p->rdev, track);
  1786. if (r)
  1787. return r;
  1788. break;
  1789. /* triggers drawing using indices to vertex buffer */
  1790. case PACKET3_3D_DRAW_VBUF:
  1791. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1792. r = r100_cs_track_check(p->rdev, track);
  1793. if (r)
  1794. return r;
  1795. break;
  1796. /* triggers drawing of vertex buffers setup elsewhere */
  1797. case PACKET3_3D_DRAW_INDX:
  1798. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1799. r = r100_cs_track_check(p->rdev, track);
  1800. if (r)
  1801. return r;
  1802. break;
  1803. /* triggers drawing using indices to vertex buffer */
  1804. case PACKET3_3D_CLEAR_HIZ:
  1805. case PACKET3_3D_CLEAR_ZMASK:
  1806. if (p->rdev->hyperz_filp != p->filp)
  1807. return -EINVAL;
  1808. break;
  1809. case PACKET3_NOP:
  1810. break;
  1811. default:
  1812. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1813. return -EINVAL;
  1814. }
  1815. return 0;
  1816. }
  1817. int r100_cs_parse(struct radeon_cs_parser *p)
  1818. {
  1819. struct radeon_cs_packet pkt;
  1820. struct r100_cs_track *track;
  1821. int r;
  1822. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1823. r100_cs_track_clear(p->rdev, track);
  1824. p->track = track;
  1825. do {
  1826. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1827. if (r) {
  1828. return r;
  1829. }
  1830. p->idx += pkt.count + 2;
  1831. switch (pkt.type) {
  1832. case PACKET_TYPE0:
  1833. if (p->rdev->family >= CHIP_R200)
  1834. r = r100_cs_parse_packet0(p, &pkt,
  1835. p->rdev->config.r100.reg_safe_bm,
  1836. p->rdev->config.r100.reg_safe_bm_size,
  1837. &r200_packet0_check);
  1838. else
  1839. r = r100_cs_parse_packet0(p, &pkt,
  1840. p->rdev->config.r100.reg_safe_bm,
  1841. p->rdev->config.r100.reg_safe_bm_size,
  1842. &r100_packet0_check);
  1843. break;
  1844. case PACKET_TYPE2:
  1845. break;
  1846. case PACKET_TYPE3:
  1847. r = r100_packet3_check(p, &pkt);
  1848. break;
  1849. default:
  1850. DRM_ERROR("Unknown packet type %d !\n",
  1851. pkt.type);
  1852. return -EINVAL;
  1853. }
  1854. if (r) {
  1855. return r;
  1856. }
  1857. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1858. return 0;
  1859. }
  1860. /*
  1861. * Global GPU functions
  1862. */
  1863. void r100_errata(struct radeon_device *rdev)
  1864. {
  1865. rdev->pll_errata = 0;
  1866. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1867. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1868. }
  1869. if (rdev->family == CHIP_RV100 ||
  1870. rdev->family == CHIP_RS100 ||
  1871. rdev->family == CHIP_RS200) {
  1872. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1873. }
  1874. }
  1875. /* Wait for vertical sync on primary CRTC */
  1876. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1877. {
  1878. uint32_t crtc_gen_cntl, tmp;
  1879. int i;
  1880. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1881. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1882. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1883. return;
  1884. }
  1885. /* Clear the CRTC_VBLANK_SAVE bit */
  1886. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1887. for (i = 0; i < rdev->usec_timeout; i++) {
  1888. tmp = RREG32(RADEON_CRTC_STATUS);
  1889. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1890. return;
  1891. }
  1892. DRM_UDELAY(1);
  1893. }
  1894. }
  1895. /* Wait for vertical sync on secondary CRTC */
  1896. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1897. {
  1898. uint32_t crtc2_gen_cntl, tmp;
  1899. int i;
  1900. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1901. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1902. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1903. return;
  1904. /* Clear the CRTC_VBLANK_SAVE bit */
  1905. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1906. for (i = 0; i < rdev->usec_timeout; i++) {
  1907. tmp = RREG32(RADEON_CRTC2_STATUS);
  1908. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1909. return;
  1910. }
  1911. DRM_UDELAY(1);
  1912. }
  1913. }
  1914. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1915. {
  1916. unsigned i;
  1917. uint32_t tmp;
  1918. for (i = 0; i < rdev->usec_timeout; i++) {
  1919. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1920. if (tmp >= n) {
  1921. return 0;
  1922. }
  1923. DRM_UDELAY(1);
  1924. }
  1925. return -1;
  1926. }
  1927. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1928. {
  1929. unsigned i;
  1930. uint32_t tmp;
  1931. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1932. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1933. " Bad things might happen.\n");
  1934. }
  1935. for (i = 0; i < rdev->usec_timeout; i++) {
  1936. tmp = RREG32(RADEON_RBBM_STATUS);
  1937. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1938. return 0;
  1939. }
  1940. DRM_UDELAY(1);
  1941. }
  1942. return -1;
  1943. }
  1944. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1945. {
  1946. unsigned i;
  1947. uint32_t tmp;
  1948. for (i = 0; i < rdev->usec_timeout; i++) {
  1949. /* read MC_STATUS */
  1950. tmp = RREG32(RADEON_MC_STATUS);
  1951. if (tmp & RADEON_MC_IDLE) {
  1952. return 0;
  1953. }
  1954. DRM_UDELAY(1);
  1955. }
  1956. return -1;
  1957. }
  1958. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1959. {
  1960. lockup->last_cp_rptr = cp->rptr;
  1961. lockup->last_jiffies = jiffies;
  1962. }
  1963. /**
  1964. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1965. * @rdev: radeon device structure
  1966. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1967. * @cp: radeon_cp structure holding CP information
  1968. *
  1969. * We don't need to initialize the lockup tracking information as we will either
  1970. * have CP rptr to a different value of jiffies wrap around which will force
  1971. * initialization of the lockup tracking informations.
  1972. *
  1973. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1974. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1975. * if the elapsed time since last call is bigger than 2 second than we return
  1976. * false and update the tracking information. Due to this the caller must call
  1977. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1978. * the fencing code should be cautious about that.
  1979. *
  1980. * Caller should write to the ring to force CP to do something so we don't get
  1981. * false positive when CP is just gived nothing to do.
  1982. *
  1983. **/
  1984. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1985. {
  1986. unsigned long cjiffies, elapsed;
  1987. cjiffies = jiffies;
  1988. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1989. /* likely a wrap around */
  1990. lockup->last_cp_rptr = cp->rptr;
  1991. lockup->last_jiffies = jiffies;
  1992. return false;
  1993. }
  1994. if (cp->rptr != lockup->last_cp_rptr) {
  1995. /* CP is still working no lockup */
  1996. lockup->last_cp_rptr = cp->rptr;
  1997. lockup->last_jiffies = jiffies;
  1998. return false;
  1999. }
  2000. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  2001. if (elapsed >= 10000) {
  2002. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  2003. return true;
  2004. }
  2005. /* give a chance to the GPU ... */
  2006. return false;
  2007. }
  2008. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  2009. {
  2010. u32 rbbm_status;
  2011. int r;
  2012. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2013. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2014. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  2015. return false;
  2016. }
  2017. /* force CP activities */
  2018. r = radeon_ring_lock(rdev, 2);
  2019. if (!r) {
  2020. /* PACKET2 NOP */
  2021. radeon_ring_write(rdev, 0x80000000);
  2022. radeon_ring_write(rdev, 0x80000000);
  2023. radeon_ring_unlock_commit(rdev);
  2024. }
  2025. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  2026. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  2027. }
  2028. void r100_bm_disable(struct radeon_device *rdev)
  2029. {
  2030. u32 tmp;
  2031. /* disable bus mastering */
  2032. tmp = RREG32(R_000030_BUS_CNTL);
  2033. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2034. mdelay(1);
  2035. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2036. mdelay(1);
  2037. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2038. tmp = RREG32(RADEON_BUS_CNTL);
  2039. mdelay(1);
  2040. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  2041. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  2042. mdelay(1);
  2043. }
  2044. int r100_asic_reset(struct radeon_device *rdev)
  2045. {
  2046. struct r100_mc_save save;
  2047. u32 status, tmp;
  2048. int ret = 0;
  2049. status = RREG32(R_000E40_RBBM_STATUS);
  2050. if (!G_000E40_GUI_ACTIVE(status)) {
  2051. return 0;
  2052. }
  2053. r100_mc_stop(rdev, &save);
  2054. status = RREG32(R_000E40_RBBM_STATUS);
  2055. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2056. /* stop CP */
  2057. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2058. tmp = RREG32(RADEON_CP_RB_CNTL);
  2059. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2060. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2061. WREG32(RADEON_CP_RB_WPTR, 0);
  2062. WREG32(RADEON_CP_RB_CNTL, tmp);
  2063. /* save PCI state */
  2064. pci_save_state(rdev->pdev);
  2065. /* disable bus mastering */
  2066. r100_bm_disable(rdev);
  2067. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2068. S_0000F0_SOFT_RESET_RE(1) |
  2069. S_0000F0_SOFT_RESET_PP(1) |
  2070. S_0000F0_SOFT_RESET_RB(1));
  2071. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2072. mdelay(500);
  2073. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2074. mdelay(1);
  2075. status = RREG32(R_000E40_RBBM_STATUS);
  2076. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2077. /* reset CP */
  2078. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2079. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2080. mdelay(500);
  2081. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2082. mdelay(1);
  2083. status = RREG32(R_000E40_RBBM_STATUS);
  2084. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2085. /* restore PCI & busmastering */
  2086. pci_restore_state(rdev->pdev);
  2087. r100_enable_bm(rdev);
  2088. /* Check if GPU is idle */
  2089. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2090. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2091. dev_err(rdev->dev, "failed to reset GPU\n");
  2092. rdev->gpu_lockup = true;
  2093. ret = -1;
  2094. } else
  2095. dev_info(rdev->dev, "GPU reset succeed\n");
  2096. r100_mc_resume(rdev, &save);
  2097. return ret;
  2098. }
  2099. void r100_set_common_regs(struct radeon_device *rdev)
  2100. {
  2101. struct drm_device *dev = rdev->ddev;
  2102. bool force_dac2 = false;
  2103. u32 tmp;
  2104. /* set these so they don't interfere with anything */
  2105. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2106. WREG32(RADEON_SUBPIC_CNTL, 0);
  2107. WREG32(RADEON_VIPH_CONTROL, 0);
  2108. WREG32(RADEON_I2C_CNTL_1, 0);
  2109. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2110. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2111. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2112. /* always set up dac2 on rn50 and some rv100 as lots
  2113. * of servers seem to wire it up to a VGA port but
  2114. * don't report it in the bios connector
  2115. * table.
  2116. */
  2117. switch (dev->pdev->device) {
  2118. /* RN50 */
  2119. case 0x515e:
  2120. case 0x5969:
  2121. force_dac2 = true;
  2122. break;
  2123. /* RV100*/
  2124. case 0x5159:
  2125. case 0x515a:
  2126. /* DELL triple head servers */
  2127. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2128. ((dev->pdev->subsystem_device == 0x016c) ||
  2129. (dev->pdev->subsystem_device == 0x016d) ||
  2130. (dev->pdev->subsystem_device == 0x016e) ||
  2131. (dev->pdev->subsystem_device == 0x016f) ||
  2132. (dev->pdev->subsystem_device == 0x0170) ||
  2133. (dev->pdev->subsystem_device == 0x017d) ||
  2134. (dev->pdev->subsystem_device == 0x017e) ||
  2135. (dev->pdev->subsystem_device == 0x0183) ||
  2136. (dev->pdev->subsystem_device == 0x018a) ||
  2137. (dev->pdev->subsystem_device == 0x019a)))
  2138. force_dac2 = true;
  2139. break;
  2140. }
  2141. if (force_dac2) {
  2142. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2143. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2144. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2145. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2146. enable it, even it's detected.
  2147. */
  2148. /* force it to crtc0 */
  2149. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2150. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2151. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2152. /* set up the TV DAC */
  2153. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2154. RADEON_TV_DAC_STD_MASK |
  2155. RADEON_TV_DAC_RDACPD |
  2156. RADEON_TV_DAC_GDACPD |
  2157. RADEON_TV_DAC_BDACPD |
  2158. RADEON_TV_DAC_BGADJ_MASK |
  2159. RADEON_TV_DAC_DACADJ_MASK);
  2160. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2161. RADEON_TV_DAC_NHOLD |
  2162. RADEON_TV_DAC_STD_PS2 |
  2163. (0x58 << 16));
  2164. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2165. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2166. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2167. }
  2168. /* switch PM block to ACPI mode */
  2169. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2170. tmp &= ~RADEON_PM_MODE_SEL;
  2171. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2172. }
  2173. /*
  2174. * VRAM info
  2175. */
  2176. static void r100_vram_get_type(struct radeon_device *rdev)
  2177. {
  2178. uint32_t tmp;
  2179. rdev->mc.vram_is_ddr = false;
  2180. if (rdev->flags & RADEON_IS_IGP)
  2181. rdev->mc.vram_is_ddr = true;
  2182. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2183. rdev->mc.vram_is_ddr = true;
  2184. if ((rdev->family == CHIP_RV100) ||
  2185. (rdev->family == CHIP_RS100) ||
  2186. (rdev->family == CHIP_RS200)) {
  2187. tmp = RREG32(RADEON_MEM_CNTL);
  2188. if (tmp & RV100_HALF_MODE) {
  2189. rdev->mc.vram_width = 32;
  2190. } else {
  2191. rdev->mc.vram_width = 64;
  2192. }
  2193. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2194. rdev->mc.vram_width /= 4;
  2195. rdev->mc.vram_is_ddr = true;
  2196. }
  2197. } else if (rdev->family <= CHIP_RV280) {
  2198. tmp = RREG32(RADEON_MEM_CNTL);
  2199. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2200. rdev->mc.vram_width = 128;
  2201. } else {
  2202. rdev->mc.vram_width = 64;
  2203. }
  2204. } else {
  2205. /* newer IGPs */
  2206. rdev->mc.vram_width = 128;
  2207. }
  2208. }
  2209. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2210. {
  2211. u32 aper_size;
  2212. u8 byte;
  2213. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2214. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2215. * that is has the 2nd generation multifunction PCI interface
  2216. */
  2217. if (rdev->family == CHIP_RV280 ||
  2218. rdev->family >= CHIP_RV350) {
  2219. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2220. ~RADEON_HDP_APER_CNTL);
  2221. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2222. return aper_size * 2;
  2223. }
  2224. /* Older cards have all sorts of funny issues to deal with. First
  2225. * check if it's a multifunction card by reading the PCI config
  2226. * header type... Limit those to one aperture size
  2227. */
  2228. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2229. if (byte & 0x80) {
  2230. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2231. DRM_INFO("Limiting VRAM to one aperture\n");
  2232. return aper_size;
  2233. }
  2234. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2235. * have set it up. We don't write this as it's broken on some ASICs but
  2236. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2237. */
  2238. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2239. return aper_size * 2;
  2240. return aper_size;
  2241. }
  2242. void r100_vram_init_sizes(struct radeon_device *rdev)
  2243. {
  2244. u64 config_aper_size;
  2245. /* work out accessible VRAM */
  2246. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2247. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2248. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2249. /* FIXME we don't use the second aperture yet when we could use it */
  2250. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2251. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2252. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2253. if (rdev->flags & RADEON_IS_IGP) {
  2254. uint32_t tom;
  2255. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2256. tom = RREG32(RADEON_NB_TOM);
  2257. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2258. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2259. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2260. } else {
  2261. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2262. /* Some production boards of m6 will report 0
  2263. * if it's 8 MB
  2264. */
  2265. if (rdev->mc.real_vram_size == 0) {
  2266. rdev->mc.real_vram_size = 8192 * 1024;
  2267. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2268. }
  2269. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2270. * Novell bug 204882 + along with lots of ubuntu ones
  2271. */
  2272. if (rdev->mc.aper_size > config_aper_size)
  2273. config_aper_size = rdev->mc.aper_size;
  2274. if (config_aper_size > rdev->mc.real_vram_size)
  2275. rdev->mc.mc_vram_size = config_aper_size;
  2276. else
  2277. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2278. }
  2279. }
  2280. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2281. {
  2282. uint32_t temp;
  2283. temp = RREG32(RADEON_CONFIG_CNTL);
  2284. if (state == false) {
  2285. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2286. temp |= RADEON_CFG_VGA_IO_DIS;
  2287. } else {
  2288. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2289. }
  2290. WREG32(RADEON_CONFIG_CNTL, temp);
  2291. }
  2292. void r100_mc_init(struct radeon_device *rdev)
  2293. {
  2294. u64 base;
  2295. r100_vram_get_type(rdev);
  2296. r100_vram_init_sizes(rdev);
  2297. base = rdev->mc.aper_base;
  2298. if (rdev->flags & RADEON_IS_IGP)
  2299. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2300. radeon_vram_location(rdev, &rdev->mc, base);
  2301. rdev->mc.gtt_base_align = 0;
  2302. if (!(rdev->flags & RADEON_IS_AGP))
  2303. radeon_gtt_location(rdev, &rdev->mc);
  2304. radeon_update_bandwidth_info(rdev);
  2305. }
  2306. /*
  2307. * Indirect registers accessor
  2308. */
  2309. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2310. {
  2311. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2312. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2313. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2314. }
  2315. }
  2316. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2317. {
  2318. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2319. * or the chip could hang on a subsequent access
  2320. */
  2321. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2322. udelay(5000);
  2323. }
  2324. /* This function is required to workaround a hardware bug in some (all?)
  2325. * revisions of the R300. This workaround should be called after every
  2326. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2327. * may not be correct.
  2328. */
  2329. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2330. uint32_t save, tmp;
  2331. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2332. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2333. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2334. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2335. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2336. }
  2337. }
  2338. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2339. {
  2340. uint32_t data;
  2341. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2342. r100_pll_errata_after_index(rdev);
  2343. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2344. r100_pll_errata_after_data(rdev);
  2345. return data;
  2346. }
  2347. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2348. {
  2349. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2350. r100_pll_errata_after_index(rdev);
  2351. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2352. r100_pll_errata_after_data(rdev);
  2353. }
  2354. void r100_set_safe_registers(struct radeon_device *rdev)
  2355. {
  2356. if (ASIC_IS_RN50(rdev)) {
  2357. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2358. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2359. } else if (rdev->family < CHIP_R200) {
  2360. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2361. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2362. } else {
  2363. r200_set_safe_registers(rdev);
  2364. }
  2365. }
  2366. /*
  2367. * Debugfs info
  2368. */
  2369. #if defined(CONFIG_DEBUG_FS)
  2370. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2371. {
  2372. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2373. struct drm_device *dev = node->minor->dev;
  2374. struct radeon_device *rdev = dev->dev_private;
  2375. uint32_t reg, value;
  2376. unsigned i;
  2377. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2378. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2379. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2380. for (i = 0; i < 64; i++) {
  2381. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2382. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2383. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2384. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2385. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2386. }
  2387. return 0;
  2388. }
  2389. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2390. {
  2391. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2392. struct drm_device *dev = node->minor->dev;
  2393. struct radeon_device *rdev = dev->dev_private;
  2394. uint32_t rdp, wdp;
  2395. unsigned count, i, j;
  2396. radeon_ring_free_size(rdev);
  2397. rdp = RREG32(RADEON_CP_RB_RPTR);
  2398. wdp = RREG32(RADEON_CP_RB_WPTR);
  2399. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2400. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2401. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2402. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2403. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2404. seq_printf(m, "%u dwords in ring\n", count);
  2405. for (j = 0; j <= count; j++) {
  2406. i = (rdp + j) & rdev->cp.ptr_mask;
  2407. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2408. }
  2409. return 0;
  2410. }
  2411. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2412. {
  2413. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2414. struct drm_device *dev = node->minor->dev;
  2415. struct radeon_device *rdev = dev->dev_private;
  2416. uint32_t csq_stat, csq2_stat, tmp;
  2417. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2418. unsigned i;
  2419. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2420. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2421. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2422. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2423. r_rptr = (csq_stat >> 0) & 0x3ff;
  2424. r_wptr = (csq_stat >> 10) & 0x3ff;
  2425. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2426. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2427. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2428. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2429. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2430. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2431. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2432. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2433. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2434. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2435. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2436. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2437. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2438. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2439. seq_printf(m, "Ring fifo:\n");
  2440. for (i = 0; i < 256; i++) {
  2441. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2442. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2443. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2444. }
  2445. seq_printf(m, "Indirect1 fifo:\n");
  2446. for (i = 256; i <= 512; i++) {
  2447. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2448. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2449. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2450. }
  2451. seq_printf(m, "Indirect2 fifo:\n");
  2452. for (i = 640; i < ib1_wptr; i++) {
  2453. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2454. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2455. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2456. }
  2457. return 0;
  2458. }
  2459. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2460. {
  2461. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2462. struct drm_device *dev = node->minor->dev;
  2463. struct radeon_device *rdev = dev->dev_private;
  2464. uint32_t tmp;
  2465. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2466. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2467. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2468. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2469. tmp = RREG32(RADEON_BUS_CNTL);
  2470. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2471. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2472. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2473. tmp = RREG32(RADEON_AGP_BASE);
  2474. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2475. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2476. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2477. tmp = RREG32(0x01D0);
  2478. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2479. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2480. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2481. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2482. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2483. tmp = RREG32(0x01E4);
  2484. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2485. return 0;
  2486. }
  2487. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2488. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2489. };
  2490. static struct drm_info_list r100_debugfs_cp_list[] = {
  2491. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2492. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2493. };
  2494. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2495. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2496. };
  2497. #endif
  2498. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2499. {
  2500. #if defined(CONFIG_DEBUG_FS)
  2501. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2502. #else
  2503. return 0;
  2504. #endif
  2505. }
  2506. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2507. {
  2508. #if defined(CONFIG_DEBUG_FS)
  2509. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2510. #else
  2511. return 0;
  2512. #endif
  2513. }
  2514. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2515. {
  2516. #if defined(CONFIG_DEBUG_FS)
  2517. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2518. #else
  2519. return 0;
  2520. #endif
  2521. }
  2522. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2523. uint32_t tiling_flags, uint32_t pitch,
  2524. uint32_t offset, uint32_t obj_size)
  2525. {
  2526. int surf_index = reg * 16;
  2527. int flags = 0;
  2528. if (rdev->family <= CHIP_RS200) {
  2529. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2530. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2531. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2532. if (tiling_flags & RADEON_TILING_MACRO)
  2533. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2534. } else if (rdev->family <= CHIP_RV280) {
  2535. if (tiling_flags & (RADEON_TILING_MACRO))
  2536. flags |= R200_SURF_TILE_COLOR_MACRO;
  2537. if (tiling_flags & RADEON_TILING_MICRO)
  2538. flags |= R200_SURF_TILE_COLOR_MICRO;
  2539. } else {
  2540. if (tiling_flags & RADEON_TILING_MACRO)
  2541. flags |= R300_SURF_TILE_MACRO;
  2542. if (tiling_flags & RADEON_TILING_MICRO)
  2543. flags |= R300_SURF_TILE_MICRO;
  2544. }
  2545. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2546. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2547. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2548. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2549. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2550. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2551. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2552. if (ASIC_IS_RN50(rdev))
  2553. pitch /= 16;
  2554. }
  2555. /* r100/r200 divide by 16 */
  2556. if (rdev->family < CHIP_R300)
  2557. flags |= pitch / 16;
  2558. else
  2559. flags |= pitch / 8;
  2560. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2561. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2562. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2563. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2564. return 0;
  2565. }
  2566. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2567. {
  2568. int surf_index = reg * 16;
  2569. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2570. }
  2571. void r100_bandwidth_update(struct radeon_device *rdev)
  2572. {
  2573. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2574. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2575. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2576. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2577. fixed20_12 memtcas_ff[8] = {
  2578. dfixed_init(1),
  2579. dfixed_init(2),
  2580. dfixed_init(3),
  2581. dfixed_init(0),
  2582. dfixed_init_half(1),
  2583. dfixed_init_half(2),
  2584. dfixed_init(0),
  2585. };
  2586. fixed20_12 memtcas_rs480_ff[8] = {
  2587. dfixed_init(0),
  2588. dfixed_init(1),
  2589. dfixed_init(2),
  2590. dfixed_init(3),
  2591. dfixed_init(0),
  2592. dfixed_init_half(1),
  2593. dfixed_init_half(2),
  2594. dfixed_init_half(3),
  2595. };
  2596. fixed20_12 memtcas2_ff[8] = {
  2597. dfixed_init(0),
  2598. dfixed_init(1),
  2599. dfixed_init(2),
  2600. dfixed_init(3),
  2601. dfixed_init(4),
  2602. dfixed_init(5),
  2603. dfixed_init(6),
  2604. dfixed_init(7),
  2605. };
  2606. fixed20_12 memtrbs[8] = {
  2607. dfixed_init(1),
  2608. dfixed_init_half(1),
  2609. dfixed_init(2),
  2610. dfixed_init_half(2),
  2611. dfixed_init(3),
  2612. dfixed_init_half(3),
  2613. dfixed_init(4),
  2614. dfixed_init_half(4)
  2615. };
  2616. fixed20_12 memtrbs_r4xx[8] = {
  2617. dfixed_init(4),
  2618. dfixed_init(5),
  2619. dfixed_init(6),
  2620. dfixed_init(7),
  2621. dfixed_init(8),
  2622. dfixed_init(9),
  2623. dfixed_init(10),
  2624. dfixed_init(11)
  2625. };
  2626. fixed20_12 min_mem_eff;
  2627. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2628. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2629. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2630. disp_drain_rate2, read_return_rate;
  2631. fixed20_12 time_disp1_drop_priority;
  2632. int c;
  2633. int cur_size = 16; /* in octawords */
  2634. int critical_point = 0, critical_point2;
  2635. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2636. int stop_req, max_stop_req;
  2637. struct drm_display_mode *mode1 = NULL;
  2638. struct drm_display_mode *mode2 = NULL;
  2639. uint32_t pixel_bytes1 = 0;
  2640. uint32_t pixel_bytes2 = 0;
  2641. radeon_update_display_priority(rdev);
  2642. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2643. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2644. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2645. }
  2646. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2647. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2648. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2649. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2650. }
  2651. }
  2652. min_mem_eff.full = dfixed_const_8(0);
  2653. /* get modes */
  2654. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2655. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2656. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2657. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2658. /* check crtc enables */
  2659. if (mode2)
  2660. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2661. if (mode1)
  2662. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2663. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2664. }
  2665. /*
  2666. * determine is there is enough bw for current mode
  2667. */
  2668. sclk_ff = rdev->pm.sclk;
  2669. mclk_ff = rdev->pm.mclk;
  2670. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2671. temp_ff.full = dfixed_const(temp);
  2672. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2673. pix_clk.full = 0;
  2674. pix_clk2.full = 0;
  2675. peak_disp_bw.full = 0;
  2676. if (mode1) {
  2677. temp_ff.full = dfixed_const(1000);
  2678. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2679. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2680. temp_ff.full = dfixed_const(pixel_bytes1);
  2681. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2682. }
  2683. if (mode2) {
  2684. temp_ff.full = dfixed_const(1000);
  2685. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2686. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2687. temp_ff.full = dfixed_const(pixel_bytes2);
  2688. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2689. }
  2690. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2691. if (peak_disp_bw.full >= mem_bw.full) {
  2692. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2693. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2694. }
  2695. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2696. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2697. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2698. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2699. mem_trp = ((temp & 0x3)) + 1;
  2700. mem_tras = ((temp & 0x70) >> 4) + 1;
  2701. } else if (rdev->family == CHIP_R300 ||
  2702. rdev->family == CHIP_R350) { /* r300, r350 */
  2703. mem_trcd = (temp & 0x7) + 1;
  2704. mem_trp = ((temp >> 8) & 0x7) + 1;
  2705. mem_tras = ((temp >> 11) & 0xf) + 4;
  2706. } else if (rdev->family == CHIP_RV350 ||
  2707. rdev->family <= CHIP_RV380) {
  2708. /* rv3x0 */
  2709. mem_trcd = (temp & 0x7) + 3;
  2710. mem_trp = ((temp >> 8) & 0x7) + 3;
  2711. mem_tras = ((temp >> 11) & 0xf) + 6;
  2712. } else if (rdev->family == CHIP_R420 ||
  2713. rdev->family == CHIP_R423 ||
  2714. rdev->family == CHIP_RV410) {
  2715. /* r4xx */
  2716. mem_trcd = (temp & 0xf) + 3;
  2717. if (mem_trcd > 15)
  2718. mem_trcd = 15;
  2719. mem_trp = ((temp >> 8) & 0xf) + 3;
  2720. if (mem_trp > 15)
  2721. mem_trp = 15;
  2722. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2723. if (mem_tras > 31)
  2724. mem_tras = 31;
  2725. } else { /* RV200, R200 */
  2726. mem_trcd = (temp & 0x7) + 1;
  2727. mem_trp = ((temp >> 8) & 0x7) + 1;
  2728. mem_tras = ((temp >> 12) & 0xf) + 4;
  2729. }
  2730. /* convert to FF */
  2731. trcd_ff.full = dfixed_const(mem_trcd);
  2732. trp_ff.full = dfixed_const(mem_trp);
  2733. tras_ff.full = dfixed_const(mem_tras);
  2734. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2735. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2736. data = (temp & (7 << 20)) >> 20;
  2737. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2738. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2739. tcas_ff = memtcas_rs480_ff[data];
  2740. else
  2741. tcas_ff = memtcas_ff[data];
  2742. } else
  2743. tcas_ff = memtcas2_ff[data];
  2744. if (rdev->family == CHIP_RS400 ||
  2745. rdev->family == CHIP_RS480) {
  2746. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2747. data = (temp >> 23) & 0x7;
  2748. if (data < 5)
  2749. tcas_ff.full += dfixed_const(data);
  2750. }
  2751. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2752. /* on the R300, Tcas is included in Trbs.
  2753. */
  2754. temp = RREG32(RADEON_MEM_CNTL);
  2755. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2756. if (data == 1) {
  2757. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2758. temp = RREG32(R300_MC_IND_INDEX);
  2759. temp &= ~R300_MC_IND_ADDR_MASK;
  2760. temp |= R300_MC_READ_CNTL_CD_mcind;
  2761. WREG32(R300_MC_IND_INDEX, temp);
  2762. temp = RREG32(R300_MC_IND_DATA);
  2763. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2764. } else {
  2765. temp = RREG32(R300_MC_READ_CNTL_AB);
  2766. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2767. }
  2768. } else {
  2769. temp = RREG32(R300_MC_READ_CNTL_AB);
  2770. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2771. }
  2772. if (rdev->family == CHIP_RV410 ||
  2773. rdev->family == CHIP_R420 ||
  2774. rdev->family == CHIP_R423)
  2775. trbs_ff = memtrbs_r4xx[data];
  2776. else
  2777. trbs_ff = memtrbs[data];
  2778. tcas_ff.full += trbs_ff.full;
  2779. }
  2780. sclk_eff_ff.full = sclk_ff.full;
  2781. if (rdev->flags & RADEON_IS_AGP) {
  2782. fixed20_12 agpmode_ff;
  2783. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2784. temp_ff.full = dfixed_const_666(16);
  2785. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2786. }
  2787. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2788. if (ASIC_IS_R300(rdev)) {
  2789. sclk_delay_ff.full = dfixed_const(250);
  2790. } else {
  2791. if ((rdev->family == CHIP_RV100) ||
  2792. rdev->flags & RADEON_IS_IGP) {
  2793. if (rdev->mc.vram_is_ddr)
  2794. sclk_delay_ff.full = dfixed_const(41);
  2795. else
  2796. sclk_delay_ff.full = dfixed_const(33);
  2797. } else {
  2798. if (rdev->mc.vram_width == 128)
  2799. sclk_delay_ff.full = dfixed_const(57);
  2800. else
  2801. sclk_delay_ff.full = dfixed_const(41);
  2802. }
  2803. }
  2804. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2805. if (rdev->mc.vram_is_ddr) {
  2806. if (rdev->mc.vram_width == 32) {
  2807. k1.full = dfixed_const(40);
  2808. c = 3;
  2809. } else {
  2810. k1.full = dfixed_const(20);
  2811. c = 1;
  2812. }
  2813. } else {
  2814. k1.full = dfixed_const(40);
  2815. c = 3;
  2816. }
  2817. temp_ff.full = dfixed_const(2);
  2818. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2819. temp_ff.full = dfixed_const(c);
  2820. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2821. temp_ff.full = dfixed_const(4);
  2822. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2823. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2824. mc_latency_mclk.full += k1.full;
  2825. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2826. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2827. /*
  2828. HW cursor time assuming worst case of full size colour cursor.
  2829. */
  2830. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2831. temp_ff.full += trcd_ff.full;
  2832. if (temp_ff.full < tras_ff.full)
  2833. temp_ff.full = tras_ff.full;
  2834. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2835. temp_ff.full = dfixed_const(cur_size);
  2836. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2837. /*
  2838. Find the total latency for the display data.
  2839. */
  2840. disp_latency_overhead.full = dfixed_const(8);
  2841. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2842. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2843. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2844. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2845. disp_latency.full = mc_latency_mclk.full;
  2846. else
  2847. disp_latency.full = mc_latency_sclk.full;
  2848. /* setup Max GRPH_STOP_REQ default value */
  2849. if (ASIC_IS_RV100(rdev))
  2850. max_stop_req = 0x5c;
  2851. else
  2852. max_stop_req = 0x7c;
  2853. if (mode1) {
  2854. /* CRTC1
  2855. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2856. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2857. */
  2858. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2859. if (stop_req > max_stop_req)
  2860. stop_req = max_stop_req;
  2861. /*
  2862. Find the drain rate of the display buffer.
  2863. */
  2864. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2865. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2866. /*
  2867. Find the critical point of the display buffer.
  2868. */
  2869. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2870. crit_point_ff.full += dfixed_const_half(0);
  2871. critical_point = dfixed_trunc(crit_point_ff);
  2872. if (rdev->disp_priority == 2) {
  2873. critical_point = 0;
  2874. }
  2875. /*
  2876. The critical point should never be above max_stop_req-4. Setting
  2877. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2878. */
  2879. if (max_stop_req - critical_point < 4)
  2880. critical_point = 0;
  2881. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2882. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2883. critical_point = 0x10;
  2884. }
  2885. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2886. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2887. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2888. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2889. if ((rdev->family == CHIP_R350) &&
  2890. (stop_req > 0x15)) {
  2891. stop_req -= 0x10;
  2892. }
  2893. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2894. temp |= RADEON_GRPH_BUFFER_SIZE;
  2895. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2896. RADEON_GRPH_CRITICAL_AT_SOF |
  2897. RADEON_GRPH_STOP_CNTL);
  2898. /*
  2899. Write the result into the register.
  2900. */
  2901. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2902. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2903. #if 0
  2904. if ((rdev->family == CHIP_RS400) ||
  2905. (rdev->family == CHIP_RS480)) {
  2906. /* attempt to program RS400 disp regs correctly ??? */
  2907. temp = RREG32(RS400_DISP1_REG_CNTL);
  2908. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2909. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2910. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2911. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2912. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2913. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2914. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2915. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2916. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2917. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2918. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2919. }
  2920. #endif
  2921. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2922. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2923. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2924. }
  2925. if (mode2) {
  2926. u32 grph2_cntl;
  2927. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2928. if (stop_req > max_stop_req)
  2929. stop_req = max_stop_req;
  2930. /*
  2931. Find the drain rate of the display buffer.
  2932. */
  2933. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2934. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2935. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2936. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2937. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2938. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2939. if ((rdev->family == CHIP_R350) &&
  2940. (stop_req > 0x15)) {
  2941. stop_req -= 0x10;
  2942. }
  2943. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2944. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2945. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2946. RADEON_GRPH_CRITICAL_AT_SOF |
  2947. RADEON_GRPH_STOP_CNTL);
  2948. if ((rdev->family == CHIP_RS100) ||
  2949. (rdev->family == CHIP_RS200))
  2950. critical_point2 = 0;
  2951. else {
  2952. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2953. temp_ff.full = dfixed_const(temp);
  2954. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2955. if (sclk_ff.full < temp_ff.full)
  2956. temp_ff.full = sclk_ff.full;
  2957. read_return_rate.full = temp_ff.full;
  2958. if (mode1) {
  2959. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2960. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2961. } else {
  2962. time_disp1_drop_priority.full = 0;
  2963. }
  2964. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2965. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2966. crit_point_ff.full += dfixed_const_half(0);
  2967. critical_point2 = dfixed_trunc(crit_point_ff);
  2968. if (rdev->disp_priority == 2) {
  2969. critical_point2 = 0;
  2970. }
  2971. if (max_stop_req - critical_point2 < 4)
  2972. critical_point2 = 0;
  2973. }
  2974. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2975. /* some R300 cards have problem with this set to 0 */
  2976. critical_point2 = 0x10;
  2977. }
  2978. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2979. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2980. if ((rdev->family == CHIP_RS400) ||
  2981. (rdev->family == CHIP_RS480)) {
  2982. #if 0
  2983. /* attempt to program RS400 disp2 regs correctly ??? */
  2984. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2985. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2986. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2987. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2988. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2989. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2990. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2991. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2992. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2993. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2994. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2995. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2996. #endif
  2997. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2998. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2999. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3000. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3001. }
  3002. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3003. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3004. }
  3005. }
  3006. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  3007. {
  3008. DRM_ERROR("pitch %d\n", t->pitch);
  3009. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  3010. DRM_ERROR("width %d\n", t->width);
  3011. DRM_ERROR("width_11 %d\n", t->width_11);
  3012. DRM_ERROR("height %d\n", t->height);
  3013. DRM_ERROR("height_11 %d\n", t->height_11);
  3014. DRM_ERROR("num levels %d\n", t->num_levels);
  3015. DRM_ERROR("depth %d\n", t->txdepth);
  3016. DRM_ERROR("bpp %d\n", t->cpp);
  3017. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  3018. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  3019. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  3020. DRM_ERROR("compress format %d\n", t->compress_format);
  3021. }
  3022. static int r100_track_compress_size(int compress_format, int w, int h)
  3023. {
  3024. int block_width, block_height, block_bytes;
  3025. int wblocks, hblocks;
  3026. int min_wblocks;
  3027. int sz;
  3028. block_width = 4;
  3029. block_height = 4;
  3030. switch (compress_format) {
  3031. case R100_TRACK_COMP_DXT1:
  3032. block_bytes = 8;
  3033. min_wblocks = 4;
  3034. break;
  3035. default:
  3036. case R100_TRACK_COMP_DXT35:
  3037. block_bytes = 16;
  3038. min_wblocks = 2;
  3039. break;
  3040. }
  3041. hblocks = (h + block_height - 1) / block_height;
  3042. wblocks = (w + block_width - 1) / block_width;
  3043. if (wblocks < min_wblocks)
  3044. wblocks = min_wblocks;
  3045. sz = wblocks * hblocks * block_bytes;
  3046. return sz;
  3047. }
  3048. static int r100_cs_track_cube(struct radeon_device *rdev,
  3049. struct r100_cs_track *track, unsigned idx)
  3050. {
  3051. unsigned face, w, h;
  3052. struct radeon_bo *cube_robj;
  3053. unsigned long size;
  3054. unsigned compress_format = track->textures[idx].compress_format;
  3055. for (face = 0; face < 5; face++) {
  3056. cube_robj = track->textures[idx].cube_info[face].robj;
  3057. w = track->textures[idx].cube_info[face].width;
  3058. h = track->textures[idx].cube_info[face].height;
  3059. if (compress_format) {
  3060. size = r100_track_compress_size(compress_format, w, h);
  3061. } else
  3062. size = w * h;
  3063. size *= track->textures[idx].cpp;
  3064. size += track->textures[idx].cube_info[face].offset;
  3065. if (size > radeon_bo_size(cube_robj)) {
  3066. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  3067. size, radeon_bo_size(cube_robj));
  3068. r100_cs_track_texture_print(&track->textures[idx]);
  3069. return -1;
  3070. }
  3071. }
  3072. return 0;
  3073. }
  3074. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  3075. struct r100_cs_track *track)
  3076. {
  3077. struct radeon_bo *robj;
  3078. unsigned long size;
  3079. unsigned u, i, w, h, d;
  3080. int ret;
  3081. for (u = 0; u < track->num_texture; u++) {
  3082. if (!track->textures[u].enabled)
  3083. continue;
  3084. if (track->textures[u].lookup_disable)
  3085. continue;
  3086. robj = track->textures[u].robj;
  3087. if (robj == NULL) {
  3088. DRM_ERROR("No texture bound to unit %u\n", u);
  3089. return -EINVAL;
  3090. }
  3091. size = 0;
  3092. for (i = 0; i <= track->textures[u].num_levels; i++) {
  3093. if (track->textures[u].use_pitch) {
  3094. if (rdev->family < CHIP_R300)
  3095. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3096. else
  3097. w = track->textures[u].pitch / (1 << i);
  3098. } else {
  3099. w = track->textures[u].width;
  3100. if (rdev->family >= CHIP_RV515)
  3101. w |= track->textures[u].width_11;
  3102. w = w / (1 << i);
  3103. if (track->textures[u].roundup_w)
  3104. w = roundup_pow_of_two(w);
  3105. }
  3106. h = track->textures[u].height;
  3107. if (rdev->family >= CHIP_RV515)
  3108. h |= track->textures[u].height_11;
  3109. h = h / (1 << i);
  3110. if (track->textures[u].roundup_h)
  3111. h = roundup_pow_of_two(h);
  3112. if (track->textures[u].tex_coord_type == 1) {
  3113. d = (1 << track->textures[u].txdepth) / (1 << i);
  3114. if (!d)
  3115. d = 1;
  3116. } else {
  3117. d = 1;
  3118. }
  3119. if (track->textures[u].compress_format) {
  3120. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3121. /* compressed textures are block based */
  3122. } else
  3123. size += w * h * d;
  3124. }
  3125. size *= track->textures[u].cpp;
  3126. switch (track->textures[u].tex_coord_type) {
  3127. case 0:
  3128. case 1:
  3129. break;
  3130. case 2:
  3131. if (track->separate_cube) {
  3132. ret = r100_cs_track_cube(rdev, track, u);
  3133. if (ret)
  3134. return ret;
  3135. } else
  3136. size *= 6;
  3137. break;
  3138. default:
  3139. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3140. "%u\n", track->textures[u].tex_coord_type, u);
  3141. return -EINVAL;
  3142. }
  3143. if (size > radeon_bo_size(robj)) {
  3144. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3145. "%lu\n", u, size, radeon_bo_size(robj));
  3146. r100_cs_track_texture_print(&track->textures[u]);
  3147. return -EINVAL;
  3148. }
  3149. }
  3150. return 0;
  3151. }
  3152. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3153. {
  3154. unsigned i;
  3155. unsigned long size;
  3156. unsigned prim_walk;
  3157. unsigned nverts;
  3158. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3159. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3160. !track->blend_read_enable)
  3161. num_cb = 0;
  3162. for (i = 0; i < num_cb; i++) {
  3163. if (track->cb[i].robj == NULL) {
  3164. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3165. return -EINVAL;
  3166. }
  3167. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3168. size += track->cb[i].offset;
  3169. if (size > radeon_bo_size(track->cb[i].robj)) {
  3170. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3171. "(need %lu have %lu) !\n", i, size,
  3172. radeon_bo_size(track->cb[i].robj));
  3173. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3174. i, track->cb[i].pitch, track->cb[i].cpp,
  3175. track->cb[i].offset, track->maxy);
  3176. return -EINVAL;
  3177. }
  3178. }
  3179. track->cb_dirty = false;
  3180. if (track->zb_dirty && track->z_enabled) {
  3181. if (track->zb.robj == NULL) {
  3182. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3183. return -EINVAL;
  3184. }
  3185. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3186. size += track->zb.offset;
  3187. if (size > radeon_bo_size(track->zb.robj)) {
  3188. DRM_ERROR("[drm] Buffer too small for z buffer "
  3189. "(need %lu have %lu) !\n", size,
  3190. radeon_bo_size(track->zb.robj));
  3191. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3192. track->zb.pitch, track->zb.cpp,
  3193. track->zb.offset, track->maxy);
  3194. return -EINVAL;
  3195. }
  3196. }
  3197. track->zb_dirty = false;
  3198. if (track->aa_dirty && track->aaresolve) {
  3199. if (track->aa.robj == NULL) {
  3200. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3201. return -EINVAL;
  3202. }
  3203. /* I believe the format comes from colorbuffer0. */
  3204. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3205. size += track->aa.offset;
  3206. if (size > radeon_bo_size(track->aa.robj)) {
  3207. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3208. "(need %lu have %lu) !\n", i, size,
  3209. radeon_bo_size(track->aa.robj));
  3210. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3211. i, track->aa.pitch, track->cb[0].cpp,
  3212. track->aa.offset, track->maxy);
  3213. return -EINVAL;
  3214. }
  3215. }
  3216. track->aa_dirty = false;
  3217. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3218. if (track->vap_vf_cntl & (1 << 14)) {
  3219. nverts = track->vap_alt_nverts;
  3220. } else {
  3221. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3222. }
  3223. switch (prim_walk) {
  3224. case 1:
  3225. for (i = 0; i < track->num_arrays; i++) {
  3226. size = track->arrays[i].esize * track->max_indx * 4;
  3227. if (track->arrays[i].robj == NULL) {
  3228. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3229. "bound\n", prim_walk, i);
  3230. return -EINVAL;
  3231. }
  3232. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3233. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3234. "need %lu dwords have %lu dwords\n",
  3235. prim_walk, i, size >> 2,
  3236. radeon_bo_size(track->arrays[i].robj)
  3237. >> 2);
  3238. DRM_ERROR("Max indices %u\n", track->max_indx);
  3239. return -EINVAL;
  3240. }
  3241. }
  3242. break;
  3243. case 2:
  3244. for (i = 0; i < track->num_arrays; i++) {
  3245. size = track->arrays[i].esize * (nverts - 1) * 4;
  3246. if (track->arrays[i].robj == NULL) {
  3247. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3248. "bound\n", prim_walk, i);
  3249. return -EINVAL;
  3250. }
  3251. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3252. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3253. "need %lu dwords have %lu dwords\n",
  3254. prim_walk, i, size >> 2,
  3255. radeon_bo_size(track->arrays[i].robj)
  3256. >> 2);
  3257. return -EINVAL;
  3258. }
  3259. }
  3260. break;
  3261. case 3:
  3262. size = track->vtx_size * nverts;
  3263. if (size != track->immd_dwords) {
  3264. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3265. track->immd_dwords, size);
  3266. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3267. nverts, track->vtx_size);
  3268. return -EINVAL;
  3269. }
  3270. break;
  3271. default:
  3272. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3273. prim_walk);
  3274. return -EINVAL;
  3275. }
  3276. if (track->tex_dirty) {
  3277. track->tex_dirty = false;
  3278. return r100_cs_track_texture_check(rdev, track);
  3279. }
  3280. return 0;
  3281. }
  3282. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3283. {
  3284. unsigned i, face;
  3285. track->cb_dirty = true;
  3286. track->zb_dirty = true;
  3287. track->tex_dirty = true;
  3288. track->aa_dirty = true;
  3289. if (rdev->family < CHIP_R300) {
  3290. track->num_cb = 1;
  3291. if (rdev->family <= CHIP_RS200)
  3292. track->num_texture = 3;
  3293. else
  3294. track->num_texture = 6;
  3295. track->maxy = 2048;
  3296. track->separate_cube = 1;
  3297. } else {
  3298. track->num_cb = 4;
  3299. track->num_texture = 16;
  3300. track->maxy = 4096;
  3301. track->separate_cube = 0;
  3302. track->aaresolve = false;
  3303. track->aa.robj = NULL;
  3304. }
  3305. for (i = 0; i < track->num_cb; i++) {
  3306. track->cb[i].robj = NULL;
  3307. track->cb[i].pitch = 8192;
  3308. track->cb[i].cpp = 16;
  3309. track->cb[i].offset = 0;
  3310. }
  3311. track->z_enabled = true;
  3312. track->zb.robj = NULL;
  3313. track->zb.pitch = 8192;
  3314. track->zb.cpp = 4;
  3315. track->zb.offset = 0;
  3316. track->vtx_size = 0x7F;
  3317. track->immd_dwords = 0xFFFFFFFFUL;
  3318. track->num_arrays = 11;
  3319. track->max_indx = 0x00FFFFFFUL;
  3320. for (i = 0; i < track->num_arrays; i++) {
  3321. track->arrays[i].robj = NULL;
  3322. track->arrays[i].esize = 0x7F;
  3323. }
  3324. for (i = 0; i < track->num_texture; i++) {
  3325. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3326. track->textures[i].pitch = 16536;
  3327. track->textures[i].width = 16536;
  3328. track->textures[i].height = 16536;
  3329. track->textures[i].width_11 = 1 << 11;
  3330. track->textures[i].height_11 = 1 << 11;
  3331. track->textures[i].num_levels = 12;
  3332. if (rdev->family <= CHIP_RS200) {
  3333. track->textures[i].tex_coord_type = 0;
  3334. track->textures[i].txdepth = 0;
  3335. } else {
  3336. track->textures[i].txdepth = 16;
  3337. track->textures[i].tex_coord_type = 1;
  3338. }
  3339. track->textures[i].cpp = 64;
  3340. track->textures[i].robj = NULL;
  3341. /* CS IB emission code makes sure texture unit are disabled */
  3342. track->textures[i].enabled = false;
  3343. track->textures[i].lookup_disable = false;
  3344. track->textures[i].roundup_w = true;
  3345. track->textures[i].roundup_h = true;
  3346. if (track->separate_cube)
  3347. for (face = 0; face < 5; face++) {
  3348. track->textures[i].cube_info[face].robj = NULL;
  3349. track->textures[i].cube_info[face].width = 16536;
  3350. track->textures[i].cube_info[face].height = 16536;
  3351. track->textures[i].cube_info[face].offset = 0;
  3352. }
  3353. }
  3354. }
  3355. int r100_ring_test(struct radeon_device *rdev)
  3356. {
  3357. uint32_t scratch;
  3358. uint32_t tmp = 0;
  3359. unsigned i;
  3360. int r;
  3361. r = radeon_scratch_get(rdev, &scratch);
  3362. if (r) {
  3363. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3364. return r;
  3365. }
  3366. WREG32(scratch, 0xCAFEDEAD);
  3367. r = radeon_ring_lock(rdev, 2);
  3368. if (r) {
  3369. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3370. radeon_scratch_free(rdev, scratch);
  3371. return r;
  3372. }
  3373. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3374. radeon_ring_write(rdev, 0xDEADBEEF);
  3375. radeon_ring_unlock_commit(rdev);
  3376. for (i = 0; i < rdev->usec_timeout; i++) {
  3377. tmp = RREG32(scratch);
  3378. if (tmp == 0xDEADBEEF) {
  3379. break;
  3380. }
  3381. DRM_UDELAY(1);
  3382. }
  3383. if (i < rdev->usec_timeout) {
  3384. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3385. } else {
  3386. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3387. scratch, tmp);
  3388. r = -EINVAL;
  3389. }
  3390. radeon_scratch_free(rdev, scratch);
  3391. return r;
  3392. }
  3393. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3394. {
  3395. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3396. radeon_ring_write(rdev, ib->gpu_addr);
  3397. radeon_ring_write(rdev, ib->length_dw);
  3398. }
  3399. int r100_ib_test(struct radeon_device *rdev)
  3400. {
  3401. struct radeon_ib *ib;
  3402. uint32_t scratch;
  3403. uint32_t tmp = 0;
  3404. unsigned i;
  3405. int r;
  3406. r = radeon_scratch_get(rdev, &scratch);
  3407. if (r) {
  3408. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3409. return r;
  3410. }
  3411. WREG32(scratch, 0xCAFEDEAD);
  3412. r = radeon_ib_get(rdev, &ib);
  3413. if (r) {
  3414. return r;
  3415. }
  3416. ib->ptr[0] = PACKET0(scratch, 0);
  3417. ib->ptr[1] = 0xDEADBEEF;
  3418. ib->ptr[2] = PACKET2(0);
  3419. ib->ptr[3] = PACKET2(0);
  3420. ib->ptr[4] = PACKET2(0);
  3421. ib->ptr[5] = PACKET2(0);
  3422. ib->ptr[6] = PACKET2(0);
  3423. ib->ptr[7] = PACKET2(0);
  3424. ib->length_dw = 8;
  3425. r = radeon_ib_schedule(rdev, ib);
  3426. if (r) {
  3427. radeon_scratch_free(rdev, scratch);
  3428. radeon_ib_free(rdev, &ib);
  3429. return r;
  3430. }
  3431. r = radeon_fence_wait(ib->fence, false);
  3432. if (r) {
  3433. return r;
  3434. }
  3435. for (i = 0; i < rdev->usec_timeout; i++) {
  3436. tmp = RREG32(scratch);
  3437. if (tmp == 0xDEADBEEF) {
  3438. break;
  3439. }
  3440. DRM_UDELAY(1);
  3441. }
  3442. if (i < rdev->usec_timeout) {
  3443. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3444. } else {
  3445. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3446. scratch, tmp);
  3447. r = -EINVAL;
  3448. }
  3449. radeon_scratch_free(rdev, scratch);
  3450. radeon_ib_free(rdev, &ib);
  3451. return r;
  3452. }
  3453. void r100_ib_fini(struct radeon_device *rdev)
  3454. {
  3455. radeon_ib_pool_fini(rdev);
  3456. }
  3457. int r100_ib_init(struct radeon_device *rdev)
  3458. {
  3459. int r;
  3460. r = radeon_ib_pool_init(rdev);
  3461. if (r) {
  3462. dev_err(rdev->dev, "failed initializing IB pool (%d).\n", r);
  3463. r100_ib_fini(rdev);
  3464. return r;
  3465. }
  3466. r = r100_ib_test(rdev);
  3467. if (r) {
  3468. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  3469. r100_ib_fini(rdev);
  3470. return r;
  3471. }
  3472. return 0;
  3473. }
  3474. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3475. {
  3476. /* Shutdown CP we shouldn't need to do that but better be safe than
  3477. * sorry
  3478. */
  3479. rdev->cp.ready = false;
  3480. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3481. /* Save few CRTC registers */
  3482. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3483. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3484. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3485. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3486. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3487. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3488. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3489. }
  3490. /* Disable VGA aperture access */
  3491. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3492. /* Disable cursor, overlay, crtc */
  3493. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3494. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3495. S_000054_CRTC_DISPLAY_DIS(1));
  3496. WREG32(R_000050_CRTC_GEN_CNTL,
  3497. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3498. S_000050_CRTC_DISP_REQ_EN_B(1));
  3499. WREG32(R_000420_OV0_SCALE_CNTL,
  3500. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3501. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3502. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3503. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3504. S_000360_CUR2_LOCK(1));
  3505. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3506. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3507. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3508. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3509. WREG32(R_000360_CUR2_OFFSET,
  3510. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3511. }
  3512. }
  3513. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3514. {
  3515. /* Update base address for crtc */
  3516. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3517. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3518. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3519. }
  3520. /* Restore CRTC registers */
  3521. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3522. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3523. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3524. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3525. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3526. }
  3527. }
  3528. void r100_vga_render_disable(struct radeon_device *rdev)
  3529. {
  3530. u32 tmp;
  3531. tmp = RREG8(R_0003C2_GENMO_WT);
  3532. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3533. }
  3534. static void r100_debugfs(struct radeon_device *rdev)
  3535. {
  3536. int r;
  3537. r = r100_debugfs_mc_info_init(rdev);
  3538. if (r)
  3539. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3540. }
  3541. static void r100_mc_program(struct radeon_device *rdev)
  3542. {
  3543. struct r100_mc_save save;
  3544. /* Stops all mc clients */
  3545. r100_mc_stop(rdev, &save);
  3546. if (rdev->flags & RADEON_IS_AGP) {
  3547. WREG32(R_00014C_MC_AGP_LOCATION,
  3548. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3549. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3550. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3551. if (rdev->family > CHIP_RV200)
  3552. WREG32(R_00015C_AGP_BASE_2,
  3553. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3554. } else {
  3555. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3556. WREG32(R_000170_AGP_BASE, 0);
  3557. if (rdev->family > CHIP_RV200)
  3558. WREG32(R_00015C_AGP_BASE_2, 0);
  3559. }
  3560. /* Wait for mc idle */
  3561. if (r100_mc_wait_for_idle(rdev))
  3562. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3563. /* Program MC, should be a 32bits limited address space */
  3564. WREG32(R_000148_MC_FB_LOCATION,
  3565. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3566. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3567. r100_mc_resume(rdev, &save);
  3568. }
  3569. void r100_clock_startup(struct radeon_device *rdev)
  3570. {
  3571. u32 tmp;
  3572. if (radeon_dynclks != -1 && radeon_dynclks)
  3573. radeon_legacy_set_clock_gating(rdev, 1);
  3574. /* We need to force on some of the block */
  3575. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3576. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3577. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3578. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3579. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3580. }
  3581. static int r100_startup(struct radeon_device *rdev)
  3582. {
  3583. int r;
  3584. /* set common regs */
  3585. r100_set_common_regs(rdev);
  3586. /* program mc */
  3587. r100_mc_program(rdev);
  3588. /* Resume clock */
  3589. r100_clock_startup(rdev);
  3590. /* Initialize GART (initialize after TTM so we can allocate
  3591. * memory through TTM but finalize after TTM) */
  3592. r100_enable_bm(rdev);
  3593. if (rdev->flags & RADEON_IS_PCI) {
  3594. r = r100_pci_gart_enable(rdev);
  3595. if (r)
  3596. return r;
  3597. }
  3598. /* allocate wb buffer */
  3599. r = radeon_wb_init(rdev);
  3600. if (r)
  3601. return r;
  3602. /* Enable IRQ */
  3603. r100_irq_set(rdev);
  3604. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3605. /* 1M ring buffer */
  3606. r = r100_cp_init(rdev, 1024 * 1024);
  3607. if (r) {
  3608. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3609. return r;
  3610. }
  3611. r = r100_ib_init(rdev);
  3612. if (r) {
  3613. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  3614. return r;
  3615. }
  3616. return 0;
  3617. }
  3618. int r100_resume(struct radeon_device *rdev)
  3619. {
  3620. /* Make sur GART are not working */
  3621. if (rdev->flags & RADEON_IS_PCI)
  3622. r100_pci_gart_disable(rdev);
  3623. /* Resume clock before doing reset */
  3624. r100_clock_startup(rdev);
  3625. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3626. if (radeon_asic_reset(rdev)) {
  3627. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3628. RREG32(R_000E40_RBBM_STATUS),
  3629. RREG32(R_0007C0_CP_STAT));
  3630. }
  3631. /* post */
  3632. radeon_combios_asic_init(rdev->ddev);
  3633. /* Resume clock after posting */
  3634. r100_clock_startup(rdev);
  3635. /* Initialize surface registers */
  3636. radeon_surface_init(rdev);
  3637. return r100_startup(rdev);
  3638. }
  3639. int r100_suspend(struct radeon_device *rdev)
  3640. {
  3641. r100_cp_disable(rdev);
  3642. radeon_wb_disable(rdev);
  3643. r100_irq_disable(rdev);
  3644. if (rdev->flags & RADEON_IS_PCI)
  3645. r100_pci_gart_disable(rdev);
  3646. return 0;
  3647. }
  3648. void r100_fini(struct radeon_device *rdev)
  3649. {
  3650. r100_cp_fini(rdev);
  3651. radeon_wb_fini(rdev);
  3652. r100_ib_fini(rdev);
  3653. radeon_gem_fini(rdev);
  3654. if (rdev->flags & RADEON_IS_PCI)
  3655. r100_pci_gart_fini(rdev);
  3656. radeon_agp_fini(rdev);
  3657. radeon_irq_kms_fini(rdev);
  3658. radeon_fence_driver_fini(rdev);
  3659. radeon_bo_fini(rdev);
  3660. radeon_atombios_fini(rdev);
  3661. kfree(rdev->bios);
  3662. rdev->bios = NULL;
  3663. }
  3664. /*
  3665. * Due to how kexec works, it can leave the hw fully initialised when it
  3666. * boots the new kernel. However doing our init sequence with the CP and
  3667. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3668. * do some quick sanity checks and restore sane values to avoid this
  3669. * problem.
  3670. */
  3671. void r100_restore_sanity(struct radeon_device *rdev)
  3672. {
  3673. u32 tmp;
  3674. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3675. if (tmp) {
  3676. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3677. }
  3678. tmp = RREG32(RADEON_CP_RB_CNTL);
  3679. if (tmp) {
  3680. WREG32(RADEON_CP_RB_CNTL, 0);
  3681. }
  3682. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3683. if (tmp) {
  3684. WREG32(RADEON_SCRATCH_UMSK, 0);
  3685. }
  3686. }
  3687. int r100_init(struct radeon_device *rdev)
  3688. {
  3689. int r;
  3690. /* Register debugfs file specific to this group of asics */
  3691. r100_debugfs(rdev);
  3692. /* Disable VGA */
  3693. r100_vga_render_disable(rdev);
  3694. /* Initialize scratch registers */
  3695. radeon_scratch_init(rdev);
  3696. /* Initialize surface registers */
  3697. radeon_surface_init(rdev);
  3698. /* sanity check some register to avoid hangs like after kexec */
  3699. r100_restore_sanity(rdev);
  3700. /* TODO: disable VGA need to use VGA request */
  3701. /* BIOS*/
  3702. if (!radeon_get_bios(rdev)) {
  3703. if (ASIC_IS_AVIVO(rdev))
  3704. return -EINVAL;
  3705. }
  3706. if (rdev->is_atom_bios) {
  3707. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3708. return -EINVAL;
  3709. } else {
  3710. r = radeon_combios_init(rdev);
  3711. if (r)
  3712. return r;
  3713. }
  3714. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3715. if (radeon_asic_reset(rdev)) {
  3716. dev_warn(rdev->dev,
  3717. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3718. RREG32(R_000E40_RBBM_STATUS),
  3719. RREG32(R_0007C0_CP_STAT));
  3720. }
  3721. /* check if cards are posted or not */
  3722. if (radeon_boot_test_post_card(rdev) == false)
  3723. return -EINVAL;
  3724. /* Set asic errata */
  3725. r100_errata(rdev);
  3726. /* Initialize clocks */
  3727. radeon_get_clock_info(rdev->ddev);
  3728. /* initialize AGP */
  3729. if (rdev->flags & RADEON_IS_AGP) {
  3730. r = radeon_agp_init(rdev);
  3731. if (r) {
  3732. radeon_agp_disable(rdev);
  3733. }
  3734. }
  3735. /* initialize VRAM */
  3736. r100_mc_init(rdev);
  3737. /* Fence driver */
  3738. r = radeon_fence_driver_init(rdev);
  3739. if (r)
  3740. return r;
  3741. r = radeon_irq_kms_init(rdev);
  3742. if (r)
  3743. return r;
  3744. /* Memory manager */
  3745. r = radeon_bo_init(rdev);
  3746. if (r)
  3747. return r;
  3748. if (rdev->flags & RADEON_IS_PCI) {
  3749. r = r100_pci_gart_init(rdev);
  3750. if (r)
  3751. return r;
  3752. }
  3753. r100_set_safe_registers(rdev);
  3754. rdev->accel_working = true;
  3755. r = r100_startup(rdev);
  3756. if (r) {
  3757. /* Somethings want wront with the accel init stop accel */
  3758. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3759. r100_cp_fini(rdev);
  3760. radeon_wb_fini(rdev);
  3761. r100_ib_fini(rdev);
  3762. radeon_irq_kms_fini(rdev);
  3763. if (rdev->flags & RADEON_IS_PCI)
  3764. r100_pci_gart_fini(rdev);
  3765. rdev->accel_working = false;
  3766. }
  3767. return 0;
  3768. }
  3769. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3770. {
  3771. if (reg < rdev->rmmio_size)
  3772. return readl(((void __iomem *)rdev->rmmio) + reg);
  3773. else {
  3774. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3775. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3776. }
  3777. }
  3778. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3779. {
  3780. if (reg < rdev->rmmio_size)
  3781. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3782. else {
  3783. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3784. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3785. }
  3786. }
  3787. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3788. {
  3789. if (reg < rdev->rio_mem_size)
  3790. return ioread32(rdev->rio_mem + reg);
  3791. else {
  3792. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3793. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3794. }
  3795. }
  3796. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3797. {
  3798. if (reg < rdev->rio_mem_size)
  3799. iowrite32(v, rdev->rio_mem + reg);
  3800. else {
  3801. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3802. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3803. }
  3804. }