iommu.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233
  1. /*
  2. * IOMMU implementation for Cell Broadband Processor Architecture
  3. *
  4. * (C) Copyright IBM Corporation 2006-2008
  5. *
  6. * Author: Jeremy Kerr <jk@ozlabs.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #undef DEBUG
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/notifier.h>
  27. #include <linux/of.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/slab.h>
  30. #include <linux/memblock.h>
  31. #include <asm/prom.h>
  32. #include <asm/iommu.h>
  33. #include <asm/machdep.h>
  34. #include <asm/pci-bridge.h>
  35. #include <asm/udbg.h>
  36. #include <asm/firmware.h>
  37. #include <asm/cell-regs.h>
  38. #include "interrupt.h"
  39. /* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
  40. * instead of leaving them mapped to some dummy page. This can be
  41. * enabled once the appropriate workarounds for spider bugs have
  42. * been enabled
  43. */
  44. #define CELL_IOMMU_REAL_UNMAP
  45. /* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
  46. * IO PTEs based on the transfer direction. That can be enabled
  47. * once spider-net has been fixed to pass the correct direction
  48. * to the DMA mapping functions
  49. */
  50. #define CELL_IOMMU_STRICT_PROTECTION
  51. #define NR_IOMMUS 2
  52. /* IOC mmap registers */
  53. #define IOC_Reg_Size 0x2000
  54. #define IOC_IOPT_CacheInvd 0x908
  55. #define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
  56. #define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
  57. #define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
  58. #define IOC_IOST_Origin 0x918
  59. #define IOC_IOST_Origin_E 0x8000000000000000ul
  60. #define IOC_IOST_Origin_HW 0x0000000000000800ul
  61. #define IOC_IOST_Origin_HL 0x0000000000000400ul
  62. #define IOC_IO_ExcpStat 0x920
  63. #define IOC_IO_ExcpStat_V 0x8000000000000000ul
  64. #define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
  65. #define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
  66. #define IOC_IO_ExcpStat_SPF_P 0x2000000000000000ul
  67. #define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
  68. #define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
  69. #define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
  70. #define IOC_IO_ExcpMask 0x928
  71. #define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
  72. #define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
  73. #define IOC_IOCmd_Offset 0x1000
  74. #define IOC_IOCmd_Cfg 0xc00
  75. #define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
  76. /* Segment table entries */
  77. #define IOSTE_V 0x8000000000000000ul /* valid */
  78. #define IOSTE_H 0x4000000000000000ul /* cache hint */
  79. #define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
  80. #define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
  81. #define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
  82. #define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
  83. #define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
  84. #define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
  85. #define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
  86. /* IOMMU sizing */
  87. #define IO_SEGMENT_SHIFT 28
  88. #define IO_PAGENO_BITS(shift) (IO_SEGMENT_SHIFT - (shift))
  89. /* The high bit needs to be set on every DMA address */
  90. #define SPIDER_DMA_OFFSET 0x80000000ul
  91. struct iommu_window {
  92. struct list_head list;
  93. struct cbe_iommu *iommu;
  94. unsigned long offset;
  95. unsigned long size;
  96. unsigned int ioid;
  97. struct iommu_table table;
  98. };
  99. #define NAMESIZE 8
  100. struct cbe_iommu {
  101. int nid;
  102. char name[NAMESIZE];
  103. void __iomem *xlate_regs;
  104. void __iomem *cmd_regs;
  105. unsigned long *stab;
  106. unsigned long *ptab;
  107. void *pad_page;
  108. struct list_head windows;
  109. };
  110. /* Static array of iommus, one per node
  111. * each contains a list of windows, keyed from dma_window property
  112. * - on bus setup, look for a matching window, or create one
  113. * - on dev setup, assign iommu_table ptr
  114. */
  115. static struct cbe_iommu iommus[NR_IOMMUS];
  116. static int cbe_nr_iommus;
  117. static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
  118. long n_ptes)
  119. {
  120. u64 __iomem *reg;
  121. u64 val;
  122. long n;
  123. reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
  124. while (n_ptes > 0) {
  125. /* we can invalidate up to 1 << 11 PTEs at once */
  126. n = min(n_ptes, 1l << 11);
  127. val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
  128. | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
  129. | IOC_IOPT_CacheInvd_Busy;
  130. out_be64(reg, val);
  131. while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
  132. ;
  133. n_ptes -= n;
  134. pte += n;
  135. }
  136. }
  137. static int tce_build_cell(struct iommu_table *tbl, long index, long npages,
  138. unsigned long uaddr, enum dma_data_direction direction,
  139. struct dma_attrs *attrs)
  140. {
  141. int i;
  142. unsigned long *io_pte, base_pte;
  143. struct iommu_window *window =
  144. container_of(tbl, struct iommu_window, table);
  145. /* implementing proper protection causes problems with the spidernet
  146. * driver - check mapping directions later, but allow read & write by
  147. * default for now.*/
  148. #ifdef CELL_IOMMU_STRICT_PROTECTION
  149. /* to avoid referencing a global, we use a trick here to setup the
  150. * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
  151. * together for each of the 3 supported direction values. It is then
  152. * shifted left so that the fields matching the desired direction
  153. * lands on the appropriate bits, and other bits are masked out.
  154. */
  155. const unsigned long prot = 0xc48;
  156. base_pte =
  157. ((prot << (52 + 4 * direction)) &
  158. (CBE_IOPTE_PP_W | CBE_IOPTE_PP_R)) |
  159. CBE_IOPTE_M | CBE_IOPTE_SO_RW |
  160. (window->ioid & CBE_IOPTE_IOID_Mask);
  161. #else
  162. base_pte = CBE_IOPTE_PP_W | CBE_IOPTE_PP_R | CBE_IOPTE_M |
  163. CBE_IOPTE_SO_RW | (window->ioid & CBE_IOPTE_IOID_Mask);
  164. #endif
  165. if (unlikely(dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)))
  166. base_pte &= ~CBE_IOPTE_SO_RW;
  167. io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset);
  168. for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE)
  169. io_pte[i] = base_pte | (__pa(uaddr) & CBE_IOPTE_RPN_Mask);
  170. mb();
  171. invalidate_tce_cache(window->iommu, io_pte, npages);
  172. pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
  173. index, npages, direction, base_pte);
  174. return 0;
  175. }
  176. static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
  177. {
  178. int i;
  179. unsigned long *io_pte, pte;
  180. struct iommu_window *window =
  181. container_of(tbl, struct iommu_window, table);
  182. pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
  183. #ifdef CELL_IOMMU_REAL_UNMAP
  184. pte = 0;
  185. #else
  186. /* spider bridge does PCI reads after freeing - insert a mapping
  187. * to a scratch page instead of an invalid entry */
  188. pte = CBE_IOPTE_PP_R | CBE_IOPTE_M | CBE_IOPTE_SO_RW |
  189. __pa(window->iommu->pad_page) |
  190. (window->ioid & CBE_IOPTE_IOID_Mask);
  191. #endif
  192. io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset);
  193. for (i = 0; i < npages; i++)
  194. io_pte[i] = pte;
  195. mb();
  196. invalidate_tce_cache(window->iommu, io_pte, npages);
  197. }
  198. static irqreturn_t ioc_interrupt(int irq, void *data)
  199. {
  200. unsigned long stat, spf;
  201. struct cbe_iommu *iommu = data;
  202. stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
  203. spf = stat & IOC_IO_ExcpStat_SPF_Mask;
  204. /* Might want to rate limit it */
  205. printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
  206. printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
  207. !!(stat & IOC_IO_ExcpStat_V),
  208. (spf == IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
  209. (spf == IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
  210. (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
  211. (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
  212. printk(KERN_ERR " page=0x%016lx\n",
  213. stat & IOC_IO_ExcpStat_ADDR_Mask);
  214. /* clear interrupt */
  215. stat &= ~IOC_IO_ExcpStat_V;
  216. out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
  217. return IRQ_HANDLED;
  218. }
  219. static int cell_iommu_find_ioc(int nid, unsigned long *base)
  220. {
  221. struct device_node *np;
  222. struct resource r;
  223. *base = 0;
  224. /* First look for new style /be nodes */
  225. for_each_node_by_name(np, "ioc") {
  226. if (of_node_to_nid(np) != nid)
  227. continue;
  228. if (of_address_to_resource(np, 0, &r)) {
  229. printk(KERN_ERR "iommu: can't get address for %s\n",
  230. np->full_name);
  231. continue;
  232. }
  233. *base = r.start;
  234. of_node_put(np);
  235. return 0;
  236. }
  237. /* Ok, let's try the old way */
  238. for_each_node_by_type(np, "cpu") {
  239. const unsigned int *nidp;
  240. const unsigned long *tmp;
  241. nidp = of_get_property(np, "node-id", NULL);
  242. if (nidp && *nidp == nid) {
  243. tmp = of_get_property(np, "ioc-translation", NULL);
  244. if (tmp) {
  245. *base = *tmp;
  246. of_node_put(np);
  247. return 0;
  248. }
  249. }
  250. }
  251. return -ENODEV;
  252. }
  253. static void cell_iommu_setup_stab(struct cbe_iommu *iommu,
  254. unsigned long dbase, unsigned long dsize,
  255. unsigned long fbase, unsigned long fsize)
  256. {
  257. struct page *page;
  258. unsigned long segments, stab_size;
  259. segments = max(dbase + dsize, fbase + fsize) >> IO_SEGMENT_SHIFT;
  260. pr_debug("%s: iommu[%d]: segments: %lu\n",
  261. __func__, iommu->nid, segments);
  262. /* set up the segment table */
  263. stab_size = segments * sizeof(unsigned long);
  264. page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size));
  265. BUG_ON(!page);
  266. iommu->stab = page_address(page);
  267. memset(iommu->stab, 0, stab_size);
  268. }
  269. static unsigned long *cell_iommu_alloc_ptab(struct cbe_iommu *iommu,
  270. unsigned long base, unsigned long size, unsigned long gap_base,
  271. unsigned long gap_size, unsigned long page_shift)
  272. {
  273. struct page *page;
  274. int i;
  275. unsigned long reg, segments, pages_per_segment, ptab_size,
  276. n_pte_pages, start_seg, *ptab;
  277. start_seg = base >> IO_SEGMENT_SHIFT;
  278. segments = size >> IO_SEGMENT_SHIFT;
  279. pages_per_segment = 1ull << IO_PAGENO_BITS(page_shift);
  280. /* PTEs for each segment must start on a 4K bounday */
  281. pages_per_segment = max(pages_per_segment,
  282. (1 << 12) / sizeof(unsigned long));
  283. ptab_size = segments * pages_per_segment * sizeof(unsigned long);
  284. pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __func__,
  285. iommu->nid, ptab_size, get_order(ptab_size));
  286. page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
  287. BUG_ON(!page);
  288. ptab = page_address(page);
  289. memset(ptab, 0, ptab_size);
  290. /* number of 4K pages needed for a page table */
  291. n_pte_pages = (pages_per_segment * sizeof(unsigned long)) >> 12;
  292. pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
  293. __func__, iommu->nid, iommu->stab, ptab,
  294. n_pte_pages);
  295. /* initialise the STEs */
  296. reg = IOSTE_V | ((n_pte_pages - 1) << 5);
  297. switch (page_shift) {
  298. case 12: reg |= IOSTE_PS_4K; break;
  299. case 16: reg |= IOSTE_PS_64K; break;
  300. case 20: reg |= IOSTE_PS_1M; break;
  301. case 24: reg |= IOSTE_PS_16M; break;
  302. default: BUG();
  303. }
  304. gap_base = gap_base >> IO_SEGMENT_SHIFT;
  305. gap_size = gap_size >> IO_SEGMENT_SHIFT;
  306. pr_debug("Setting up IOMMU stab:\n");
  307. for (i = start_seg; i < (start_seg + segments); i++) {
  308. if (i >= gap_base && i < (gap_base + gap_size)) {
  309. pr_debug("\toverlap at %d, skipping\n", i);
  310. continue;
  311. }
  312. iommu->stab[i] = reg | (__pa(ptab) + (n_pte_pages << 12) *
  313. (i - start_seg));
  314. pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
  315. }
  316. return ptab;
  317. }
  318. static void cell_iommu_enable_hardware(struct cbe_iommu *iommu)
  319. {
  320. int ret;
  321. unsigned long reg, xlate_base;
  322. unsigned int virq;
  323. if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
  324. panic("%s: missing IOC register mappings for node %d\n",
  325. __func__, iommu->nid);
  326. iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
  327. iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
  328. /* ensure that the STEs have updated */
  329. mb();
  330. /* setup interrupts for the iommu. */
  331. reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
  332. out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
  333. reg & ~IOC_IO_ExcpStat_V);
  334. out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
  335. IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
  336. virq = irq_create_mapping(NULL,
  337. IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
  338. BUG_ON(virq == NO_IRQ);
  339. ret = request_irq(virq, ioc_interrupt, 0, iommu->name, iommu);
  340. BUG_ON(ret);
  341. /* set the IOC segment table origin register (and turn on the iommu) */
  342. reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
  343. out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
  344. in_be64(iommu->xlate_regs + IOC_IOST_Origin);
  345. /* turn on IO translation */
  346. reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
  347. out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
  348. }
  349. static void cell_iommu_setup_hardware(struct cbe_iommu *iommu,
  350. unsigned long base, unsigned long size)
  351. {
  352. cell_iommu_setup_stab(iommu, base, size, 0, 0);
  353. iommu->ptab = cell_iommu_alloc_ptab(iommu, base, size, 0, 0,
  354. IOMMU_PAGE_SHIFT);
  355. cell_iommu_enable_hardware(iommu);
  356. }
  357. #if 0/* Unused for now */
  358. static struct iommu_window *find_window(struct cbe_iommu *iommu,
  359. unsigned long offset, unsigned long size)
  360. {
  361. struct iommu_window *window;
  362. /* todo: check for overlapping (but not equal) windows) */
  363. list_for_each_entry(window, &(iommu->windows), list) {
  364. if (window->offset == offset && window->size == size)
  365. return window;
  366. }
  367. return NULL;
  368. }
  369. #endif
  370. static inline u32 cell_iommu_get_ioid(struct device_node *np)
  371. {
  372. const u32 *ioid;
  373. ioid = of_get_property(np, "ioid", NULL);
  374. if (ioid == NULL) {
  375. printk(KERN_WARNING "iommu: missing ioid for %s using 0\n",
  376. np->full_name);
  377. return 0;
  378. }
  379. return *ioid;
  380. }
  381. static struct iommu_window * __init
  382. cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
  383. unsigned long offset, unsigned long size,
  384. unsigned long pte_offset)
  385. {
  386. struct iommu_window *window;
  387. struct page *page;
  388. u32 ioid;
  389. ioid = cell_iommu_get_ioid(np);
  390. window = kzalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
  391. BUG_ON(window == NULL);
  392. window->offset = offset;
  393. window->size = size;
  394. window->ioid = ioid;
  395. window->iommu = iommu;
  396. window->table.it_blocksize = 16;
  397. window->table.it_base = (unsigned long)iommu->ptab;
  398. window->table.it_index = iommu->nid;
  399. window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) + pte_offset;
  400. window->table.it_size = size >> IOMMU_PAGE_SHIFT;
  401. iommu_init_table(&window->table, iommu->nid);
  402. pr_debug("\tioid %d\n", window->ioid);
  403. pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
  404. pr_debug("\tbase 0x%016lx\n", window->table.it_base);
  405. pr_debug("\toffset 0x%lx\n", window->table.it_offset);
  406. pr_debug("\tsize %ld\n", window->table.it_size);
  407. list_add(&window->list, &iommu->windows);
  408. if (offset != 0)
  409. return window;
  410. /* We need to map and reserve the first IOMMU page since it's used
  411. * by the spider workaround. In theory, we only need to do that when
  412. * running on spider but it doesn't really matter.
  413. *
  414. * This code also assumes that we have a window that starts at 0,
  415. * which is the case on all spider based blades.
  416. */
  417. page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
  418. BUG_ON(!page);
  419. iommu->pad_page = page_address(page);
  420. clear_page(iommu->pad_page);
  421. __set_bit(0, window->table.it_map);
  422. tce_build_cell(&window->table, window->table.it_offset, 1,
  423. (unsigned long)iommu->pad_page, DMA_TO_DEVICE, NULL);
  424. window->table.it_hint = window->table.it_blocksize;
  425. return window;
  426. }
  427. static struct cbe_iommu *cell_iommu_for_node(int nid)
  428. {
  429. int i;
  430. for (i = 0; i < cbe_nr_iommus; i++)
  431. if (iommus[i].nid == nid)
  432. return &iommus[i];
  433. return NULL;
  434. }
  435. static unsigned long cell_dma_direct_offset;
  436. static unsigned long dma_iommu_fixed_base;
  437. /* iommu_fixed_is_weak is set if booted with iommu_fixed=weak */
  438. static int iommu_fixed_is_weak;
  439. static struct iommu_table *cell_get_iommu_table(struct device *dev)
  440. {
  441. struct iommu_window *window;
  442. struct cbe_iommu *iommu;
  443. /* Current implementation uses the first window available in that
  444. * node's iommu. We -might- do something smarter later though it may
  445. * never be necessary
  446. */
  447. iommu = cell_iommu_for_node(dev_to_node(dev));
  448. if (iommu == NULL || list_empty(&iommu->windows)) {
  449. printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n",
  450. dev->of_node ? dev->of_node->full_name : "?",
  451. dev_to_node(dev));
  452. return NULL;
  453. }
  454. window = list_entry(iommu->windows.next, struct iommu_window, list);
  455. return &window->table;
  456. }
  457. /* A coherent allocation implies strong ordering */
  458. static void *dma_fixed_alloc_coherent(struct device *dev, size_t size,
  459. dma_addr_t *dma_handle, gfp_t flag)
  460. {
  461. if (iommu_fixed_is_weak)
  462. return iommu_alloc_coherent(dev, cell_get_iommu_table(dev),
  463. size, dma_handle,
  464. device_to_mask(dev), flag,
  465. dev_to_node(dev));
  466. else
  467. return dma_direct_ops.alloc_coherent(dev, size, dma_handle,
  468. flag);
  469. }
  470. static void dma_fixed_free_coherent(struct device *dev, size_t size,
  471. void *vaddr, dma_addr_t dma_handle)
  472. {
  473. if (iommu_fixed_is_weak)
  474. iommu_free_coherent(cell_get_iommu_table(dev), size, vaddr,
  475. dma_handle);
  476. else
  477. dma_direct_ops.free_coherent(dev, size, vaddr, dma_handle);
  478. }
  479. static dma_addr_t dma_fixed_map_page(struct device *dev, struct page *page,
  480. unsigned long offset, size_t size,
  481. enum dma_data_direction direction,
  482. struct dma_attrs *attrs)
  483. {
  484. if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs))
  485. return dma_direct_ops.map_page(dev, page, offset, size,
  486. direction, attrs);
  487. else
  488. return iommu_map_page(dev, cell_get_iommu_table(dev), page,
  489. offset, size, device_to_mask(dev),
  490. direction, attrs);
  491. }
  492. static void dma_fixed_unmap_page(struct device *dev, dma_addr_t dma_addr,
  493. size_t size, enum dma_data_direction direction,
  494. struct dma_attrs *attrs)
  495. {
  496. if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs))
  497. dma_direct_ops.unmap_page(dev, dma_addr, size, direction,
  498. attrs);
  499. else
  500. iommu_unmap_page(cell_get_iommu_table(dev), dma_addr, size,
  501. direction, attrs);
  502. }
  503. static int dma_fixed_map_sg(struct device *dev, struct scatterlist *sg,
  504. int nents, enum dma_data_direction direction,
  505. struct dma_attrs *attrs)
  506. {
  507. if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs))
  508. return dma_direct_ops.map_sg(dev, sg, nents, direction, attrs);
  509. else
  510. return iommu_map_sg(dev, cell_get_iommu_table(dev), sg, nents,
  511. device_to_mask(dev), direction, attrs);
  512. }
  513. static void dma_fixed_unmap_sg(struct device *dev, struct scatterlist *sg,
  514. int nents, enum dma_data_direction direction,
  515. struct dma_attrs *attrs)
  516. {
  517. if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs))
  518. dma_direct_ops.unmap_sg(dev, sg, nents, direction, attrs);
  519. else
  520. iommu_unmap_sg(cell_get_iommu_table(dev), sg, nents, direction,
  521. attrs);
  522. }
  523. static int dma_fixed_dma_supported(struct device *dev, u64 mask)
  524. {
  525. return mask == DMA_BIT_MASK(64);
  526. }
  527. static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask);
  528. struct dma_map_ops dma_iommu_fixed_ops = {
  529. .alloc_coherent = dma_fixed_alloc_coherent,
  530. .free_coherent = dma_fixed_free_coherent,
  531. .map_sg = dma_fixed_map_sg,
  532. .unmap_sg = dma_fixed_unmap_sg,
  533. .dma_supported = dma_fixed_dma_supported,
  534. .set_dma_mask = dma_set_mask_and_switch,
  535. .map_page = dma_fixed_map_page,
  536. .unmap_page = dma_fixed_unmap_page,
  537. };
  538. static void cell_dma_dev_setup_fixed(struct device *dev);
  539. static void cell_dma_dev_setup(struct device *dev)
  540. {
  541. /* Order is important here, these are not mutually exclusive */
  542. if (get_dma_ops(dev) == &dma_iommu_fixed_ops)
  543. cell_dma_dev_setup_fixed(dev);
  544. else if (get_pci_dma_ops() == &dma_iommu_ops)
  545. set_iommu_table_base(dev, cell_get_iommu_table(dev));
  546. else if (get_pci_dma_ops() == &dma_direct_ops)
  547. set_dma_offset(dev, cell_dma_direct_offset);
  548. else
  549. BUG();
  550. }
  551. static void cell_pci_dma_dev_setup(struct pci_dev *dev)
  552. {
  553. cell_dma_dev_setup(&dev->dev);
  554. }
  555. static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
  556. void *data)
  557. {
  558. struct device *dev = data;
  559. /* We are only intereted in device addition */
  560. if (action != BUS_NOTIFY_ADD_DEVICE)
  561. return 0;
  562. /* We use the PCI DMA ops */
  563. dev->archdata.dma_ops = get_pci_dma_ops();
  564. cell_dma_dev_setup(dev);
  565. return 0;
  566. }
  567. static struct notifier_block cell_of_bus_notifier = {
  568. .notifier_call = cell_of_bus_notify
  569. };
  570. static int __init cell_iommu_get_window(struct device_node *np,
  571. unsigned long *base,
  572. unsigned long *size)
  573. {
  574. const void *dma_window;
  575. unsigned long index;
  576. /* Use ibm,dma-window if available, else, hard code ! */
  577. dma_window = of_get_property(np, "ibm,dma-window", NULL);
  578. if (dma_window == NULL) {
  579. *base = 0;
  580. *size = 0x80000000u;
  581. return -ENODEV;
  582. }
  583. of_parse_dma_window(np, dma_window, &index, base, size);
  584. return 0;
  585. }
  586. static struct cbe_iommu * __init cell_iommu_alloc(struct device_node *np)
  587. {
  588. struct cbe_iommu *iommu;
  589. int nid, i;
  590. /* Get node ID */
  591. nid = of_node_to_nid(np);
  592. if (nid < 0) {
  593. printk(KERN_ERR "iommu: failed to get node for %s\n",
  594. np->full_name);
  595. return NULL;
  596. }
  597. pr_debug("iommu: setting up iommu for node %d (%s)\n",
  598. nid, np->full_name);
  599. /* XXX todo: If we can have multiple windows on the same IOMMU, which
  600. * isn't the case today, we probably want here to check wether the
  601. * iommu for that node is already setup.
  602. * However, there might be issue with getting the size right so let's
  603. * ignore that for now. We might want to completely get rid of the
  604. * multiple window support since the cell iommu supports per-page ioids
  605. */
  606. if (cbe_nr_iommus >= NR_IOMMUS) {
  607. printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n",
  608. np->full_name);
  609. return NULL;
  610. }
  611. /* Init base fields */
  612. i = cbe_nr_iommus++;
  613. iommu = &iommus[i];
  614. iommu->stab = NULL;
  615. iommu->nid = nid;
  616. snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
  617. INIT_LIST_HEAD(&iommu->windows);
  618. return iommu;
  619. }
  620. static void __init cell_iommu_init_one(struct device_node *np,
  621. unsigned long offset)
  622. {
  623. struct cbe_iommu *iommu;
  624. unsigned long base, size;
  625. iommu = cell_iommu_alloc(np);
  626. if (!iommu)
  627. return;
  628. /* Obtain a window for it */
  629. cell_iommu_get_window(np, &base, &size);
  630. pr_debug("\ttranslating window 0x%lx...0x%lx\n",
  631. base, base + size - 1);
  632. /* Initialize the hardware */
  633. cell_iommu_setup_hardware(iommu, base, size);
  634. /* Setup the iommu_table */
  635. cell_iommu_setup_window(iommu, np, base, size,
  636. offset >> IOMMU_PAGE_SHIFT);
  637. }
  638. static void __init cell_disable_iommus(void)
  639. {
  640. int node;
  641. unsigned long base, val;
  642. void __iomem *xregs, *cregs;
  643. /* Make sure IOC translation is disabled on all nodes */
  644. for_each_online_node(node) {
  645. if (cell_iommu_find_ioc(node, &base))
  646. continue;
  647. xregs = ioremap(base, IOC_Reg_Size);
  648. if (xregs == NULL)
  649. continue;
  650. cregs = xregs + IOC_IOCmd_Offset;
  651. pr_debug("iommu: cleaning up iommu on node %d\n", node);
  652. out_be64(xregs + IOC_IOST_Origin, 0);
  653. (void)in_be64(xregs + IOC_IOST_Origin);
  654. val = in_be64(cregs + IOC_IOCmd_Cfg);
  655. val &= ~IOC_IOCmd_Cfg_TE;
  656. out_be64(cregs + IOC_IOCmd_Cfg, val);
  657. (void)in_be64(cregs + IOC_IOCmd_Cfg);
  658. iounmap(xregs);
  659. }
  660. }
  661. static int __init cell_iommu_init_disabled(void)
  662. {
  663. struct device_node *np = NULL;
  664. unsigned long base = 0, size;
  665. /* When no iommu is present, we use direct DMA ops */
  666. set_pci_dma_ops(&dma_direct_ops);
  667. /* First make sure all IOC translation is turned off */
  668. cell_disable_iommus();
  669. /* If we have no Axon, we set up the spider DMA magic offset */
  670. if (of_find_node_by_name(NULL, "axon") == NULL)
  671. cell_dma_direct_offset = SPIDER_DMA_OFFSET;
  672. /* Now we need to check to see where the memory is mapped
  673. * in PCI space. We assume that all busses use the same dma
  674. * window which is always the case so far on Cell, thus we
  675. * pick up the first pci-internal node we can find and check
  676. * the DMA window from there.
  677. */
  678. for_each_node_by_name(np, "axon") {
  679. if (np->parent == NULL || np->parent->parent != NULL)
  680. continue;
  681. if (cell_iommu_get_window(np, &base, &size) == 0)
  682. break;
  683. }
  684. if (np == NULL) {
  685. for_each_node_by_name(np, "pci-internal") {
  686. if (np->parent == NULL || np->parent->parent != NULL)
  687. continue;
  688. if (cell_iommu_get_window(np, &base, &size) == 0)
  689. break;
  690. }
  691. }
  692. of_node_put(np);
  693. /* If we found a DMA window, we check if it's big enough to enclose
  694. * all of physical memory. If not, we force enable IOMMU
  695. */
  696. if (np && size < memblock_end_of_DRAM()) {
  697. printk(KERN_WARNING "iommu: force-enabled, dma window"
  698. " (%ldMB) smaller than total memory (%lldMB)\n",
  699. size >> 20, memblock_end_of_DRAM() >> 20);
  700. return -ENODEV;
  701. }
  702. cell_dma_direct_offset += base;
  703. if (cell_dma_direct_offset != 0)
  704. ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
  705. printk("iommu: disabled, direct DMA offset is 0x%lx\n",
  706. cell_dma_direct_offset);
  707. return 0;
  708. }
  709. /*
  710. * Fixed IOMMU mapping support
  711. *
  712. * This code adds support for setting up a fixed IOMMU mapping on certain
  713. * cell machines. For 64-bit devices this avoids the performance overhead of
  714. * mapping and unmapping pages at runtime. 32-bit devices are unable to use
  715. * the fixed mapping.
  716. *
  717. * The fixed mapping is established at boot, and maps all of physical memory
  718. * 1:1 into device space at some offset. On machines with < 30 GB of memory
  719. * we setup the fixed mapping immediately above the normal IOMMU window.
  720. *
  721. * For example a machine with 4GB of memory would end up with the normal
  722. * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In
  723. * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to
  724. * 3GB, plus any offset required by firmware. The firmware offset is encoded
  725. * in the "dma-ranges" property.
  726. *
  727. * On machines with 30GB or more of memory, we are unable to place the fixed
  728. * mapping above the normal IOMMU window as we would run out of address space.
  729. * Instead we move the normal IOMMU window to coincide with the hash page
  730. * table, this region does not need to be part of the fixed mapping as no
  731. * device should ever be DMA'ing to it. We then setup the fixed mapping
  732. * from 0 to 32GB.
  733. */
  734. static u64 cell_iommu_get_fixed_address(struct device *dev)
  735. {
  736. u64 cpu_addr, size, best_size, dev_addr = OF_BAD_ADDR;
  737. struct device_node *np;
  738. const u32 *ranges = NULL;
  739. int i, len, best, naddr, nsize, pna, range_size;
  740. np = of_node_get(dev->of_node);
  741. while (1) {
  742. naddr = of_n_addr_cells(np);
  743. nsize = of_n_size_cells(np);
  744. np = of_get_next_parent(np);
  745. if (!np)
  746. break;
  747. ranges = of_get_property(np, "dma-ranges", &len);
  748. /* Ignore empty ranges, they imply no translation required */
  749. if (ranges && len > 0)
  750. break;
  751. }
  752. if (!ranges) {
  753. dev_dbg(dev, "iommu: no dma-ranges found\n");
  754. goto out;
  755. }
  756. len /= sizeof(u32);
  757. pna = of_n_addr_cells(np);
  758. range_size = naddr + nsize + pna;
  759. /* dma-ranges format:
  760. * child addr : naddr cells
  761. * parent addr : pna cells
  762. * size : nsize cells
  763. */
  764. for (i = 0, best = -1, best_size = 0; i < len; i += range_size) {
  765. cpu_addr = of_translate_dma_address(np, ranges + i + naddr);
  766. size = of_read_number(ranges + i + naddr + pna, nsize);
  767. if (cpu_addr == 0 && size > best_size) {
  768. best = i;
  769. best_size = size;
  770. }
  771. }
  772. if (best >= 0) {
  773. dev_addr = of_read_number(ranges + best, naddr);
  774. } else
  775. dev_dbg(dev, "iommu: no suitable range found!\n");
  776. out:
  777. of_node_put(np);
  778. return dev_addr;
  779. }
  780. static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask)
  781. {
  782. if (!dev->dma_mask || !dma_supported(dev, dma_mask))
  783. return -EIO;
  784. if (dma_mask == DMA_BIT_MASK(64) &&
  785. cell_iommu_get_fixed_address(dev) != OF_BAD_ADDR)
  786. {
  787. dev_dbg(dev, "iommu: 64-bit OK, using fixed ops\n");
  788. set_dma_ops(dev, &dma_iommu_fixed_ops);
  789. } else {
  790. dev_dbg(dev, "iommu: not 64-bit, using default ops\n");
  791. set_dma_ops(dev, get_pci_dma_ops());
  792. }
  793. cell_dma_dev_setup(dev);
  794. *dev->dma_mask = dma_mask;
  795. return 0;
  796. }
  797. static void cell_dma_dev_setup_fixed(struct device *dev)
  798. {
  799. u64 addr;
  800. addr = cell_iommu_get_fixed_address(dev) + dma_iommu_fixed_base;
  801. set_dma_offset(dev, addr);
  802. dev_dbg(dev, "iommu: fixed addr = %llx\n", addr);
  803. }
  804. static void insert_16M_pte(unsigned long addr, unsigned long *ptab,
  805. unsigned long base_pte)
  806. {
  807. unsigned long segment, offset;
  808. segment = addr >> IO_SEGMENT_SHIFT;
  809. offset = (addr >> 24) - (segment << IO_PAGENO_BITS(24));
  810. ptab = ptab + (segment * (1 << 12) / sizeof(unsigned long));
  811. pr_debug("iommu: addr %lx ptab %p segment %lx offset %lx\n",
  812. addr, ptab, segment, offset);
  813. ptab[offset] = base_pte | (__pa(addr) & CBE_IOPTE_RPN_Mask);
  814. }
  815. static void cell_iommu_setup_fixed_ptab(struct cbe_iommu *iommu,
  816. struct device_node *np, unsigned long dbase, unsigned long dsize,
  817. unsigned long fbase, unsigned long fsize)
  818. {
  819. unsigned long base_pte, uaddr, ioaddr, *ptab;
  820. ptab = cell_iommu_alloc_ptab(iommu, fbase, fsize, dbase, dsize, 24);
  821. dma_iommu_fixed_base = fbase;
  822. pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize, fbase);
  823. base_pte = CBE_IOPTE_PP_W | CBE_IOPTE_PP_R | CBE_IOPTE_M |
  824. (cell_iommu_get_ioid(np) & CBE_IOPTE_IOID_Mask);
  825. if (iommu_fixed_is_weak)
  826. pr_info("IOMMU: Using weak ordering for fixed mapping\n");
  827. else {
  828. pr_info("IOMMU: Using strong ordering for fixed mapping\n");
  829. base_pte |= CBE_IOPTE_SO_RW;
  830. }
  831. for (uaddr = 0; uaddr < fsize; uaddr += (1 << 24)) {
  832. /* Don't touch the dynamic region */
  833. ioaddr = uaddr + fbase;
  834. if (ioaddr >= dbase && ioaddr < (dbase + dsize)) {
  835. pr_debug("iommu: fixed/dynamic overlap, skipping\n");
  836. continue;
  837. }
  838. insert_16M_pte(uaddr, ptab, base_pte);
  839. }
  840. mb();
  841. }
  842. static int __init cell_iommu_fixed_mapping_init(void)
  843. {
  844. unsigned long dbase, dsize, fbase, fsize, hbase, hend;
  845. struct cbe_iommu *iommu;
  846. struct device_node *np;
  847. /* The fixed mapping is only supported on axon machines */
  848. np = of_find_node_by_name(NULL, "axon");
  849. if (!np) {
  850. pr_debug("iommu: fixed mapping disabled, no axons found\n");
  851. return -1;
  852. }
  853. /* We must have dma-ranges properties for fixed mapping to work */
  854. np = of_find_node_with_property(NULL, "dma-ranges");
  855. of_node_put(np);
  856. if (!np) {
  857. pr_debug("iommu: no dma-ranges found, no fixed mapping\n");
  858. return -1;
  859. }
  860. /* The default setup is to have the fixed mapping sit after the
  861. * dynamic region, so find the top of the largest IOMMU window
  862. * on any axon, then add the size of RAM and that's our max value.
  863. * If that is > 32GB we have to do other shennanigans.
  864. */
  865. fbase = 0;
  866. for_each_node_by_name(np, "axon") {
  867. cell_iommu_get_window(np, &dbase, &dsize);
  868. fbase = max(fbase, dbase + dsize);
  869. }
  870. fbase = _ALIGN_UP(fbase, 1 << IO_SEGMENT_SHIFT);
  871. fsize = memblock_phys_mem_size();
  872. if ((fbase + fsize) <= 0x800000000ul)
  873. hbase = 0; /* use the device tree window */
  874. else {
  875. /* If we're over 32 GB we need to cheat. We can't map all of
  876. * RAM with the fixed mapping, and also fit the dynamic
  877. * region. So try to place the dynamic region where the hash
  878. * table sits, drivers never need to DMA to it, we don't
  879. * need a fixed mapping for that area.
  880. */
  881. if (!htab_address) {
  882. pr_debug("iommu: htab is NULL, on LPAR? Huh?\n");
  883. return -1;
  884. }
  885. hbase = __pa(htab_address);
  886. hend = hbase + htab_size_bytes;
  887. /* The window must start and end on a segment boundary */
  888. if ((hbase != _ALIGN_UP(hbase, 1 << IO_SEGMENT_SHIFT)) ||
  889. (hend != _ALIGN_UP(hend, 1 << IO_SEGMENT_SHIFT))) {
  890. pr_debug("iommu: hash window not segment aligned\n");
  891. return -1;
  892. }
  893. /* Check the hash window fits inside the real DMA window */
  894. for_each_node_by_name(np, "axon") {
  895. cell_iommu_get_window(np, &dbase, &dsize);
  896. if (hbase < dbase || (hend > (dbase + dsize))) {
  897. pr_debug("iommu: hash window doesn't fit in"
  898. "real DMA window\n");
  899. return -1;
  900. }
  901. }
  902. fbase = 0;
  903. }
  904. /* Setup the dynamic regions */
  905. for_each_node_by_name(np, "axon") {
  906. iommu = cell_iommu_alloc(np);
  907. BUG_ON(!iommu);
  908. if (hbase == 0)
  909. cell_iommu_get_window(np, &dbase, &dsize);
  910. else {
  911. dbase = hbase;
  912. dsize = htab_size_bytes;
  913. }
  914. printk(KERN_DEBUG "iommu: node %d, dynamic window 0x%lx-0x%lx "
  915. "fixed window 0x%lx-0x%lx\n", iommu->nid, dbase,
  916. dbase + dsize, fbase, fbase + fsize);
  917. cell_iommu_setup_stab(iommu, dbase, dsize, fbase, fsize);
  918. iommu->ptab = cell_iommu_alloc_ptab(iommu, dbase, dsize, 0, 0,
  919. IOMMU_PAGE_SHIFT);
  920. cell_iommu_setup_fixed_ptab(iommu, np, dbase, dsize,
  921. fbase, fsize);
  922. cell_iommu_enable_hardware(iommu);
  923. cell_iommu_setup_window(iommu, np, dbase, dsize, 0);
  924. }
  925. dma_iommu_ops.set_dma_mask = dma_set_mask_and_switch;
  926. set_pci_dma_ops(&dma_iommu_ops);
  927. return 0;
  928. }
  929. static int iommu_fixed_disabled;
  930. static int __init setup_iommu_fixed(char *str)
  931. {
  932. struct device_node *pciep;
  933. if (strcmp(str, "off") == 0)
  934. iommu_fixed_disabled = 1;
  935. /* If we can find a pcie-endpoint in the device tree assume that
  936. * we're on a triblade or a CAB so by default the fixed mapping
  937. * should be set to be weakly ordered; but only if the boot
  938. * option WASN'T set for strong ordering
  939. */
  940. pciep = of_find_node_by_type(NULL, "pcie-endpoint");
  941. if (strcmp(str, "weak") == 0 || (pciep && strcmp(str, "strong") != 0))
  942. iommu_fixed_is_weak = 1;
  943. of_node_put(pciep);
  944. return 1;
  945. }
  946. __setup("iommu_fixed=", setup_iommu_fixed);
  947. static u64 cell_dma_get_required_mask(struct device *dev)
  948. {
  949. struct dma_map_ops *dma_ops;
  950. if (!dev->dma_mask)
  951. return 0;
  952. if (!iommu_fixed_disabled &&
  953. cell_iommu_get_fixed_address(dev) != OF_BAD_ADDR)
  954. return DMA_BIT_MASK(64);
  955. dma_ops = get_dma_ops(dev);
  956. if (dma_ops->get_required_mask)
  957. return dma_ops->get_required_mask(dev);
  958. WARN_ONCE(1, "no get_required_mask in %p ops", dma_ops);
  959. return DMA_BIT_MASK(64);
  960. }
  961. static int __init cell_iommu_init(void)
  962. {
  963. struct device_node *np;
  964. /* If IOMMU is disabled or we have little enough RAM to not need
  965. * to enable it, we setup a direct mapping.
  966. *
  967. * Note: should we make sure we have the IOMMU actually disabled ?
  968. */
  969. if (iommu_is_off ||
  970. (!iommu_force_on && memblock_end_of_DRAM() <= 0x80000000ull))
  971. if (cell_iommu_init_disabled() == 0)
  972. goto bail;
  973. /* Setup various ppc_md. callbacks */
  974. ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
  975. ppc_md.dma_get_required_mask = cell_dma_get_required_mask;
  976. ppc_md.tce_build = tce_build_cell;
  977. ppc_md.tce_free = tce_free_cell;
  978. if (!iommu_fixed_disabled && cell_iommu_fixed_mapping_init() == 0)
  979. goto bail;
  980. /* Create an iommu for each /axon node. */
  981. for_each_node_by_name(np, "axon") {
  982. if (np->parent == NULL || np->parent->parent != NULL)
  983. continue;
  984. cell_iommu_init_one(np, 0);
  985. }
  986. /* Create an iommu for each toplevel /pci-internal node for
  987. * old hardware/firmware
  988. */
  989. for_each_node_by_name(np, "pci-internal") {
  990. if (np->parent == NULL || np->parent->parent != NULL)
  991. continue;
  992. cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
  993. }
  994. /* Setup default PCI iommu ops */
  995. set_pci_dma_ops(&dma_iommu_ops);
  996. bail:
  997. /* Register callbacks on OF platform device addition/removal
  998. * to handle linking them to the right DMA operations
  999. */
  1000. bus_register_notifier(&platform_bus_type, &cell_of_bus_notifier);
  1001. return 0;
  1002. }
  1003. machine_arch_initcall(cell, cell_iommu_init);
  1004. machine_arch_initcall(celleb_native, cell_iommu_init);