lantiq_soc.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2010 John Crispin <blogic@openwrt.org>
  7. */
  8. #ifndef _LTQ_XWAY_H__
  9. #define _LTQ_XWAY_H__
  10. #ifdef CONFIG_SOC_TYPE_XWAY
  11. #include <lantiq.h>
  12. /* Chip IDs */
  13. #define SOC_ID_DANUBE1 0x129
  14. #define SOC_ID_DANUBE2 0x12B
  15. #define SOC_ID_TWINPASS 0x12D
  16. #define SOC_ID_AMAZON_SE 0x152
  17. #define SOC_ID_ARX188 0x16C
  18. #define SOC_ID_ARX168 0x16D
  19. #define SOC_ID_ARX182 0x16F
  20. /* SoC Types */
  21. #define SOC_TYPE_DANUBE 0x01
  22. #define SOC_TYPE_TWINPASS 0x02
  23. #define SOC_TYPE_AR9 0x03
  24. #define SOC_TYPE_VR9 0x04
  25. #define SOC_TYPE_AMAZON_SE 0x05
  26. /* ASC0/1 - serial port */
  27. #define LTQ_ASC0_BASE_ADDR 0x1E100400
  28. #define LTQ_ASC1_BASE_ADDR 0x1E100C00
  29. #define LTQ_ASC_SIZE 0x400
  30. /* RCU - reset control unit */
  31. #define LTQ_RCU_BASE_ADDR 0x1F203000
  32. #define LTQ_RCU_SIZE 0x1000
  33. /* GPTU - general purpose timer unit */
  34. #define LTQ_GPTU_BASE_ADDR 0x18000300
  35. #define LTQ_GPTU_SIZE 0x100
  36. /* EBU - external bus unit */
  37. #define LTQ_EBU_GPIO_START 0x14000000
  38. #define LTQ_EBU_GPIO_SIZE 0x1000
  39. #define LTQ_EBU_BASE_ADDR 0x1E105300
  40. #define LTQ_EBU_SIZE 0x100
  41. #define LTQ_EBU_BUSCON0 0x0060
  42. #define LTQ_EBU_PCC_CON 0x0090
  43. #define LTQ_EBU_PCC_IEN 0x00A4
  44. #define LTQ_EBU_PCC_ISTAT 0x00A0
  45. #define LTQ_EBU_BUSCON1 0x0064
  46. #define LTQ_EBU_ADDRSEL1 0x0024
  47. #define EBU_WRDIS 0x80000000
  48. /* CGU - clock generation unit */
  49. #define LTQ_CGU_BASE_ADDR 0x1F103000
  50. #define LTQ_CGU_SIZE 0x1000
  51. /* ICU - interrupt control unit */
  52. #define LTQ_ICU_BASE_ADDR 0x1F880200
  53. #define LTQ_ICU_SIZE 0x100
  54. /* EIU - external interrupt unit */
  55. #define LTQ_EIU_BASE_ADDR 0x1F101000
  56. #define LTQ_EIU_SIZE 0x1000
  57. /* PMU - power management unit */
  58. #define LTQ_PMU_BASE_ADDR 0x1F102000
  59. #define LTQ_PMU_SIZE 0x1000
  60. #define PMU_DMA 0x0020
  61. #define PMU_USB 0x8041
  62. #define PMU_LED 0x0800
  63. #define PMU_GPT 0x1000
  64. #define PMU_PPE 0x2000
  65. #define PMU_FPI 0x4000
  66. #define PMU_SWITCH 0x10000000
  67. /* ETOP - ethernet */
  68. #define LTQ_ETOP_BASE_ADDR 0x1E180000
  69. #define LTQ_ETOP_SIZE 0x40000
  70. /* DMA */
  71. #define LTQ_DMA_BASE_ADDR 0x1E104100
  72. #define LTQ_DMA_SIZE 0x800
  73. /* PCI */
  74. #define PCI_CR_BASE_ADDR 0x1E105400
  75. #define PCI_CR_SIZE 0x400
  76. /* WDT */
  77. #define LTQ_WDT_BASE_ADDR 0x1F8803F0
  78. #define LTQ_WDT_SIZE 0x10
  79. /* STP - serial to parallel conversion unit */
  80. #define LTQ_STP_BASE_ADDR 0x1E100BB0
  81. #define LTQ_STP_SIZE 0x40
  82. /* GPIO */
  83. #define LTQ_GPIO0_BASE_ADDR 0x1E100B10
  84. #define LTQ_GPIO1_BASE_ADDR 0x1E100B40
  85. #define LTQ_GPIO2_BASE_ADDR 0x1E100B70
  86. #define LTQ_GPIO_SIZE 0x30
  87. /* SSC */
  88. #define LTQ_SSC_BASE_ADDR 0x1e100800
  89. #define LTQ_SSC_SIZE 0x100
  90. /* MEI - dsl core */
  91. #define LTQ_MEI_BASE_ADDR 0x1E116000
  92. /* DEU - data encryption unit */
  93. #define LTQ_DEU_BASE_ADDR 0x1E103100
  94. /* MPS - multi processor unit (voice) */
  95. #define LTQ_MPS_BASE_ADDR (KSEG1 + 0x1F107000)
  96. #define LTQ_MPS_CHIPID ((u32 *)(LTQ_MPS_BASE_ADDR + 0x0344))
  97. /* request a non-gpio and set the PIO config */
  98. extern int ltq_gpio_request(unsigned int pin, unsigned int alt0,
  99. unsigned int alt1, unsigned int dir, const char *name);
  100. extern void ltq_pmu_enable(unsigned int module);
  101. extern void ltq_pmu_disable(unsigned int module);
  102. static inline int ltq_is_ar9(void)
  103. {
  104. return (ltq_get_soc_type() == SOC_TYPE_AR9);
  105. }
  106. static inline int ltq_is_vr9(void)
  107. {
  108. return (ltq_get_soc_type() == SOC_TYPE_VR9);
  109. }
  110. #endif /* CONFIG_SOC_TYPE_XWAY */
  111. #endif /* _LTQ_XWAY_H__ */