cache-v7.S 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * linux/arch/arm/mm/cache-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Copyright (C) 2005 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv7 processor support.
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include <asm/unwind.h>
  17. #include "proc-macros.S"
  18. /*
  19. * v7_flush_icache_all()
  20. *
  21. * Flush the whole I-cache.
  22. *
  23. * Registers:
  24. * r0 - set to 0
  25. */
  26. ENTRY(v7_flush_icache_all)
  27. mov r0, #0
  28. ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
  29. ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
  30. mov pc, lr
  31. ENDPROC(v7_flush_icache_all)
  32. /*
  33. * v7_flush_dcache_all()
  34. *
  35. * Flush the whole D-cache.
  36. *
  37. * Corrupted registers: r0-r7, r9-r11 (r6 only in Thumb mode)
  38. *
  39. * - mm - mm_struct describing address space
  40. */
  41. ENTRY(v7_flush_dcache_all)
  42. dmb @ ensure ordering with previous memory accesses
  43. mrc p15, 1, r0, c0, c0, 1 @ read clidr
  44. ands r3, r0, #0x7000000 @ extract loc from clidr
  45. mov r3, r3, lsr #23 @ left align loc bit field
  46. beq finished @ if loc is 0, then no need to clean
  47. mov r10, #0 @ start clean at cache level 0
  48. loop1:
  49. add r2, r10, r10, lsr #1 @ work out 3x current cache level
  50. mov r1, r0, lsr r2 @ extract cache type bits from clidr
  51. and r1, r1, #7 @ mask of the bits for current cache only
  52. cmp r1, #2 @ see what cache we have at this level
  53. blt skip @ skip if no cache, or just i-cache
  54. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  55. isb @ isb to sych the new cssr&csidr
  56. mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
  57. and r2, r1, #7 @ extract the length of the cache lines
  58. add r2, r2, #4 @ add 4 (line length offset)
  59. ldr r4, =0x3ff
  60. ands r4, r4, r1, lsr #3 @ find maximum number on the way size
  61. clz r5, r4 @ find bit position of way size increment
  62. ldr r7, =0x7fff
  63. ands r7, r7, r1, lsr #13 @ extract max number of the index size
  64. loop2:
  65. mov r9, r4 @ create working copy of max way size
  66. loop3:
  67. ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
  68. THUMB( lsl r6, r9, r5 )
  69. THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
  70. ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
  71. THUMB( lsl r6, r7, r2 )
  72. THUMB( orr r11, r11, r6 ) @ factor index number into r11
  73. mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
  74. subs r9, r9, #1 @ decrement the way
  75. bge loop3
  76. subs r7, r7, #1 @ decrement the index
  77. bge loop2
  78. skip:
  79. add r10, r10, #2 @ increment cache number
  80. cmp r3, r10
  81. bgt loop1
  82. finished:
  83. mov r10, #0 @ swith back to cache level 0
  84. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  85. dsb
  86. isb
  87. mov pc, lr
  88. ENDPROC(v7_flush_dcache_all)
  89. /*
  90. * v7_flush_cache_all()
  91. *
  92. * Flush the entire cache system.
  93. * The data cache flush is now achieved using atomic clean / invalidates
  94. * working outwards from L1 cache. This is done using Set/Way based cache
  95. * maintenance instructions.
  96. * The instruction cache can still be invalidated back to the point of
  97. * unification in a single instruction.
  98. *
  99. */
  100. ENTRY(v7_flush_kern_cache_all)
  101. ARM( stmfd sp!, {r4-r5, r7, r9-r11, lr} )
  102. THUMB( stmfd sp!, {r4-r7, r9-r11, lr} )
  103. bl v7_flush_dcache_all
  104. mov r0, #0
  105. ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
  106. ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
  107. ARM( ldmfd sp!, {r4-r5, r7, r9-r11, lr} )
  108. THUMB( ldmfd sp!, {r4-r7, r9-r11, lr} )
  109. mov pc, lr
  110. ENDPROC(v7_flush_kern_cache_all)
  111. /*
  112. * v7_flush_cache_all()
  113. *
  114. * Flush all TLB entries in a particular address space
  115. *
  116. * - mm - mm_struct describing address space
  117. */
  118. ENTRY(v7_flush_user_cache_all)
  119. /*FALLTHROUGH*/
  120. /*
  121. * v7_flush_cache_range(start, end, flags)
  122. *
  123. * Flush a range of TLB entries in the specified address space.
  124. *
  125. * - start - start address (may not be aligned)
  126. * - end - end address (exclusive, may not be aligned)
  127. * - flags - vm_area_struct flags describing address space
  128. *
  129. * It is assumed that:
  130. * - we have a VIPT cache.
  131. */
  132. ENTRY(v7_flush_user_cache_range)
  133. mov pc, lr
  134. ENDPROC(v7_flush_user_cache_all)
  135. ENDPROC(v7_flush_user_cache_range)
  136. /*
  137. * v7_coherent_kern_range(start,end)
  138. *
  139. * Ensure that the I and D caches are coherent within specified
  140. * region. This is typically used when code has been written to
  141. * a memory region, and will be executed.
  142. *
  143. * - start - virtual start address of region
  144. * - end - virtual end address of region
  145. *
  146. * It is assumed that:
  147. * - the Icache does not read data from the write buffer
  148. */
  149. ENTRY(v7_coherent_kern_range)
  150. /* FALLTHROUGH */
  151. /*
  152. * v7_coherent_user_range(start,end)
  153. *
  154. * Ensure that the I and D caches are coherent within specified
  155. * region. This is typically used when code has been written to
  156. * a memory region, and will be executed.
  157. *
  158. * - start - virtual start address of region
  159. * - end - virtual end address of region
  160. *
  161. * It is assumed that:
  162. * - the Icache does not read data from the write buffer
  163. */
  164. ENTRY(v7_coherent_user_range)
  165. UNWIND(.fnstart )
  166. dcache_line_size r2, r3
  167. sub r3, r2, #1
  168. bic r12, r0, r3
  169. #ifdef CONFIG_ARM_ERRATA_764369
  170. ALT_SMP(W(dsb))
  171. ALT_UP(W(nop))
  172. #endif
  173. 1:
  174. USER( mcr p15, 0, r12, c7, c11, 1 ) @ clean D line to the point of unification
  175. add r12, r12, r2
  176. cmp r12, r1
  177. blo 1b
  178. dsb
  179. icache_line_size r2, r3
  180. sub r3, r2, #1
  181. bic r12, r0, r3
  182. 2:
  183. USER( mcr p15, 0, r12, c7, c5, 1 ) @ invalidate I line
  184. add r12, r12, r2
  185. cmp r12, r1
  186. blo 2b
  187. 3:
  188. mov r0, #0
  189. ALT_SMP(mcr p15, 0, r0, c7, c1, 6) @ invalidate BTB Inner Shareable
  190. ALT_UP(mcr p15, 0, r0, c7, c5, 6) @ invalidate BTB
  191. dsb
  192. isb
  193. mov pc, lr
  194. /*
  195. * Fault handling for the cache operation above. If the virtual address in r0
  196. * isn't mapped, just try the next page.
  197. */
  198. 9001:
  199. mov r12, r12, lsr #12
  200. mov r12, r12, lsl #12
  201. add r12, r12, #4096
  202. b 3b
  203. UNWIND(.fnend )
  204. ENDPROC(v7_coherent_kern_range)
  205. ENDPROC(v7_coherent_user_range)
  206. /*
  207. * v7_flush_kern_dcache_area(void *addr, size_t size)
  208. *
  209. * Ensure that the data held in the page kaddr is written back
  210. * to the page in question.
  211. *
  212. * - addr - kernel address
  213. * - size - region size
  214. */
  215. ENTRY(v7_flush_kern_dcache_area)
  216. dcache_line_size r2, r3
  217. add r1, r0, r1
  218. sub r3, r2, #1
  219. bic r0, r0, r3
  220. #ifdef CONFIG_ARM_ERRATA_764369
  221. ALT_SMP(W(dsb))
  222. ALT_UP(W(nop))
  223. #endif
  224. 1:
  225. mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D line / unified line
  226. add r0, r0, r2
  227. cmp r0, r1
  228. blo 1b
  229. dsb
  230. mov pc, lr
  231. ENDPROC(v7_flush_kern_dcache_area)
  232. /*
  233. * v7_dma_inv_range(start,end)
  234. *
  235. * Invalidate the data cache within the specified region; we will
  236. * be performing a DMA operation in this region and we want to
  237. * purge old data in the cache.
  238. *
  239. * - start - virtual start address of region
  240. * - end - virtual end address of region
  241. */
  242. v7_dma_inv_range:
  243. dcache_line_size r2, r3
  244. sub r3, r2, #1
  245. tst r0, r3
  246. bic r0, r0, r3
  247. #ifdef CONFIG_ARM_ERRATA_764369
  248. ALT_SMP(W(dsb))
  249. ALT_UP(W(nop))
  250. #endif
  251. mcrne p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
  252. tst r1, r3
  253. bic r1, r1, r3
  254. mcrne p15, 0, r1, c7, c14, 1 @ clean & invalidate D / U line
  255. 1:
  256. mcr p15, 0, r0, c7, c6, 1 @ invalidate D / U line
  257. add r0, r0, r2
  258. cmp r0, r1
  259. blo 1b
  260. dsb
  261. mov pc, lr
  262. ENDPROC(v7_dma_inv_range)
  263. /*
  264. * v7_dma_clean_range(start,end)
  265. * - start - virtual start address of region
  266. * - end - virtual end address of region
  267. */
  268. v7_dma_clean_range:
  269. dcache_line_size r2, r3
  270. sub r3, r2, #1
  271. bic r0, r0, r3
  272. #ifdef CONFIG_ARM_ERRATA_764369
  273. ALT_SMP(W(dsb))
  274. ALT_UP(W(nop))
  275. #endif
  276. 1:
  277. mcr p15, 0, r0, c7, c10, 1 @ clean D / U line
  278. add r0, r0, r2
  279. cmp r0, r1
  280. blo 1b
  281. dsb
  282. mov pc, lr
  283. ENDPROC(v7_dma_clean_range)
  284. /*
  285. * v7_dma_flush_range(start,end)
  286. * - start - virtual start address of region
  287. * - end - virtual end address of region
  288. */
  289. ENTRY(v7_dma_flush_range)
  290. dcache_line_size r2, r3
  291. sub r3, r2, #1
  292. bic r0, r0, r3
  293. #ifdef CONFIG_ARM_ERRATA_764369
  294. ALT_SMP(W(dsb))
  295. ALT_UP(W(nop))
  296. #endif
  297. 1:
  298. mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
  299. add r0, r0, r2
  300. cmp r0, r1
  301. blo 1b
  302. dsb
  303. mov pc, lr
  304. ENDPROC(v7_dma_flush_range)
  305. /*
  306. * dma_map_area(start, size, dir)
  307. * - start - kernel virtual start address
  308. * - size - size of region
  309. * - dir - DMA direction
  310. */
  311. ENTRY(v7_dma_map_area)
  312. add r1, r1, r0
  313. teq r2, #DMA_FROM_DEVICE
  314. beq v7_dma_inv_range
  315. b v7_dma_clean_range
  316. ENDPROC(v7_dma_map_area)
  317. /*
  318. * dma_unmap_area(start, size, dir)
  319. * - start - kernel virtual start address
  320. * - size - size of region
  321. * - dir - DMA direction
  322. */
  323. ENTRY(v7_dma_unmap_area)
  324. add r1, r1, r0
  325. teq r2, #DMA_TO_DEVICE
  326. bne v7_dma_inv_range
  327. mov pc, lr
  328. ENDPROC(v7_dma_unmap_area)
  329. __INITDATA
  330. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  331. define_cache_functions v7