timer.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * arch/arch/mach-tegra/timer.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. *
  6. * Author:
  7. * Colin Cross <ccross@google.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/init.h>
  20. #include <linux/err.h>
  21. #include <linux/sched.h>
  22. #include <linux/time.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/clocksource.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <asm/mach/time.h>
  30. #include <asm/localtimer.h>
  31. #include <asm/sched_clock.h>
  32. #include <mach/iomap.h>
  33. #include <mach/irqs.h>
  34. #include <mach/suspend.h>
  35. #include "board.h"
  36. #include "clock.h"
  37. #define RTC_SECONDS 0x08
  38. #define RTC_SHADOW_SECONDS 0x0c
  39. #define RTC_MILLISECONDS 0x10
  40. #define TIMERUS_CNTR_1US 0x10
  41. #define TIMERUS_USEC_CFG 0x14
  42. #define TIMERUS_CNTR_FREEZE 0x4c
  43. #define TIMER1_BASE 0x0
  44. #define TIMER2_BASE 0x8
  45. #define TIMER3_BASE 0x50
  46. #define TIMER4_BASE 0x58
  47. #define TIMER_PTV 0x0
  48. #define TIMER_PCR 0x4
  49. static void __iomem *timer_reg_base = IO_ADDRESS(TEGRA_TMR1_BASE);
  50. static void __iomem *rtc_base = IO_ADDRESS(TEGRA_RTC_BASE);
  51. static struct timespec persistent_ts;
  52. static u64 persistent_ms, last_persistent_ms;
  53. #define timer_writel(value, reg) \
  54. __raw_writel(value, timer_reg_base + (reg))
  55. #define timer_readl(reg) \
  56. __raw_readl(timer_reg_base + (reg))
  57. static int tegra_timer_set_next_event(unsigned long cycles,
  58. struct clock_event_device *evt)
  59. {
  60. u32 reg;
  61. reg = 0x80000000 | ((cycles > 1) ? (cycles-1) : 0);
  62. timer_writel(reg, TIMER3_BASE + TIMER_PTV);
  63. return 0;
  64. }
  65. static void tegra_timer_set_mode(enum clock_event_mode mode,
  66. struct clock_event_device *evt)
  67. {
  68. u32 reg;
  69. timer_writel(0, TIMER3_BASE + TIMER_PTV);
  70. switch (mode) {
  71. case CLOCK_EVT_MODE_PERIODIC:
  72. reg = 0xC0000000 | ((1000000/HZ)-1);
  73. timer_writel(reg, TIMER3_BASE + TIMER_PTV);
  74. break;
  75. case CLOCK_EVT_MODE_ONESHOT:
  76. break;
  77. case CLOCK_EVT_MODE_UNUSED:
  78. case CLOCK_EVT_MODE_SHUTDOWN:
  79. case CLOCK_EVT_MODE_RESUME:
  80. break;
  81. }
  82. }
  83. static struct clock_event_device tegra_clockevent = {
  84. .name = "timer0",
  85. .rating = 300,
  86. .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
  87. .set_next_event = tegra_timer_set_next_event,
  88. .set_mode = tegra_timer_set_mode,
  89. };
  90. static DEFINE_CLOCK_DATA(cd);
  91. /*
  92. * Constants generated by clocks_calc_mult_shift(m, s, 1MHz, NSEC_PER_SEC, 60).
  93. * This gives a resolution of about 1us and a wrap period of about 1h11min.
  94. */
  95. #define SC_MULT 4194304000u
  96. #define SC_SHIFT 22
  97. unsigned long long notrace sched_clock(void)
  98. {
  99. u32 cyc = timer_readl(TIMERUS_CNTR_1US);
  100. return cyc_to_fixed_sched_clock(&cd, cyc, (u32)~0, SC_MULT, SC_SHIFT);
  101. }
  102. static void notrace tegra_update_sched_clock(void)
  103. {
  104. u32 cyc = timer_readl(TIMERUS_CNTR_1US);
  105. update_sched_clock(&cd, cyc, (u32)~0);
  106. }
  107. /*
  108. * tegra_rtc_read - Reads the Tegra RTC registers
  109. * Care must be taken that this funciton is not called while the
  110. * tegra_rtc driver could be executing to avoid race conditions
  111. * on the RTC shadow register
  112. */
  113. static u64 tegra_rtc_read_ms(void)
  114. {
  115. u32 ms = readl(rtc_base + RTC_MILLISECONDS);
  116. u32 s = readl(rtc_base + RTC_SHADOW_SECONDS);
  117. return (u64)s * MSEC_PER_SEC + ms;
  118. }
  119. /*
  120. * read_persistent_clock - Return time from a persistent clock.
  121. *
  122. * Reads the time from a source which isn't disabled during PM, the
  123. * 32k sync timer. Convert the cycles elapsed since last read into
  124. * nsecs and adds to a monotonically increasing timespec.
  125. * Care must be taken that this funciton is not called while the
  126. * tegra_rtc driver could be executing to avoid race conditions
  127. * on the RTC shadow register
  128. */
  129. void read_persistent_clock(struct timespec *ts)
  130. {
  131. u64 delta;
  132. struct timespec *tsp = &persistent_ts;
  133. last_persistent_ms = persistent_ms;
  134. persistent_ms = tegra_rtc_read_ms();
  135. delta = persistent_ms - last_persistent_ms;
  136. timespec_add_ns(tsp, delta * NSEC_PER_MSEC);
  137. *ts = *tsp;
  138. }
  139. static irqreturn_t tegra_timer_interrupt(int irq, void *dev_id)
  140. {
  141. struct clock_event_device *evt = (struct clock_event_device *)dev_id;
  142. timer_writel(1<<30, TIMER3_BASE + TIMER_PCR);
  143. evt->event_handler(evt);
  144. return IRQ_HANDLED;
  145. }
  146. static struct irqaction tegra_timer_irq = {
  147. .name = "timer0",
  148. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_TRIGGER_HIGH,
  149. .handler = tegra_timer_interrupt,
  150. .dev_id = &tegra_clockevent,
  151. .irq = INT_TMR3,
  152. };
  153. static void __init tegra_init_timer(void)
  154. {
  155. struct clk *clk;
  156. unsigned long rate = clk_measure_input_freq();
  157. int ret;
  158. clk = clk_get_sys("timer", NULL);
  159. BUG_ON(IS_ERR(clk));
  160. clk_enable(clk);
  161. /*
  162. * rtc registers are used by read_persistent_clock, keep the rtc clock
  163. * enabled
  164. */
  165. clk = clk_get_sys("rtc-tegra", NULL);
  166. BUG_ON(IS_ERR(clk));
  167. clk_enable(clk);
  168. #ifdef CONFIG_HAVE_ARM_TWD
  169. twd_base = IO_ADDRESS(TEGRA_ARM_PERIF_BASE + 0x600);
  170. #endif
  171. switch (rate) {
  172. case 12000000:
  173. timer_writel(0x000b, TIMERUS_USEC_CFG);
  174. break;
  175. case 13000000:
  176. timer_writel(0x000c, TIMERUS_USEC_CFG);
  177. break;
  178. case 19200000:
  179. timer_writel(0x045f, TIMERUS_USEC_CFG);
  180. break;
  181. case 26000000:
  182. timer_writel(0x0019, TIMERUS_USEC_CFG);
  183. break;
  184. default:
  185. WARN(1, "Unknown clock rate");
  186. }
  187. init_fixed_sched_clock(&cd, tegra_update_sched_clock, 32,
  188. 1000000, SC_MULT, SC_SHIFT);
  189. if (clocksource_mmio_init(timer_reg_base + TIMERUS_CNTR_1US,
  190. "timer_us", 1000000, 300, 32, clocksource_mmio_readl_up)) {
  191. printk(KERN_ERR "Failed to register clocksource\n");
  192. BUG();
  193. }
  194. ret = setup_irq(tegra_timer_irq.irq, &tegra_timer_irq);
  195. if (ret) {
  196. printk(KERN_ERR "Failed to register timer IRQ: %d\n", ret);
  197. BUG();
  198. }
  199. clockevents_calc_mult_shift(&tegra_clockevent, 1000000, 5);
  200. tegra_clockevent.max_delta_ns =
  201. clockevent_delta2ns(0x1fffffff, &tegra_clockevent);
  202. tegra_clockevent.min_delta_ns =
  203. clockevent_delta2ns(0x1, &tegra_clockevent);
  204. tegra_clockevent.cpumask = cpu_all_mask;
  205. tegra_clockevent.irq = tegra_timer_irq.irq;
  206. clockevents_register_device(&tegra_clockevent);
  207. }
  208. struct sys_timer tegra_timer = {
  209. .init = tegra_init_timer,
  210. };
  211. #ifdef CONFIG_PM
  212. static u32 usec_config;
  213. void tegra_timer_suspend(void)
  214. {
  215. usec_config = timer_readl(TIMERUS_USEC_CFG);
  216. }
  217. void tegra_timer_resume(void)
  218. {
  219. timer_writel(usec_config, TIMERUS_USEC_CFG);
  220. }
  221. #endif