time.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * TCC8000 system timer setup
  3. *
  4. * (C) 2009 Hans J. Koch <hjk@linutronix.de>
  5. *
  6. * Licensed under the terms of the GPL version 2.
  7. *
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clockchips.h>
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/irq.h>
  15. #include <linux/kernel.h>
  16. #include <linux/spinlock.h>
  17. #include <asm/mach/time.h>
  18. #include <mach/tcc8k-regs.h>
  19. #include <mach/irqs.h>
  20. #include "common.h"
  21. static void __iomem *timer_base;
  22. static int tcc_set_next_event(unsigned long evt,
  23. struct clock_event_device *unused)
  24. {
  25. unsigned long reg = __raw_readl(timer_base + TC32MCNT_OFFS);
  26. __raw_writel(reg + evt, timer_base + TC32CMP0_OFFS);
  27. return 0;
  28. }
  29. static void tcc_set_mode(enum clock_event_mode mode,
  30. struct clock_event_device *evt)
  31. {
  32. unsigned long tc32irq;
  33. switch (mode) {
  34. case CLOCK_EVT_MODE_ONESHOT:
  35. tc32irq = __raw_readl(timer_base + TC32IRQ_OFFS);
  36. tc32irq |= TC32IRQ_IRQEN0;
  37. __raw_writel(tc32irq, timer_base + TC32IRQ_OFFS);
  38. break;
  39. case CLOCK_EVT_MODE_SHUTDOWN:
  40. case CLOCK_EVT_MODE_UNUSED:
  41. tc32irq = __raw_readl(timer_base + TC32IRQ_OFFS);
  42. tc32irq &= ~TC32IRQ_IRQEN0;
  43. __raw_writel(tc32irq, timer_base + TC32IRQ_OFFS);
  44. break;
  45. case CLOCK_EVT_MODE_PERIODIC:
  46. case CLOCK_EVT_MODE_RESUME:
  47. break;
  48. }
  49. }
  50. static irqreturn_t tcc8k_timer_interrupt(int irq, void *dev_id)
  51. {
  52. struct clock_event_device *evt = dev_id;
  53. /* Acknowledge TC32 interrupt by reading TC32IRQ */
  54. __raw_readl(timer_base + TC32IRQ_OFFS);
  55. evt->event_handler(evt);
  56. return IRQ_HANDLED;
  57. }
  58. static struct clock_event_device clockevent_tcc = {
  59. .name = "tcc_timer1",
  60. .features = CLOCK_EVT_FEAT_ONESHOT,
  61. .shift = 32,
  62. .set_mode = tcc_set_mode,
  63. .set_next_event = tcc_set_next_event,
  64. .rating = 200,
  65. };
  66. static struct irqaction tcc8k_timer_irq = {
  67. .name = "TC32_timer",
  68. .flags = IRQF_DISABLED | IRQF_TIMER,
  69. .handler = tcc8k_timer_interrupt,
  70. .dev_id = &clockevent_tcc,
  71. };
  72. static int __init tcc_clockevent_init(struct clk *clock)
  73. {
  74. unsigned int c = clk_get_rate(clock);
  75. clocksource_mmio_init(timer_base + TC32MCNT_OFFS, "tcc_tc32", c,
  76. 200, 32, clocksource_mmio_readl_up);
  77. clockevent_tcc.mult = div_sc(c, NSEC_PER_SEC,
  78. clockevent_tcc.shift);
  79. clockevent_tcc.max_delta_ns =
  80. clockevent_delta2ns(0xfffffffe, &clockevent_tcc);
  81. clockevent_tcc.min_delta_ns =
  82. clockevent_delta2ns(0xff, &clockevent_tcc);
  83. clockevent_tcc.cpumask = cpumask_of(0);
  84. clockevents_register_device(&clockevent_tcc);
  85. return 0;
  86. }
  87. void __init tcc8k_timer_init(struct clk *clock, void __iomem *base, int irq)
  88. {
  89. u32 reg;
  90. timer_base = base;
  91. tcc8k_timer_irq.irq = irq;
  92. /* Enable clocks */
  93. clk_enable(clock);
  94. /* Initialize 32-bit timer */
  95. reg = __raw_readl(timer_base + TC32EN_OFFS);
  96. reg &= ~TC32EN_ENABLE; /* Disable timer */
  97. __raw_writel(reg, timer_base + TC32EN_OFFS);
  98. /* Free running timer, counting from 0 to 0xffffffff */
  99. __raw_writel(0, timer_base + TC32EN_OFFS);
  100. __raw_writel(0, timer_base + TC32LDV_OFFS);
  101. reg = __raw_readl(timer_base + TC32IRQ_OFFS);
  102. reg |= TC32IRQ_IRQEN0; /* irq at match with CMP0 */
  103. __raw_writel(reg, timer_base + TC32IRQ_OFFS);
  104. __raw_writel(TC32EN_ENABLE, timer_base + TC32EN_OFFS);
  105. tcc_clockevent_init(clock);
  106. setup_irq(irq, &tcc8k_timer_irq);
  107. }