clock.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287
  1. /* linux/arch/arm/mach-s5pc100/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PC100 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/io.h>
  19. #include <mach/map.h>
  20. #include <plat/cpu-freq.h>
  21. #include <mach/regs-clock.h>
  22. #include <plat/clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/pll.h>
  25. #include <plat/s5p-clock.h>
  26. #include <plat/clock-clksrc.h>
  27. #include <plat/s5pc100.h>
  28. static struct clk s5p_clk_otgphy = {
  29. .name = "otg_phy",
  30. };
  31. static struct clk dummy_apb_pclk = {
  32. .name = "apb_pclk",
  33. .id = -1,
  34. };
  35. static struct clk *clk_src_mout_href_list[] = {
  36. [0] = &s5p_clk_27m,
  37. [1] = &clk_fin_hpll,
  38. };
  39. static struct clksrc_sources clk_src_mout_href = {
  40. .sources = clk_src_mout_href_list,
  41. .nr_sources = ARRAY_SIZE(clk_src_mout_href_list),
  42. };
  43. static struct clksrc_clk clk_mout_href = {
  44. .clk = {
  45. .name = "mout_href",
  46. },
  47. .sources = &clk_src_mout_href,
  48. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  49. };
  50. static struct clk *clk_src_mout_48m_list[] = {
  51. [0] = &clk_xusbxti,
  52. [1] = &s5p_clk_otgphy,
  53. };
  54. static struct clksrc_sources clk_src_mout_48m = {
  55. .sources = clk_src_mout_48m_list,
  56. .nr_sources = ARRAY_SIZE(clk_src_mout_48m_list),
  57. };
  58. static struct clksrc_clk clk_mout_48m = {
  59. .clk = {
  60. .name = "mout_48m",
  61. },
  62. .sources = &clk_src_mout_48m,
  63. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 1 },
  64. };
  65. static struct clksrc_clk clk_mout_mpll = {
  66. .clk = {
  67. .name = "mout_mpll",
  68. },
  69. .sources = &clk_src_mpll,
  70. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  71. };
  72. static struct clksrc_clk clk_mout_apll = {
  73. .clk = {
  74. .name = "mout_apll",
  75. },
  76. .sources = &clk_src_apll,
  77. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  78. };
  79. static struct clksrc_clk clk_mout_epll = {
  80. .clk = {
  81. .name = "mout_epll",
  82. },
  83. .sources = &clk_src_epll,
  84. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  85. };
  86. static struct clk *clk_src_mout_hpll_list[] = {
  87. [0] = &s5p_clk_27m,
  88. };
  89. static struct clksrc_sources clk_src_mout_hpll = {
  90. .sources = clk_src_mout_hpll_list,
  91. .nr_sources = ARRAY_SIZE(clk_src_mout_hpll_list),
  92. };
  93. static struct clksrc_clk clk_mout_hpll = {
  94. .clk = {
  95. .name = "mout_hpll",
  96. },
  97. .sources = &clk_src_mout_hpll,
  98. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  99. };
  100. static struct clksrc_clk clk_div_apll = {
  101. .clk = {
  102. .name = "div_apll",
  103. .parent = &clk_mout_apll.clk,
  104. },
  105. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 1 },
  106. };
  107. static struct clksrc_clk clk_div_arm = {
  108. .clk = {
  109. .name = "div_arm",
  110. .parent = &clk_div_apll.clk,
  111. },
  112. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  113. };
  114. static struct clksrc_clk clk_div_d0_bus = {
  115. .clk = {
  116. .name = "div_d0_bus",
  117. .parent = &clk_div_arm.clk,
  118. },
  119. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  120. };
  121. static struct clksrc_clk clk_div_pclkd0 = {
  122. .clk = {
  123. .name = "div_pclkd0",
  124. .parent = &clk_div_d0_bus.clk,
  125. },
  126. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  127. };
  128. static struct clksrc_clk clk_div_secss = {
  129. .clk = {
  130. .name = "div_secss",
  131. .parent = &clk_div_d0_bus.clk,
  132. },
  133. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 3 },
  134. };
  135. static struct clksrc_clk clk_div_apll2 = {
  136. .clk = {
  137. .name = "div_apll2",
  138. .parent = &clk_mout_apll.clk,
  139. },
  140. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 3 },
  141. };
  142. static struct clk *clk_src_mout_am_list[] = {
  143. [0] = &clk_mout_mpll.clk,
  144. [1] = &clk_div_apll2.clk,
  145. };
  146. struct clksrc_sources clk_src_mout_am = {
  147. .sources = clk_src_mout_am_list,
  148. .nr_sources = ARRAY_SIZE(clk_src_mout_am_list),
  149. };
  150. static struct clksrc_clk clk_mout_am = {
  151. .clk = {
  152. .name = "mout_am",
  153. },
  154. .sources = &clk_src_mout_am,
  155. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  156. };
  157. static struct clksrc_clk clk_div_d1_bus = {
  158. .clk = {
  159. .name = "div_d1_bus",
  160. .parent = &clk_mout_am.clk,
  161. },
  162. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 3 },
  163. };
  164. static struct clksrc_clk clk_div_mpll2 = {
  165. .clk = {
  166. .name = "div_mpll2",
  167. .parent = &clk_mout_am.clk,
  168. },
  169. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 8, .size = 1 },
  170. };
  171. static struct clksrc_clk clk_div_mpll = {
  172. .clk = {
  173. .name = "div_mpll",
  174. .parent = &clk_mout_am.clk,
  175. },
  176. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 4, .size = 2 },
  177. };
  178. static struct clk *clk_src_mout_onenand_list[] = {
  179. [0] = &clk_div_d0_bus.clk,
  180. [1] = &clk_div_d1_bus.clk,
  181. };
  182. struct clksrc_sources clk_src_mout_onenand = {
  183. .sources = clk_src_mout_onenand_list,
  184. .nr_sources = ARRAY_SIZE(clk_src_mout_onenand_list),
  185. };
  186. static struct clksrc_clk clk_mout_onenand = {
  187. .clk = {
  188. .name = "mout_onenand",
  189. },
  190. .sources = &clk_src_mout_onenand,
  191. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  192. };
  193. static struct clksrc_clk clk_div_onenand = {
  194. .clk = {
  195. .name = "div_onenand",
  196. .parent = &clk_mout_onenand.clk,
  197. },
  198. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 2 },
  199. };
  200. static struct clksrc_clk clk_div_pclkd1 = {
  201. .clk = {
  202. .name = "div_pclkd1",
  203. .parent = &clk_div_d1_bus.clk,
  204. },
  205. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 3 },
  206. };
  207. static struct clksrc_clk clk_div_cam = {
  208. .clk = {
  209. .name = "div_cam",
  210. .parent = &clk_div_mpll2.clk,
  211. },
  212. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 24, .size = 5 },
  213. };
  214. static struct clksrc_clk clk_div_hdmi = {
  215. .clk = {
  216. .name = "div_hdmi",
  217. .parent = &clk_mout_hpll.clk,
  218. },
  219. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 28, .size = 4 },
  220. };
  221. static u32 epll_div[][4] = {
  222. { 32750000, 131, 3, 4 },
  223. { 32768000, 131, 3, 4 },
  224. { 36000000, 72, 3, 3 },
  225. { 45000000, 90, 3, 3 },
  226. { 45158000, 90, 3, 3 },
  227. { 45158400, 90, 3, 3 },
  228. { 48000000, 96, 3, 3 },
  229. { 49125000, 131, 4, 3 },
  230. { 49152000, 131, 4, 3 },
  231. { 60000000, 120, 3, 3 },
  232. { 67737600, 226, 5, 3 },
  233. { 67738000, 226, 5, 3 },
  234. { 73800000, 246, 5, 3 },
  235. { 73728000, 246, 5, 3 },
  236. { 72000000, 144, 3, 3 },
  237. { 84000000, 168, 3, 3 },
  238. { 96000000, 96, 3, 2 },
  239. { 144000000, 144, 3, 2 },
  240. { 192000000, 96, 3, 1 }
  241. };
  242. static int s5pc100_epll_set_rate(struct clk *clk, unsigned long rate)
  243. {
  244. unsigned int epll_con;
  245. unsigned int i;
  246. if (clk->rate == rate) /* Return if nothing changed */
  247. return 0;
  248. epll_con = __raw_readl(S5P_EPLL_CON);
  249. epll_con &= ~(PLL65XX_MDIV_MASK | PLL65XX_PDIV_MASK | PLL65XX_SDIV_MASK);
  250. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  251. if (epll_div[i][0] == rate) {
  252. epll_con |= (epll_div[i][1] << PLL65XX_MDIV_SHIFT) |
  253. (epll_div[i][2] << PLL65XX_PDIV_SHIFT) |
  254. (epll_div[i][3] << PLL65XX_SDIV_SHIFT);
  255. break;
  256. }
  257. }
  258. if (i == ARRAY_SIZE(epll_div)) {
  259. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  260. return -EINVAL;
  261. }
  262. __raw_writel(epll_con, S5P_EPLL_CON);
  263. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  264. clk->rate, rate);
  265. clk->rate = rate;
  266. return 0;
  267. }
  268. static struct clk_ops s5pc100_epll_ops = {
  269. .get_rate = s5p_epll_get_rate,
  270. .set_rate = s5pc100_epll_set_rate,
  271. };
  272. static int s5pc100_d0_0_ctrl(struct clk *clk, int enable)
  273. {
  274. return s5p_gatectrl(S5P_CLKGATE_D00, clk, enable);
  275. }
  276. static int s5pc100_d0_1_ctrl(struct clk *clk, int enable)
  277. {
  278. return s5p_gatectrl(S5P_CLKGATE_D01, clk, enable);
  279. }
  280. static int s5pc100_d0_2_ctrl(struct clk *clk, int enable)
  281. {
  282. return s5p_gatectrl(S5P_CLKGATE_D02, clk, enable);
  283. }
  284. static int s5pc100_d1_0_ctrl(struct clk *clk, int enable)
  285. {
  286. return s5p_gatectrl(S5P_CLKGATE_D10, clk, enable);
  287. }
  288. static int s5pc100_d1_1_ctrl(struct clk *clk, int enable)
  289. {
  290. return s5p_gatectrl(S5P_CLKGATE_D11, clk, enable);
  291. }
  292. static int s5pc100_d1_2_ctrl(struct clk *clk, int enable)
  293. {
  294. return s5p_gatectrl(S5P_CLKGATE_D12, clk, enable);
  295. }
  296. static int s5pc100_d1_3_ctrl(struct clk *clk, int enable)
  297. {
  298. return s5p_gatectrl(S5P_CLKGATE_D13, clk, enable);
  299. }
  300. static int s5pc100_d1_4_ctrl(struct clk *clk, int enable)
  301. {
  302. return s5p_gatectrl(S5P_CLKGATE_D14, clk, enable);
  303. }
  304. static int s5pc100_d1_5_ctrl(struct clk *clk, int enable)
  305. {
  306. return s5p_gatectrl(S5P_CLKGATE_D15, clk, enable);
  307. }
  308. static int s5pc100_sclk0_ctrl(struct clk *clk, int enable)
  309. {
  310. return s5p_gatectrl(S5P_CLKGATE_SCLK0, clk, enable);
  311. }
  312. static int s5pc100_sclk1_ctrl(struct clk *clk, int enable)
  313. {
  314. return s5p_gatectrl(S5P_CLKGATE_SCLK1, clk, enable);
  315. }
  316. /*
  317. * The following clocks will be disabled during clock initialization. It is
  318. * recommended to keep the following clocks disabled until the driver requests
  319. * for enabling the clock.
  320. */
  321. static struct clk init_clocks_off[] = {
  322. {
  323. .name = "cssys",
  324. .parent = &clk_div_d0_bus.clk,
  325. .enable = s5pc100_d0_0_ctrl,
  326. .ctrlbit = (1 << 6),
  327. }, {
  328. .name = "secss",
  329. .parent = &clk_div_d0_bus.clk,
  330. .enable = s5pc100_d0_0_ctrl,
  331. .ctrlbit = (1 << 5),
  332. }, {
  333. .name = "g2d",
  334. .parent = &clk_div_d0_bus.clk,
  335. .enable = s5pc100_d0_0_ctrl,
  336. .ctrlbit = (1 << 4),
  337. }, {
  338. .name = "mdma",
  339. .parent = &clk_div_d0_bus.clk,
  340. .enable = s5pc100_d0_0_ctrl,
  341. .ctrlbit = (1 << 3),
  342. }, {
  343. .name = "cfcon",
  344. .parent = &clk_div_d0_bus.clk,
  345. .enable = s5pc100_d0_0_ctrl,
  346. .ctrlbit = (1 << 2),
  347. }, {
  348. .name = "nfcon",
  349. .parent = &clk_div_d0_bus.clk,
  350. .enable = s5pc100_d0_1_ctrl,
  351. .ctrlbit = (1 << 3),
  352. }, {
  353. .name = "onenandc",
  354. .parent = &clk_div_d0_bus.clk,
  355. .enable = s5pc100_d0_1_ctrl,
  356. .ctrlbit = (1 << 2),
  357. }, {
  358. .name = "sdm",
  359. .parent = &clk_div_d0_bus.clk,
  360. .enable = s5pc100_d0_2_ctrl,
  361. .ctrlbit = (1 << 2),
  362. }, {
  363. .name = "seckey",
  364. .parent = &clk_div_d0_bus.clk,
  365. .enable = s5pc100_d0_2_ctrl,
  366. .ctrlbit = (1 << 1),
  367. }, {
  368. .name = "hsmmc",
  369. .devname = "s3c-sdhci.2",
  370. .parent = &clk_div_d1_bus.clk,
  371. .enable = s5pc100_d1_0_ctrl,
  372. .ctrlbit = (1 << 7),
  373. }, {
  374. .name = "hsmmc",
  375. .devname = "s3c-sdhci.1",
  376. .parent = &clk_div_d1_bus.clk,
  377. .enable = s5pc100_d1_0_ctrl,
  378. .ctrlbit = (1 << 6),
  379. }, {
  380. .name = "hsmmc",
  381. .devname = "s3c-sdhci.0",
  382. .parent = &clk_div_d1_bus.clk,
  383. .enable = s5pc100_d1_0_ctrl,
  384. .ctrlbit = (1 << 5),
  385. }, {
  386. .name = "modemif",
  387. .parent = &clk_div_d1_bus.clk,
  388. .enable = s5pc100_d1_0_ctrl,
  389. .ctrlbit = (1 << 4),
  390. }, {
  391. .name = "otg",
  392. .parent = &clk_div_d1_bus.clk,
  393. .enable = s5pc100_d1_0_ctrl,
  394. .ctrlbit = (1 << 3),
  395. }, {
  396. .name = "usbhost",
  397. .parent = &clk_div_d1_bus.clk,
  398. .enable = s5pc100_d1_0_ctrl,
  399. .ctrlbit = (1 << 2),
  400. }, {
  401. .name = "dma",
  402. .devname = "dma-pl330.1",
  403. .parent = &clk_div_d1_bus.clk,
  404. .enable = s5pc100_d1_0_ctrl,
  405. .ctrlbit = (1 << 1),
  406. }, {
  407. .name = "dma",
  408. .devname = "dma-pl330.0",
  409. .parent = &clk_div_d1_bus.clk,
  410. .enable = s5pc100_d1_0_ctrl,
  411. .ctrlbit = (1 << 0),
  412. }, {
  413. .name = "lcd",
  414. .parent = &clk_div_d1_bus.clk,
  415. .enable = s5pc100_d1_1_ctrl,
  416. .ctrlbit = (1 << 0),
  417. }, {
  418. .name = "rotator",
  419. .parent = &clk_div_d1_bus.clk,
  420. .enable = s5pc100_d1_1_ctrl,
  421. .ctrlbit = (1 << 1),
  422. }, {
  423. .name = "fimc",
  424. .devname = "s5p-fimc.0",
  425. .parent = &clk_div_d1_bus.clk,
  426. .enable = s5pc100_d1_1_ctrl,
  427. .ctrlbit = (1 << 2),
  428. }, {
  429. .name = "fimc",
  430. .devname = "s5p-fimc.1",
  431. .parent = &clk_div_d1_bus.clk,
  432. .enable = s5pc100_d1_1_ctrl,
  433. .ctrlbit = (1 << 3),
  434. }, {
  435. .name = "fimc",
  436. .devname = "s5p-fimc.2",
  437. .enable = s5pc100_d1_1_ctrl,
  438. .ctrlbit = (1 << 4),
  439. }, {
  440. .name = "jpeg",
  441. .parent = &clk_div_d1_bus.clk,
  442. .enable = s5pc100_d1_1_ctrl,
  443. .ctrlbit = (1 << 5),
  444. }, {
  445. .name = "mipi-dsim",
  446. .parent = &clk_div_d1_bus.clk,
  447. .enable = s5pc100_d1_1_ctrl,
  448. .ctrlbit = (1 << 6),
  449. }, {
  450. .name = "mipi-csis",
  451. .parent = &clk_div_d1_bus.clk,
  452. .enable = s5pc100_d1_1_ctrl,
  453. .ctrlbit = (1 << 7),
  454. }, {
  455. .name = "g3d",
  456. .parent = &clk_div_d1_bus.clk,
  457. .enable = s5pc100_d1_0_ctrl,
  458. .ctrlbit = (1 << 8),
  459. }, {
  460. .name = "tv",
  461. .parent = &clk_div_d1_bus.clk,
  462. .enable = s5pc100_d1_2_ctrl,
  463. .ctrlbit = (1 << 0),
  464. }, {
  465. .name = "vp",
  466. .parent = &clk_div_d1_bus.clk,
  467. .enable = s5pc100_d1_2_ctrl,
  468. .ctrlbit = (1 << 1),
  469. }, {
  470. .name = "mixer",
  471. .parent = &clk_div_d1_bus.clk,
  472. .enable = s5pc100_d1_2_ctrl,
  473. .ctrlbit = (1 << 2),
  474. }, {
  475. .name = "hdmi",
  476. .parent = &clk_div_d1_bus.clk,
  477. .enable = s5pc100_d1_2_ctrl,
  478. .ctrlbit = (1 << 3),
  479. }, {
  480. .name = "mfc",
  481. .parent = &clk_div_d1_bus.clk,
  482. .enable = s5pc100_d1_2_ctrl,
  483. .ctrlbit = (1 << 4),
  484. }, {
  485. .name = "apc",
  486. .parent = &clk_div_d1_bus.clk,
  487. .enable = s5pc100_d1_3_ctrl,
  488. .ctrlbit = (1 << 2),
  489. }, {
  490. .name = "iec",
  491. .parent = &clk_div_d1_bus.clk,
  492. .enable = s5pc100_d1_3_ctrl,
  493. .ctrlbit = (1 << 3),
  494. }, {
  495. .name = "systimer",
  496. .parent = &clk_div_d1_bus.clk,
  497. .enable = s5pc100_d1_3_ctrl,
  498. .ctrlbit = (1 << 7),
  499. }, {
  500. .name = "watchdog",
  501. .parent = &clk_div_d1_bus.clk,
  502. .enable = s5pc100_d1_3_ctrl,
  503. .ctrlbit = (1 << 8),
  504. }, {
  505. .name = "rtc",
  506. .parent = &clk_div_d1_bus.clk,
  507. .enable = s5pc100_d1_3_ctrl,
  508. .ctrlbit = (1 << 9),
  509. }, {
  510. .name = "i2c",
  511. .devname = "s3c2440-i2c.0",
  512. .parent = &clk_div_d1_bus.clk,
  513. .enable = s5pc100_d1_4_ctrl,
  514. .ctrlbit = (1 << 4),
  515. }, {
  516. .name = "i2c",
  517. .devname = "s3c2440-i2c.1",
  518. .parent = &clk_div_d1_bus.clk,
  519. .enable = s5pc100_d1_4_ctrl,
  520. .ctrlbit = (1 << 5),
  521. }, {
  522. .name = "spi",
  523. .devname = "s3c64xx-spi.0",
  524. .parent = &clk_div_d1_bus.clk,
  525. .enable = s5pc100_d1_4_ctrl,
  526. .ctrlbit = (1 << 6),
  527. }, {
  528. .name = "spi",
  529. .devname = "s3c64xx-spi.1",
  530. .parent = &clk_div_d1_bus.clk,
  531. .enable = s5pc100_d1_4_ctrl,
  532. .ctrlbit = (1 << 7),
  533. }, {
  534. .name = "spi",
  535. .devname = "s3c64xx-spi.2",
  536. .parent = &clk_div_d1_bus.clk,
  537. .enable = s5pc100_d1_4_ctrl,
  538. .ctrlbit = (1 << 8),
  539. }, {
  540. .name = "irda",
  541. .parent = &clk_div_d1_bus.clk,
  542. .enable = s5pc100_d1_4_ctrl,
  543. .ctrlbit = (1 << 9),
  544. }, {
  545. .name = "ccan",
  546. .parent = &clk_div_d1_bus.clk,
  547. .enable = s5pc100_d1_4_ctrl,
  548. .ctrlbit = (1 << 10),
  549. }, {
  550. .name = "ccan",
  551. .parent = &clk_div_d1_bus.clk,
  552. .enable = s5pc100_d1_4_ctrl,
  553. .ctrlbit = (1 << 11),
  554. }, {
  555. .name = "hsitx",
  556. .parent = &clk_div_d1_bus.clk,
  557. .enable = s5pc100_d1_4_ctrl,
  558. .ctrlbit = (1 << 12),
  559. }, {
  560. .name = "hsirx",
  561. .parent = &clk_div_d1_bus.clk,
  562. .enable = s5pc100_d1_4_ctrl,
  563. .ctrlbit = (1 << 13),
  564. }, {
  565. .name = "iis",
  566. .devname = "samsung-i2s.0",
  567. .parent = &clk_div_pclkd1.clk,
  568. .enable = s5pc100_d1_5_ctrl,
  569. .ctrlbit = (1 << 0),
  570. }, {
  571. .name = "iis",
  572. .devname = "samsung-i2s.1",
  573. .parent = &clk_div_pclkd1.clk,
  574. .enable = s5pc100_d1_5_ctrl,
  575. .ctrlbit = (1 << 1),
  576. }, {
  577. .name = "iis",
  578. .devname = "samsung-i2s.2",
  579. .parent = &clk_div_pclkd1.clk,
  580. .enable = s5pc100_d1_5_ctrl,
  581. .ctrlbit = (1 << 2),
  582. }, {
  583. .name = "ac97",
  584. .parent = &clk_div_pclkd1.clk,
  585. .enable = s5pc100_d1_5_ctrl,
  586. .ctrlbit = (1 << 3),
  587. }, {
  588. .name = "pcm",
  589. .devname = "samsung-pcm.0",
  590. .parent = &clk_div_pclkd1.clk,
  591. .enable = s5pc100_d1_5_ctrl,
  592. .ctrlbit = (1 << 4),
  593. }, {
  594. .name = "pcm",
  595. .devname = "samsung-pcm.1",
  596. .parent = &clk_div_pclkd1.clk,
  597. .enable = s5pc100_d1_5_ctrl,
  598. .ctrlbit = (1 << 5),
  599. }, {
  600. .name = "spdif",
  601. .parent = &clk_div_pclkd1.clk,
  602. .enable = s5pc100_d1_5_ctrl,
  603. .ctrlbit = (1 << 6),
  604. }, {
  605. .name = "adc",
  606. .parent = &clk_div_pclkd1.clk,
  607. .enable = s5pc100_d1_5_ctrl,
  608. .ctrlbit = (1 << 7),
  609. }, {
  610. .name = "keypad",
  611. .parent = &clk_div_pclkd1.clk,
  612. .enable = s5pc100_d1_5_ctrl,
  613. .ctrlbit = (1 << 8),
  614. }, {
  615. .name = "spi_48m",
  616. .devname = "s3c64xx-spi.0",
  617. .parent = &clk_mout_48m.clk,
  618. .enable = s5pc100_sclk0_ctrl,
  619. .ctrlbit = (1 << 7),
  620. }, {
  621. .name = "spi_48m",
  622. .devname = "s3c64xx-spi.1",
  623. .parent = &clk_mout_48m.clk,
  624. .enable = s5pc100_sclk0_ctrl,
  625. .ctrlbit = (1 << 8),
  626. }, {
  627. .name = "spi_48m",
  628. .devname = "s3c64xx-spi.2",
  629. .parent = &clk_mout_48m.clk,
  630. .enable = s5pc100_sclk0_ctrl,
  631. .ctrlbit = (1 << 9),
  632. }, {
  633. .name = "mmc_48m",
  634. .devname = "s3c-sdhci.0",
  635. .parent = &clk_mout_48m.clk,
  636. .enable = s5pc100_sclk0_ctrl,
  637. .ctrlbit = (1 << 15),
  638. }, {
  639. .name = "mmc_48m",
  640. .devname = "s3c-sdhci.1",
  641. .parent = &clk_mout_48m.clk,
  642. .enable = s5pc100_sclk0_ctrl,
  643. .ctrlbit = (1 << 16),
  644. }, {
  645. .name = "mmc_48m",
  646. .devname = "s3c-sdhci.2",
  647. .parent = &clk_mout_48m.clk,
  648. .enable = s5pc100_sclk0_ctrl,
  649. .ctrlbit = (1 << 17),
  650. },
  651. };
  652. static struct clk clk_vclk54m = {
  653. .name = "vclk_54m",
  654. .rate = 54000000,
  655. };
  656. static struct clk clk_i2scdclk0 = {
  657. .name = "i2s_cdclk0",
  658. };
  659. static struct clk clk_i2scdclk1 = {
  660. .name = "i2s_cdclk1",
  661. };
  662. static struct clk clk_i2scdclk2 = {
  663. .name = "i2s_cdclk2",
  664. };
  665. static struct clk clk_pcmcdclk0 = {
  666. .name = "pcm_cdclk0",
  667. };
  668. static struct clk clk_pcmcdclk1 = {
  669. .name = "pcm_cdclk1",
  670. };
  671. static struct clk *clk_src_group1_list[] = {
  672. [0] = &clk_mout_epll.clk,
  673. [1] = &clk_div_mpll2.clk,
  674. [2] = &clk_fin_epll,
  675. [3] = &clk_mout_hpll.clk,
  676. };
  677. struct clksrc_sources clk_src_group1 = {
  678. .sources = clk_src_group1_list,
  679. .nr_sources = ARRAY_SIZE(clk_src_group1_list),
  680. };
  681. static struct clk *clk_src_group2_list[] = {
  682. [0] = &clk_mout_epll.clk,
  683. [1] = &clk_div_mpll.clk,
  684. };
  685. struct clksrc_sources clk_src_group2 = {
  686. .sources = clk_src_group2_list,
  687. .nr_sources = ARRAY_SIZE(clk_src_group2_list),
  688. };
  689. static struct clk *clk_src_group3_list[] = {
  690. [0] = &clk_mout_epll.clk,
  691. [1] = &clk_div_mpll.clk,
  692. [2] = &clk_fin_epll,
  693. [3] = &clk_i2scdclk0,
  694. [4] = &clk_pcmcdclk0,
  695. [5] = &clk_mout_hpll.clk,
  696. };
  697. struct clksrc_sources clk_src_group3 = {
  698. .sources = clk_src_group3_list,
  699. .nr_sources = ARRAY_SIZE(clk_src_group3_list),
  700. };
  701. static struct clksrc_clk clk_sclk_audio0 = {
  702. .clk = {
  703. .name = "sclk_audio",
  704. .devname = "samsung-pcm.0",
  705. .ctrlbit = (1 << 8),
  706. .enable = s5pc100_sclk1_ctrl,
  707. },
  708. .sources = &clk_src_group3,
  709. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 3 },
  710. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  711. };
  712. static struct clk *clk_src_group4_list[] = {
  713. [0] = &clk_mout_epll.clk,
  714. [1] = &clk_div_mpll.clk,
  715. [2] = &clk_fin_epll,
  716. [3] = &clk_i2scdclk1,
  717. [4] = &clk_pcmcdclk1,
  718. [5] = &clk_mout_hpll.clk,
  719. };
  720. struct clksrc_sources clk_src_group4 = {
  721. .sources = clk_src_group4_list,
  722. .nr_sources = ARRAY_SIZE(clk_src_group4_list),
  723. };
  724. static struct clksrc_clk clk_sclk_audio1 = {
  725. .clk = {
  726. .name = "sclk_audio",
  727. .devname = "samsung-pcm.1",
  728. .ctrlbit = (1 << 9),
  729. .enable = s5pc100_sclk1_ctrl,
  730. },
  731. .sources = &clk_src_group4,
  732. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 3 },
  733. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  734. };
  735. static struct clk *clk_src_group5_list[] = {
  736. [0] = &clk_mout_epll.clk,
  737. [1] = &clk_div_mpll.clk,
  738. [2] = &clk_fin_epll,
  739. [3] = &clk_i2scdclk2,
  740. [4] = &clk_mout_hpll.clk,
  741. };
  742. struct clksrc_sources clk_src_group5 = {
  743. .sources = clk_src_group5_list,
  744. .nr_sources = ARRAY_SIZE(clk_src_group5_list),
  745. };
  746. static struct clksrc_clk clk_sclk_audio2 = {
  747. .clk = {
  748. .name = "sclk_audio",
  749. .devname = "samsung-pcm.2",
  750. .ctrlbit = (1 << 10),
  751. .enable = s5pc100_sclk1_ctrl,
  752. },
  753. .sources = &clk_src_group5,
  754. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 3 },
  755. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  756. };
  757. static struct clk *clk_src_group6_list[] = {
  758. [0] = &s5p_clk_27m,
  759. [1] = &clk_vclk54m,
  760. [2] = &clk_div_hdmi.clk,
  761. };
  762. struct clksrc_sources clk_src_group6 = {
  763. .sources = clk_src_group6_list,
  764. .nr_sources = ARRAY_SIZE(clk_src_group6_list),
  765. };
  766. static struct clk *clk_src_group7_list[] = {
  767. [0] = &clk_mout_epll.clk,
  768. [1] = &clk_div_mpll.clk,
  769. [2] = &clk_mout_hpll.clk,
  770. [3] = &clk_vclk54m,
  771. };
  772. struct clksrc_sources clk_src_group7 = {
  773. .sources = clk_src_group7_list,
  774. .nr_sources = ARRAY_SIZE(clk_src_group7_list),
  775. };
  776. static struct clk *clk_src_mmc0_list[] = {
  777. [0] = &clk_mout_epll.clk,
  778. [1] = &clk_div_mpll.clk,
  779. [2] = &clk_fin_epll,
  780. };
  781. struct clksrc_sources clk_src_mmc0 = {
  782. .sources = clk_src_mmc0_list,
  783. .nr_sources = ARRAY_SIZE(clk_src_mmc0_list),
  784. };
  785. static struct clk *clk_src_mmc12_list[] = {
  786. [0] = &clk_mout_epll.clk,
  787. [1] = &clk_div_mpll.clk,
  788. [2] = &clk_fin_epll,
  789. [3] = &clk_mout_hpll.clk,
  790. };
  791. struct clksrc_sources clk_src_mmc12 = {
  792. .sources = clk_src_mmc12_list,
  793. .nr_sources = ARRAY_SIZE(clk_src_mmc12_list),
  794. };
  795. static struct clk *clk_src_irda_usb_list[] = {
  796. [0] = &clk_mout_epll.clk,
  797. [1] = &clk_div_mpll.clk,
  798. [2] = &clk_fin_epll,
  799. [3] = &clk_mout_hpll.clk,
  800. };
  801. struct clksrc_sources clk_src_irda_usb = {
  802. .sources = clk_src_irda_usb_list,
  803. .nr_sources = ARRAY_SIZE(clk_src_irda_usb_list),
  804. };
  805. static struct clk *clk_src_pwi_list[] = {
  806. [0] = &clk_fin_epll,
  807. [1] = &clk_mout_epll.clk,
  808. [2] = &clk_div_mpll.clk,
  809. };
  810. struct clksrc_sources clk_src_pwi = {
  811. .sources = clk_src_pwi_list,
  812. .nr_sources = ARRAY_SIZE(clk_src_pwi_list),
  813. };
  814. static struct clk *clk_sclk_spdif_list[] = {
  815. [0] = &clk_sclk_audio0.clk,
  816. [1] = &clk_sclk_audio1.clk,
  817. [2] = &clk_sclk_audio2.clk,
  818. };
  819. struct clksrc_sources clk_src_sclk_spdif = {
  820. .sources = clk_sclk_spdif_list,
  821. .nr_sources = ARRAY_SIZE(clk_sclk_spdif_list),
  822. };
  823. static struct clksrc_clk clk_sclk_spdif = {
  824. .clk = {
  825. .name = "sclk_spdif",
  826. .ctrlbit = (1 << 11),
  827. .enable = s5pc100_sclk1_ctrl,
  828. .ops = &s5p_sclk_spdif_ops,
  829. },
  830. .sources = &clk_src_sclk_spdif,
  831. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 24, .size = 2 },
  832. };
  833. static struct clksrc_clk clksrcs[] = {
  834. {
  835. .clk = {
  836. .name = "sclk_spi",
  837. .devname = "s3c64xx-spi.0",
  838. .ctrlbit = (1 << 4),
  839. .enable = s5pc100_sclk0_ctrl,
  840. },
  841. .sources = &clk_src_group1,
  842. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 2 },
  843. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  844. }, {
  845. .clk = {
  846. .name = "sclk_spi",
  847. .devname = "s3c64xx-spi.1",
  848. .ctrlbit = (1 << 5),
  849. .enable = s5pc100_sclk0_ctrl,
  850. },
  851. .sources = &clk_src_group1,
  852. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 2 },
  853. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  854. }, {
  855. .clk = {
  856. .name = "sclk_spi",
  857. .devname = "s3c64xx-spi.2",
  858. .ctrlbit = (1 << 6),
  859. .enable = s5pc100_sclk0_ctrl,
  860. },
  861. .sources = &clk_src_group1,
  862. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 2 },
  863. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 12, .size = 4 },
  864. }, {
  865. .clk = {
  866. .name = "uclk1",
  867. .ctrlbit = (1 << 3),
  868. .enable = s5pc100_sclk0_ctrl,
  869. },
  870. .sources = &clk_src_group2,
  871. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  872. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  873. }, {
  874. .clk = {
  875. .name = "sclk_mixer",
  876. .ctrlbit = (1 << 6),
  877. .enable = s5pc100_sclk0_ctrl,
  878. },
  879. .sources = &clk_src_group6,
  880. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 28, .size = 2 },
  881. }, {
  882. .clk = {
  883. .name = "sclk_lcd",
  884. .ctrlbit = (1 << 0),
  885. .enable = s5pc100_sclk1_ctrl,
  886. },
  887. .sources = &clk_src_group7,
  888. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 12, .size = 2 },
  889. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  890. }, {
  891. .clk = {
  892. .name = "sclk_fimc",
  893. .devname = "s5p-fimc.0",
  894. .ctrlbit = (1 << 1),
  895. .enable = s5pc100_sclk1_ctrl,
  896. },
  897. .sources = &clk_src_group7,
  898. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 16, .size = 2 },
  899. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  900. }, {
  901. .clk = {
  902. .name = "sclk_fimc",
  903. .devname = "s5p-fimc.1",
  904. .ctrlbit = (1 << 2),
  905. .enable = s5pc100_sclk1_ctrl,
  906. },
  907. .sources = &clk_src_group7,
  908. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 20, .size = 2 },
  909. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  910. }, {
  911. .clk = {
  912. .name = "sclk_fimc",
  913. .devname = "s5p-fimc.2",
  914. .ctrlbit = (1 << 3),
  915. .enable = s5pc100_sclk1_ctrl,
  916. },
  917. .sources = &clk_src_group7,
  918. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 24, .size = 2 },
  919. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 24, .size = 4 },
  920. }, {
  921. .clk = {
  922. .name = "sclk_mmc",
  923. .devname = "s3c-sdhci.0",
  924. .ctrlbit = (1 << 12),
  925. .enable = s5pc100_sclk1_ctrl,
  926. },
  927. .sources = &clk_src_mmc0,
  928. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  929. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 0, .size = 4 },
  930. }, {
  931. .clk = {
  932. .name = "sclk_mmc",
  933. .devname = "s3c-sdhci.1",
  934. .ctrlbit = (1 << 13),
  935. .enable = s5pc100_sclk1_ctrl,
  936. },
  937. .sources = &clk_src_mmc12,
  938. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  939. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 4, .size = 4 },
  940. }, {
  941. .clk = {
  942. .name = "sclk_mmc",
  943. .devname = "s3c-sdhci.2",
  944. .ctrlbit = (1 << 14),
  945. .enable = s5pc100_sclk1_ctrl,
  946. },
  947. .sources = &clk_src_mmc12,
  948. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  949. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  950. }, {
  951. .clk = {
  952. .name = "sclk_irda",
  953. .ctrlbit = (1 << 10),
  954. .enable = s5pc100_sclk0_ctrl,
  955. },
  956. .sources = &clk_src_irda_usb,
  957. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  958. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  959. }, {
  960. .clk = {
  961. .name = "sclk_irda",
  962. .ctrlbit = (1 << 10),
  963. .enable = s5pc100_sclk0_ctrl,
  964. },
  965. .sources = &clk_src_mmc12,
  966. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 2 },
  967. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 16, .size = 4 },
  968. }, {
  969. .clk = {
  970. .name = "sclk_pwi",
  971. .ctrlbit = (1 << 1),
  972. .enable = s5pc100_sclk0_ctrl,
  973. },
  974. .sources = &clk_src_pwi,
  975. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 0, .size = 2 },
  976. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 3 },
  977. }, {
  978. .clk = {
  979. .name = "sclk_uhost",
  980. .ctrlbit = (1 << 11),
  981. .enable = s5pc100_sclk0_ctrl,
  982. },
  983. .sources = &clk_src_irda_usb,
  984. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 2 },
  985. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 20, .size = 4 },
  986. },
  987. };
  988. /* Clock initialisation code */
  989. static struct clksrc_clk *sysclks[] = {
  990. &clk_mout_apll,
  991. &clk_mout_epll,
  992. &clk_mout_mpll,
  993. &clk_mout_hpll,
  994. &clk_mout_href,
  995. &clk_mout_48m,
  996. &clk_div_apll,
  997. &clk_div_arm,
  998. &clk_div_d0_bus,
  999. &clk_div_pclkd0,
  1000. &clk_div_secss,
  1001. &clk_div_apll2,
  1002. &clk_mout_am,
  1003. &clk_div_d1_bus,
  1004. &clk_div_mpll2,
  1005. &clk_div_mpll,
  1006. &clk_mout_onenand,
  1007. &clk_div_onenand,
  1008. &clk_div_pclkd1,
  1009. &clk_div_cam,
  1010. &clk_div_hdmi,
  1011. &clk_sclk_audio0,
  1012. &clk_sclk_audio1,
  1013. &clk_sclk_audio2,
  1014. &clk_sclk_spdif,
  1015. };
  1016. void __init_or_cpufreq s5pc100_setup_clocks(void)
  1017. {
  1018. unsigned long xtal;
  1019. unsigned long arm;
  1020. unsigned long hclkd0;
  1021. unsigned long hclkd1;
  1022. unsigned long pclkd0;
  1023. unsigned long pclkd1;
  1024. unsigned long apll;
  1025. unsigned long mpll;
  1026. unsigned long epll;
  1027. unsigned long hpll;
  1028. unsigned int ptr;
  1029. /* Set S5PC100 functions for clk_fout_epll */
  1030. clk_fout_epll.enable = s5p_epll_enable;
  1031. clk_fout_epll.ops = &s5pc100_epll_ops;
  1032. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1033. xtal = clk_get_rate(&clk_xtal);
  1034. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1035. apll = s5p_get_pll65xx(xtal, __raw_readl(S5P_APLL_CON));
  1036. mpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_MPLL_CON));
  1037. epll = s5p_get_pll65xx(xtal, __raw_readl(S5P_EPLL_CON));
  1038. hpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_HPLL_CON));
  1039. printk(KERN_INFO "S5PC100: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz, E=%ld.%ldMHz, H=%ld.%ldMHz\n",
  1040. print_mhz(apll), print_mhz(mpll), print_mhz(epll), print_mhz(hpll));
  1041. clk_fout_apll.rate = apll;
  1042. clk_fout_mpll.rate = mpll;
  1043. clk_fout_epll.rate = epll;
  1044. clk_mout_hpll.clk.rate = hpll;
  1045. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1046. s3c_set_clksrc(&clksrcs[ptr], true);
  1047. arm = clk_get_rate(&clk_div_arm.clk);
  1048. hclkd0 = clk_get_rate(&clk_div_d0_bus.clk);
  1049. pclkd0 = clk_get_rate(&clk_div_pclkd0.clk);
  1050. hclkd1 = clk_get_rate(&clk_div_d1_bus.clk);
  1051. pclkd1 = clk_get_rate(&clk_div_pclkd1.clk);
  1052. printk(KERN_INFO "S5PC100: HCLKD0=%ld.%ldMHz, HCLKD1=%ld.%ldMHz, PCLKD0=%ld.%ldMHz, PCLKD1=%ld.%ldMHz\n",
  1053. print_mhz(hclkd0), print_mhz(hclkd1), print_mhz(pclkd0), print_mhz(pclkd1));
  1054. clk_f.rate = arm;
  1055. clk_h.rate = hclkd1;
  1056. clk_p.rate = pclkd1;
  1057. }
  1058. /*
  1059. * The following clocks will be enabled during clock initialization.
  1060. */
  1061. static struct clk init_clocks[] = {
  1062. {
  1063. .name = "tzic",
  1064. .parent = &clk_div_d0_bus.clk,
  1065. .enable = s5pc100_d0_0_ctrl,
  1066. .ctrlbit = (1 << 1),
  1067. }, {
  1068. .name = "intc",
  1069. .parent = &clk_div_d0_bus.clk,
  1070. .enable = s5pc100_d0_0_ctrl,
  1071. .ctrlbit = (1 << 0),
  1072. }, {
  1073. .name = "ebi",
  1074. .parent = &clk_div_d0_bus.clk,
  1075. .enable = s5pc100_d0_1_ctrl,
  1076. .ctrlbit = (1 << 5),
  1077. }, {
  1078. .name = "intmem",
  1079. .parent = &clk_div_d0_bus.clk,
  1080. .enable = s5pc100_d0_1_ctrl,
  1081. .ctrlbit = (1 << 4),
  1082. }, {
  1083. .name = "sromc",
  1084. .parent = &clk_div_d0_bus.clk,
  1085. .enable = s5pc100_d0_1_ctrl,
  1086. .ctrlbit = (1 << 1),
  1087. }, {
  1088. .name = "dmc",
  1089. .parent = &clk_div_d0_bus.clk,
  1090. .enable = s5pc100_d0_1_ctrl,
  1091. .ctrlbit = (1 << 0),
  1092. }, {
  1093. .name = "chipid",
  1094. .parent = &clk_div_d0_bus.clk,
  1095. .enable = s5pc100_d0_1_ctrl,
  1096. .ctrlbit = (1 << 0),
  1097. }, {
  1098. .name = "gpio",
  1099. .parent = &clk_div_d1_bus.clk,
  1100. .enable = s5pc100_d1_3_ctrl,
  1101. .ctrlbit = (1 << 1),
  1102. }, {
  1103. .name = "uart",
  1104. .devname = "s3c6400-uart.0",
  1105. .parent = &clk_div_d1_bus.clk,
  1106. .enable = s5pc100_d1_4_ctrl,
  1107. .ctrlbit = (1 << 0),
  1108. }, {
  1109. .name = "uart",
  1110. .devname = "s3c6400-uart.1",
  1111. .parent = &clk_div_d1_bus.clk,
  1112. .enable = s5pc100_d1_4_ctrl,
  1113. .ctrlbit = (1 << 1),
  1114. }, {
  1115. .name = "uart",
  1116. .devname = "s3c6400-uart.2",
  1117. .parent = &clk_div_d1_bus.clk,
  1118. .enable = s5pc100_d1_4_ctrl,
  1119. .ctrlbit = (1 << 2),
  1120. }, {
  1121. .name = "uart",
  1122. .devname = "s3c6400-uart.3",
  1123. .parent = &clk_div_d1_bus.clk,
  1124. .enable = s5pc100_d1_4_ctrl,
  1125. .ctrlbit = (1 << 3),
  1126. }, {
  1127. .name = "timers",
  1128. .parent = &clk_div_d1_bus.clk,
  1129. .enable = s5pc100_d1_3_ctrl,
  1130. .ctrlbit = (1 << 6),
  1131. },
  1132. };
  1133. static struct clk *clks[] __initdata = {
  1134. &clk_ext,
  1135. &clk_i2scdclk0,
  1136. &clk_i2scdclk1,
  1137. &clk_i2scdclk2,
  1138. &clk_pcmcdclk0,
  1139. &clk_pcmcdclk1,
  1140. };
  1141. void __init s5pc100_register_clocks(void)
  1142. {
  1143. int ptr;
  1144. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1145. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1146. s3c_register_clksrc(sysclks[ptr], 1);
  1147. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1148. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1149. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1150. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1151. s3c24xx_register_clock(&dummy_apb_pclk);
  1152. s3c_pwmclk_init();
  1153. }