common.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mbus.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/ata_platform.h>
  20. #include <net/dsa.h>
  21. #include <asm/page.h>
  22. #include <asm/setup.h>
  23. #include <asm/timex.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/time.h>
  27. #include <mach/bridge-regs.h>
  28. #include <mach/hardware.h>
  29. #include <mach/orion5x.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/time.h>
  32. #include <plat/common.h>
  33. #include "common.h"
  34. /*****************************************************************************
  35. * I/O Address Mapping
  36. ****************************************************************************/
  37. static struct map_desc orion5x_io_desc[] __initdata = {
  38. {
  39. .virtual = ORION5X_REGS_VIRT_BASE,
  40. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  41. .length = ORION5X_REGS_SIZE,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = ORION5X_PCIE_IO_VIRT_BASE,
  45. .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
  46. .length = ORION5X_PCIE_IO_SIZE,
  47. .type = MT_DEVICE,
  48. }, {
  49. .virtual = ORION5X_PCI_IO_VIRT_BASE,
  50. .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
  51. .length = ORION5X_PCI_IO_SIZE,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = ORION5X_PCIE_WA_VIRT_BASE,
  55. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  56. .length = ORION5X_PCIE_WA_SIZE,
  57. .type = MT_DEVICE,
  58. },
  59. };
  60. void __init orion5x_map_io(void)
  61. {
  62. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  63. }
  64. /*****************************************************************************
  65. * EHCI0
  66. ****************************************************************************/
  67. void __init orion5x_ehci0_init(void)
  68. {
  69. orion_ehci_init(&orion5x_mbus_dram_info,
  70. ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL);
  71. }
  72. /*****************************************************************************
  73. * EHCI1
  74. ****************************************************************************/
  75. void __init orion5x_ehci1_init(void)
  76. {
  77. orion_ehci_1_init(&orion5x_mbus_dram_info,
  78. ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  79. }
  80. /*****************************************************************************
  81. * GE00
  82. ****************************************************************************/
  83. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  84. {
  85. orion_ge00_init(eth_data, &orion5x_mbus_dram_info,
  86. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  87. IRQ_ORION5X_ETH_ERR, orion5x_tclk);
  88. }
  89. /*****************************************************************************
  90. * Ethernet switch
  91. ****************************************************************************/
  92. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  93. {
  94. orion_ge00_switch_init(d, irq);
  95. }
  96. /*****************************************************************************
  97. * I2C
  98. ****************************************************************************/
  99. void __init orion5x_i2c_init(void)
  100. {
  101. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  102. }
  103. /*****************************************************************************
  104. * SATA
  105. ****************************************************************************/
  106. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  107. {
  108. orion_sata_init(sata_data, &orion5x_mbus_dram_info,
  109. ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  110. }
  111. /*****************************************************************************
  112. * SPI
  113. ****************************************************************************/
  114. void __init orion5x_spi_init()
  115. {
  116. orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
  117. }
  118. /*****************************************************************************
  119. * UART0
  120. ****************************************************************************/
  121. void __init orion5x_uart0_init(void)
  122. {
  123. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  124. IRQ_ORION5X_UART0, orion5x_tclk);
  125. }
  126. /*****************************************************************************
  127. * UART1
  128. ****************************************************************************/
  129. void __init orion5x_uart1_init(void)
  130. {
  131. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  132. IRQ_ORION5X_UART1, orion5x_tclk);
  133. }
  134. /*****************************************************************************
  135. * XOR engine
  136. ****************************************************************************/
  137. void __init orion5x_xor_init(void)
  138. {
  139. orion_xor0_init(&orion5x_mbus_dram_info,
  140. ORION5X_XOR_PHYS_BASE,
  141. ORION5X_XOR_PHYS_BASE + 0x200,
  142. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  143. }
  144. /*****************************************************************************
  145. * Cryptographic Engines and Security Accelerator (CESA)
  146. ****************************************************************************/
  147. static void __init orion5x_crypto_init(void)
  148. {
  149. int ret;
  150. ret = orion5x_setup_sram_win();
  151. if (ret)
  152. return;
  153. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  154. SZ_8K, IRQ_ORION5X_CESA);
  155. }
  156. /*****************************************************************************
  157. * Watchdog
  158. ****************************************************************************/
  159. void __init orion5x_wdt_init(void)
  160. {
  161. orion_wdt_init(orion5x_tclk);
  162. }
  163. /*****************************************************************************
  164. * Time handling
  165. ****************************************************************************/
  166. void __init orion5x_init_early(void)
  167. {
  168. orion_time_set_base(TIMER_VIRT_BASE);
  169. }
  170. int orion5x_tclk;
  171. int __init orion5x_find_tclk(void)
  172. {
  173. u32 dev, rev;
  174. orion5x_pcie_id(&dev, &rev);
  175. if (dev == MV88F6183_DEV_ID &&
  176. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  177. return 133333333;
  178. return 166666667;
  179. }
  180. static void orion5x_timer_init(void)
  181. {
  182. orion5x_tclk = orion5x_find_tclk();
  183. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  184. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  185. }
  186. struct sys_timer orion5x_timer = {
  187. .init = orion5x_timer_init,
  188. };
  189. /*****************************************************************************
  190. * General
  191. ****************************************************************************/
  192. /*
  193. * Identify device ID and rev from PCIe configuration header space '0'.
  194. */
  195. static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  196. {
  197. orion5x_pcie_id(dev, rev);
  198. if (*dev == MV88F5281_DEV_ID) {
  199. if (*rev == MV88F5281_REV_D2) {
  200. *dev_name = "MV88F5281-D2";
  201. } else if (*rev == MV88F5281_REV_D1) {
  202. *dev_name = "MV88F5281-D1";
  203. } else if (*rev == MV88F5281_REV_D0) {
  204. *dev_name = "MV88F5281-D0";
  205. } else {
  206. *dev_name = "MV88F5281-Rev-Unsupported";
  207. }
  208. } else if (*dev == MV88F5182_DEV_ID) {
  209. if (*rev == MV88F5182_REV_A2) {
  210. *dev_name = "MV88F5182-A2";
  211. } else {
  212. *dev_name = "MV88F5182-Rev-Unsupported";
  213. }
  214. } else if (*dev == MV88F5181_DEV_ID) {
  215. if (*rev == MV88F5181_REV_B1) {
  216. *dev_name = "MV88F5181-Rev-B1";
  217. } else if (*rev == MV88F5181L_REV_A1) {
  218. *dev_name = "MV88F5181L-Rev-A1";
  219. } else {
  220. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  221. }
  222. } else if (*dev == MV88F6183_DEV_ID) {
  223. if (*rev == MV88F6183_REV_B0) {
  224. *dev_name = "MV88F6183-Rev-B0";
  225. } else {
  226. *dev_name = "MV88F6183-Rev-Unsupported";
  227. }
  228. } else {
  229. *dev_name = "Device-Unknown";
  230. }
  231. }
  232. void __init orion5x_init(void)
  233. {
  234. char *dev_name;
  235. u32 dev, rev;
  236. orion5x_id(&dev, &rev, &dev_name);
  237. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  238. /*
  239. * Setup Orion address map
  240. */
  241. orion5x_setup_cpu_mbus_bridge();
  242. /*
  243. * Don't issue "Wait for Interrupt" instruction if we are
  244. * running on D0 5281 silicon.
  245. */
  246. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  247. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  248. disable_hlt();
  249. }
  250. /*
  251. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  252. * while 5180n/5181/5281 don't have crypto.
  253. */
  254. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  255. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  256. orion5x_crypto_init();
  257. /*
  258. * Register watchdog driver
  259. */
  260. orion5x_wdt_init();
  261. }
  262. /*
  263. * Many orion-based systems have buggy bootloader implementations.
  264. * This is a common fixup for bogus memory tags.
  265. */
  266. void __init tag_fixup_mem32(struct tag *t, char **from,
  267. struct meminfo *meminfo)
  268. {
  269. for (; t->hdr.size; t = tag_next(t))
  270. if (t->hdr.tag == ATAG_MEM &&
  271. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  272. t->u.mem.start & ~PAGE_MASK)) {
  273. printk(KERN_WARNING
  274. "Clearing invalid memory bank %dKB@0x%08x\n",
  275. t->u.mem.size / 1024, t->u.mem.start);
  276. t->hdr.tag = 0;
  277. }
  278. }