clock.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491
  1. /* linux/arch/arm/mach-exynos4/clock.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <linux/syscore_ops.h>
  16. #include <plat/cpu-freq.h>
  17. #include <plat/clock.h>
  18. #include <plat/cpu.h>
  19. #include <plat/pll.h>
  20. #include <plat/s5p-clock.h>
  21. #include <plat/clock-clksrc.h>
  22. #include <plat/exynos4.h>
  23. #include <plat/pm.h>
  24. #include <mach/map.h>
  25. #include <mach/regs-clock.h>
  26. #include <mach/sysmmu.h>
  27. #include <mach/exynos4-clock.h>
  28. static struct sleep_save exynos4_clock_save[] = {
  29. SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
  30. SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
  31. SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
  32. SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
  33. SAVE_ITEM(S5P_CLKSRC_TOP0),
  34. SAVE_ITEM(S5P_CLKSRC_TOP1),
  35. SAVE_ITEM(S5P_CLKSRC_CAM),
  36. SAVE_ITEM(S5P_CLKSRC_TV),
  37. SAVE_ITEM(S5P_CLKSRC_MFC),
  38. SAVE_ITEM(S5P_CLKSRC_G3D),
  39. SAVE_ITEM(S5P_CLKSRC_LCD0),
  40. SAVE_ITEM(S5P_CLKSRC_MAUDIO),
  41. SAVE_ITEM(S5P_CLKSRC_FSYS),
  42. SAVE_ITEM(S5P_CLKSRC_PERIL0),
  43. SAVE_ITEM(S5P_CLKSRC_PERIL1),
  44. SAVE_ITEM(S5P_CLKDIV_CAM),
  45. SAVE_ITEM(S5P_CLKDIV_TV),
  46. SAVE_ITEM(S5P_CLKDIV_MFC),
  47. SAVE_ITEM(S5P_CLKDIV_G3D),
  48. SAVE_ITEM(S5P_CLKDIV_LCD0),
  49. SAVE_ITEM(S5P_CLKDIV_MAUDIO),
  50. SAVE_ITEM(S5P_CLKDIV_FSYS0),
  51. SAVE_ITEM(S5P_CLKDIV_FSYS1),
  52. SAVE_ITEM(S5P_CLKDIV_FSYS2),
  53. SAVE_ITEM(S5P_CLKDIV_FSYS3),
  54. SAVE_ITEM(S5P_CLKDIV_PERIL0),
  55. SAVE_ITEM(S5P_CLKDIV_PERIL1),
  56. SAVE_ITEM(S5P_CLKDIV_PERIL2),
  57. SAVE_ITEM(S5P_CLKDIV_PERIL3),
  58. SAVE_ITEM(S5P_CLKDIV_PERIL4),
  59. SAVE_ITEM(S5P_CLKDIV_PERIL5),
  60. SAVE_ITEM(S5P_CLKDIV_TOP),
  61. SAVE_ITEM(S5P_CLKSRC_MASK_TOP),
  62. SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
  63. SAVE_ITEM(S5P_CLKSRC_MASK_TV),
  64. SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
  65. SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
  66. SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
  67. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
  68. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
  69. SAVE_ITEM(S5P_CLKDIV2_RATIO),
  70. SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
  71. SAVE_ITEM(S5P_CLKGATE_IP_CAM),
  72. SAVE_ITEM(S5P_CLKGATE_IP_TV),
  73. SAVE_ITEM(S5P_CLKGATE_IP_MFC),
  74. SAVE_ITEM(S5P_CLKGATE_IP_G3D),
  75. SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
  76. SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
  77. SAVE_ITEM(S5P_CLKGATE_IP_GPS),
  78. SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
  79. SAVE_ITEM(S5P_CLKGATE_BLOCK),
  80. SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
  81. SAVE_ITEM(S5P_CLKSRC_DMC),
  82. SAVE_ITEM(S5P_CLKDIV_DMC0),
  83. SAVE_ITEM(S5P_CLKDIV_DMC1),
  84. SAVE_ITEM(S5P_CLKGATE_IP_DMC),
  85. SAVE_ITEM(S5P_CLKSRC_CPU),
  86. SAVE_ITEM(S5P_CLKDIV_CPU),
  87. SAVE_ITEM(S5P_CLKDIV_CPU + 0x4),
  88. SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
  89. SAVE_ITEM(S5P_CLKGATE_IP_CPU),
  90. };
  91. struct clk clk_sclk_hdmi27m = {
  92. .name = "sclk_hdmi27m",
  93. .rate = 27000000,
  94. };
  95. struct clk clk_sclk_hdmiphy = {
  96. .name = "sclk_hdmiphy",
  97. };
  98. struct clk clk_sclk_usbphy0 = {
  99. .name = "sclk_usbphy0",
  100. .rate = 27000000,
  101. };
  102. struct clk clk_sclk_usbphy1 = {
  103. .name = "sclk_usbphy1",
  104. };
  105. static struct clk dummy_apb_pclk = {
  106. .name = "apb_pclk",
  107. .id = -1,
  108. };
  109. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  110. {
  111. return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
  112. }
  113. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  114. {
  115. return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
  116. }
  117. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  118. {
  119. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
  120. }
  121. int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  122. {
  123. return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
  124. }
  125. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  126. {
  127. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  128. }
  129. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  130. {
  131. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
  132. }
  133. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  134. {
  135. return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
  136. }
  137. static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
  138. {
  139. return s5p_gatectrl(S5P_CLKSRC_MASK_TV, clk, enable);
  140. }
  141. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  142. {
  143. return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
  144. }
  145. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  146. {
  147. return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
  148. }
  149. static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  150. {
  151. return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
  152. }
  153. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  154. {
  155. return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
  156. }
  157. int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  158. {
  159. return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
  160. }
  161. int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  162. {
  163. return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
  164. }
  165. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  166. {
  167. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  168. }
  169. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  170. {
  171. return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
  172. }
  173. static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  174. {
  175. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  176. }
  177. static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
  178. {
  179. return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
  180. }
  181. /* Core list of CMU_CPU side */
  182. static struct clksrc_clk clk_mout_apll = {
  183. .clk = {
  184. .name = "mout_apll",
  185. },
  186. .sources = &clk_src_apll,
  187. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  188. };
  189. struct clksrc_clk clk_sclk_apll = {
  190. .clk = {
  191. .name = "sclk_apll",
  192. .parent = &clk_mout_apll.clk,
  193. },
  194. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  195. };
  196. struct clksrc_clk clk_mout_epll = {
  197. .clk = {
  198. .name = "mout_epll",
  199. },
  200. .sources = &clk_src_epll,
  201. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  202. };
  203. struct clksrc_clk clk_mout_mpll = {
  204. .clk = {
  205. .name = "mout_mpll",
  206. },
  207. .sources = &clk_src_mpll,
  208. /* reg_src will be added in each SoCs' clock */
  209. };
  210. static struct clk *clkset_moutcore_list[] = {
  211. [0] = &clk_mout_apll.clk,
  212. [1] = &clk_mout_mpll.clk,
  213. };
  214. static struct clksrc_sources clkset_moutcore = {
  215. .sources = clkset_moutcore_list,
  216. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  217. };
  218. static struct clksrc_clk clk_moutcore = {
  219. .clk = {
  220. .name = "moutcore",
  221. },
  222. .sources = &clkset_moutcore,
  223. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  224. };
  225. static struct clksrc_clk clk_coreclk = {
  226. .clk = {
  227. .name = "core_clk",
  228. .parent = &clk_moutcore.clk,
  229. },
  230. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  231. };
  232. static struct clksrc_clk clk_armclk = {
  233. .clk = {
  234. .name = "armclk",
  235. .parent = &clk_coreclk.clk,
  236. },
  237. };
  238. static struct clksrc_clk clk_aclk_corem0 = {
  239. .clk = {
  240. .name = "aclk_corem0",
  241. .parent = &clk_coreclk.clk,
  242. },
  243. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  244. };
  245. static struct clksrc_clk clk_aclk_cores = {
  246. .clk = {
  247. .name = "aclk_cores",
  248. .parent = &clk_coreclk.clk,
  249. },
  250. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  251. };
  252. static struct clksrc_clk clk_aclk_corem1 = {
  253. .clk = {
  254. .name = "aclk_corem1",
  255. .parent = &clk_coreclk.clk,
  256. },
  257. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  258. };
  259. static struct clksrc_clk clk_periphclk = {
  260. .clk = {
  261. .name = "periphclk",
  262. .parent = &clk_coreclk.clk,
  263. },
  264. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  265. };
  266. /* Core list of CMU_CORE side */
  267. struct clk *clkset_corebus_list[] = {
  268. [0] = &clk_mout_mpll.clk,
  269. [1] = &clk_sclk_apll.clk,
  270. };
  271. struct clksrc_sources clkset_mout_corebus = {
  272. .sources = clkset_corebus_list,
  273. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  274. };
  275. static struct clksrc_clk clk_mout_corebus = {
  276. .clk = {
  277. .name = "mout_corebus",
  278. },
  279. .sources = &clkset_mout_corebus,
  280. .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
  281. };
  282. static struct clksrc_clk clk_sclk_dmc = {
  283. .clk = {
  284. .name = "sclk_dmc",
  285. .parent = &clk_mout_corebus.clk,
  286. },
  287. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
  288. };
  289. static struct clksrc_clk clk_aclk_cored = {
  290. .clk = {
  291. .name = "aclk_cored",
  292. .parent = &clk_sclk_dmc.clk,
  293. },
  294. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
  295. };
  296. static struct clksrc_clk clk_aclk_corep = {
  297. .clk = {
  298. .name = "aclk_corep",
  299. .parent = &clk_aclk_cored.clk,
  300. },
  301. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
  302. };
  303. static struct clksrc_clk clk_aclk_acp = {
  304. .clk = {
  305. .name = "aclk_acp",
  306. .parent = &clk_mout_corebus.clk,
  307. },
  308. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
  309. };
  310. static struct clksrc_clk clk_pclk_acp = {
  311. .clk = {
  312. .name = "pclk_acp",
  313. .parent = &clk_aclk_acp.clk,
  314. },
  315. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
  316. };
  317. /* Core list of CMU_TOP side */
  318. struct clk *clkset_aclk_top_list[] = {
  319. [0] = &clk_mout_mpll.clk,
  320. [1] = &clk_sclk_apll.clk,
  321. };
  322. struct clksrc_sources clkset_aclk = {
  323. .sources = clkset_aclk_top_list,
  324. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  325. };
  326. static struct clksrc_clk clk_aclk_200 = {
  327. .clk = {
  328. .name = "aclk_200",
  329. },
  330. .sources = &clkset_aclk,
  331. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  332. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  333. };
  334. static struct clksrc_clk clk_aclk_100 = {
  335. .clk = {
  336. .name = "aclk_100",
  337. },
  338. .sources = &clkset_aclk,
  339. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  340. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  341. };
  342. static struct clksrc_clk clk_aclk_160 = {
  343. .clk = {
  344. .name = "aclk_160",
  345. },
  346. .sources = &clkset_aclk,
  347. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  348. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  349. };
  350. struct clksrc_clk clk_aclk_133 = {
  351. .clk = {
  352. .name = "aclk_133",
  353. },
  354. .sources = &clkset_aclk,
  355. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  356. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  357. };
  358. static struct clk *clkset_vpllsrc_list[] = {
  359. [0] = &clk_fin_vpll,
  360. [1] = &clk_sclk_hdmi27m,
  361. };
  362. static struct clksrc_sources clkset_vpllsrc = {
  363. .sources = clkset_vpllsrc_list,
  364. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  365. };
  366. static struct clksrc_clk clk_vpllsrc = {
  367. .clk = {
  368. .name = "vpll_src",
  369. .enable = exynos4_clksrc_mask_top_ctrl,
  370. .ctrlbit = (1 << 0),
  371. },
  372. .sources = &clkset_vpllsrc,
  373. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  374. };
  375. static struct clk *clkset_sclk_vpll_list[] = {
  376. [0] = &clk_vpllsrc.clk,
  377. [1] = &clk_fout_vpll,
  378. };
  379. static struct clksrc_sources clkset_sclk_vpll = {
  380. .sources = clkset_sclk_vpll_list,
  381. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  382. };
  383. struct clksrc_clk clk_sclk_vpll = {
  384. .clk = {
  385. .name = "sclk_vpll",
  386. },
  387. .sources = &clkset_sclk_vpll,
  388. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  389. };
  390. static struct clk init_clocks_off[] = {
  391. {
  392. .name = "timers",
  393. .parent = &clk_aclk_100.clk,
  394. .enable = exynos4_clk_ip_peril_ctrl,
  395. .ctrlbit = (1<<24),
  396. }, {
  397. .name = "csis",
  398. .devname = "s5p-mipi-csis.0",
  399. .enable = exynos4_clk_ip_cam_ctrl,
  400. .ctrlbit = (1 << 4),
  401. }, {
  402. .name = "csis",
  403. .devname = "s5p-mipi-csis.1",
  404. .enable = exynos4_clk_ip_cam_ctrl,
  405. .ctrlbit = (1 << 5),
  406. }, {
  407. .name = "fimc",
  408. .devname = "exynos4-fimc.0",
  409. .enable = exynos4_clk_ip_cam_ctrl,
  410. .ctrlbit = (1 << 0),
  411. }, {
  412. .name = "fimc",
  413. .devname = "exynos4-fimc.1",
  414. .enable = exynos4_clk_ip_cam_ctrl,
  415. .ctrlbit = (1 << 1),
  416. }, {
  417. .name = "fimc",
  418. .devname = "exynos4-fimc.2",
  419. .enable = exynos4_clk_ip_cam_ctrl,
  420. .ctrlbit = (1 << 2),
  421. }, {
  422. .name = "fimc",
  423. .devname = "exynos4-fimc.3",
  424. .enable = exynos4_clk_ip_cam_ctrl,
  425. .ctrlbit = (1 << 3),
  426. }, {
  427. .name = "fimd",
  428. .devname = "exynos4-fb.0",
  429. .enable = exynos4_clk_ip_lcd0_ctrl,
  430. .ctrlbit = (1 << 0),
  431. }, {
  432. .name = "hsmmc",
  433. .devname = "s3c-sdhci.0",
  434. .parent = &clk_aclk_133.clk,
  435. .enable = exynos4_clk_ip_fsys_ctrl,
  436. .ctrlbit = (1 << 5),
  437. }, {
  438. .name = "hsmmc",
  439. .devname = "s3c-sdhci.1",
  440. .parent = &clk_aclk_133.clk,
  441. .enable = exynos4_clk_ip_fsys_ctrl,
  442. .ctrlbit = (1 << 6),
  443. }, {
  444. .name = "hsmmc",
  445. .devname = "s3c-sdhci.2",
  446. .parent = &clk_aclk_133.clk,
  447. .enable = exynos4_clk_ip_fsys_ctrl,
  448. .ctrlbit = (1 << 7),
  449. }, {
  450. .name = "hsmmc",
  451. .devname = "s3c-sdhci.3",
  452. .parent = &clk_aclk_133.clk,
  453. .enable = exynos4_clk_ip_fsys_ctrl,
  454. .ctrlbit = (1 << 8),
  455. }, {
  456. .name = "dwmmc",
  457. .parent = &clk_aclk_133.clk,
  458. .enable = exynos4_clk_ip_fsys_ctrl,
  459. .ctrlbit = (1 << 9),
  460. }, {
  461. .name = "dac",
  462. .devname = "s5p-sdo",
  463. .enable = exynos4_clk_ip_tv_ctrl,
  464. .ctrlbit = (1 << 2),
  465. }, {
  466. .name = "mixer",
  467. .devname = "s5p-mixer",
  468. .enable = exynos4_clk_ip_tv_ctrl,
  469. .ctrlbit = (1 << 1),
  470. }, {
  471. .name = "vp",
  472. .devname = "s5p-mixer",
  473. .enable = exynos4_clk_ip_tv_ctrl,
  474. .ctrlbit = (1 << 0),
  475. }, {
  476. .name = "hdmi",
  477. .devname = "exynos4-hdmi",
  478. .enable = exynos4_clk_ip_tv_ctrl,
  479. .ctrlbit = (1 << 3),
  480. }, {
  481. .name = "hdmiphy",
  482. .devname = "exynos4-hdmi",
  483. .enable = exynos4_clk_hdmiphy_ctrl,
  484. .ctrlbit = (1 << 0),
  485. }, {
  486. .name = "dacphy",
  487. .devname = "s5p-sdo",
  488. .enable = exynos4_clk_dac_ctrl,
  489. .ctrlbit = (1 << 0),
  490. }, {
  491. .name = "dma",
  492. .devname = "dma-pl330.0",
  493. .enable = exynos4_clk_ip_fsys_ctrl,
  494. .ctrlbit = (1 << 0),
  495. }, {
  496. .name = "dma",
  497. .devname = "dma-pl330.1",
  498. .enable = exynos4_clk_ip_fsys_ctrl,
  499. .ctrlbit = (1 << 1),
  500. }, {
  501. .name = "adc",
  502. .enable = exynos4_clk_ip_peril_ctrl,
  503. .ctrlbit = (1 << 15),
  504. }, {
  505. .name = "keypad",
  506. .enable = exynos4_clk_ip_perir_ctrl,
  507. .ctrlbit = (1 << 16),
  508. }, {
  509. .name = "rtc",
  510. .enable = exynos4_clk_ip_perir_ctrl,
  511. .ctrlbit = (1 << 15),
  512. }, {
  513. .name = "watchdog",
  514. .parent = &clk_aclk_100.clk,
  515. .enable = exynos4_clk_ip_perir_ctrl,
  516. .ctrlbit = (1 << 14),
  517. }, {
  518. .name = "usbhost",
  519. .enable = exynos4_clk_ip_fsys_ctrl ,
  520. .ctrlbit = (1 << 12),
  521. }, {
  522. .name = "otg",
  523. .enable = exynos4_clk_ip_fsys_ctrl,
  524. .ctrlbit = (1 << 13),
  525. }, {
  526. .name = "spi",
  527. .devname = "s3c64xx-spi.0",
  528. .enable = exynos4_clk_ip_peril_ctrl,
  529. .ctrlbit = (1 << 16),
  530. }, {
  531. .name = "spi",
  532. .devname = "s3c64xx-spi.1",
  533. .enable = exynos4_clk_ip_peril_ctrl,
  534. .ctrlbit = (1 << 17),
  535. }, {
  536. .name = "spi",
  537. .devname = "s3c64xx-spi.2",
  538. .enable = exynos4_clk_ip_peril_ctrl,
  539. .ctrlbit = (1 << 18),
  540. }, {
  541. .name = "iis",
  542. .devname = "samsung-i2s.0",
  543. .enable = exynos4_clk_ip_peril_ctrl,
  544. .ctrlbit = (1 << 19),
  545. }, {
  546. .name = "iis",
  547. .devname = "samsung-i2s.1",
  548. .enable = exynos4_clk_ip_peril_ctrl,
  549. .ctrlbit = (1 << 20),
  550. }, {
  551. .name = "iis",
  552. .devname = "samsung-i2s.2",
  553. .enable = exynos4_clk_ip_peril_ctrl,
  554. .ctrlbit = (1 << 21),
  555. }, {
  556. .name = "ac97",
  557. .devname = "samsung-ac97",
  558. .enable = exynos4_clk_ip_peril_ctrl,
  559. .ctrlbit = (1 << 27),
  560. }, {
  561. .name = "fimg2d",
  562. .enable = exynos4_clk_ip_image_ctrl,
  563. .ctrlbit = (1 << 0),
  564. }, {
  565. .name = "mfc",
  566. .devname = "s5p-mfc",
  567. .enable = exynos4_clk_ip_mfc_ctrl,
  568. .ctrlbit = (1 << 0),
  569. }, {
  570. .name = "i2c",
  571. .devname = "s3c2440-i2c.0",
  572. .parent = &clk_aclk_100.clk,
  573. .enable = exynos4_clk_ip_peril_ctrl,
  574. .ctrlbit = (1 << 6),
  575. }, {
  576. .name = "i2c",
  577. .devname = "s3c2440-i2c.1",
  578. .parent = &clk_aclk_100.clk,
  579. .enable = exynos4_clk_ip_peril_ctrl,
  580. .ctrlbit = (1 << 7),
  581. }, {
  582. .name = "i2c",
  583. .devname = "s3c2440-i2c.2",
  584. .parent = &clk_aclk_100.clk,
  585. .enable = exynos4_clk_ip_peril_ctrl,
  586. .ctrlbit = (1 << 8),
  587. }, {
  588. .name = "i2c",
  589. .devname = "s3c2440-i2c.3",
  590. .parent = &clk_aclk_100.clk,
  591. .enable = exynos4_clk_ip_peril_ctrl,
  592. .ctrlbit = (1 << 9),
  593. }, {
  594. .name = "i2c",
  595. .devname = "s3c2440-i2c.4",
  596. .parent = &clk_aclk_100.clk,
  597. .enable = exynos4_clk_ip_peril_ctrl,
  598. .ctrlbit = (1 << 10),
  599. }, {
  600. .name = "i2c",
  601. .devname = "s3c2440-i2c.5",
  602. .parent = &clk_aclk_100.clk,
  603. .enable = exynos4_clk_ip_peril_ctrl,
  604. .ctrlbit = (1 << 11),
  605. }, {
  606. .name = "i2c",
  607. .devname = "s3c2440-i2c.6",
  608. .parent = &clk_aclk_100.clk,
  609. .enable = exynos4_clk_ip_peril_ctrl,
  610. .ctrlbit = (1 << 12),
  611. }, {
  612. .name = "i2c",
  613. .devname = "s3c2440-i2c.7",
  614. .parent = &clk_aclk_100.clk,
  615. .enable = exynos4_clk_ip_peril_ctrl,
  616. .ctrlbit = (1 << 13),
  617. }, {
  618. .name = "i2c",
  619. .devname = "s3c2440-hdmiphy-i2c",
  620. .parent = &clk_aclk_100.clk,
  621. .enable = exynos4_clk_ip_peril_ctrl,
  622. .ctrlbit = (1 << 14),
  623. }, {
  624. .name = "SYSMMU_MDMA",
  625. .enable = exynos4_clk_ip_image_ctrl,
  626. .ctrlbit = (1 << 5),
  627. }, {
  628. .name = "SYSMMU_FIMC0",
  629. .enable = exynos4_clk_ip_cam_ctrl,
  630. .ctrlbit = (1 << 7),
  631. }, {
  632. .name = "SYSMMU_FIMC1",
  633. .enable = exynos4_clk_ip_cam_ctrl,
  634. .ctrlbit = (1 << 8),
  635. }, {
  636. .name = "SYSMMU_FIMC2",
  637. .enable = exynos4_clk_ip_cam_ctrl,
  638. .ctrlbit = (1 << 9),
  639. }, {
  640. .name = "SYSMMU_FIMC3",
  641. .enable = exynos4_clk_ip_cam_ctrl,
  642. .ctrlbit = (1 << 10),
  643. }, {
  644. .name = "SYSMMU_JPEG",
  645. .enable = exynos4_clk_ip_cam_ctrl,
  646. .ctrlbit = (1 << 11),
  647. }, {
  648. .name = "SYSMMU_FIMD0",
  649. .enable = exynos4_clk_ip_lcd0_ctrl,
  650. .ctrlbit = (1 << 4),
  651. }, {
  652. .name = "SYSMMU_FIMD1",
  653. .enable = exynos4_clk_ip_lcd1_ctrl,
  654. .ctrlbit = (1 << 4),
  655. }, {
  656. .name = "SYSMMU_PCIe",
  657. .enable = exynos4_clk_ip_fsys_ctrl,
  658. .ctrlbit = (1 << 18),
  659. }, {
  660. .name = "SYSMMU_G2D",
  661. .enable = exynos4_clk_ip_image_ctrl,
  662. .ctrlbit = (1 << 3),
  663. }, {
  664. .name = "SYSMMU_ROTATOR",
  665. .enable = exynos4_clk_ip_image_ctrl,
  666. .ctrlbit = (1 << 4),
  667. }, {
  668. .name = "SYSMMU_TV",
  669. .enable = exynos4_clk_ip_tv_ctrl,
  670. .ctrlbit = (1 << 4),
  671. }, {
  672. .name = "SYSMMU_MFC_L",
  673. .enable = exynos4_clk_ip_mfc_ctrl,
  674. .ctrlbit = (1 << 1),
  675. }, {
  676. .name = "SYSMMU_MFC_R",
  677. .enable = exynos4_clk_ip_mfc_ctrl,
  678. .ctrlbit = (1 << 2),
  679. }
  680. };
  681. static struct clk init_clocks[] = {
  682. {
  683. .name = "uart",
  684. .devname = "s5pv210-uart.0",
  685. .enable = exynos4_clk_ip_peril_ctrl,
  686. .ctrlbit = (1 << 0),
  687. }, {
  688. .name = "uart",
  689. .devname = "s5pv210-uart.1",
  690. .enable = exynos4_clk_ip_peril_ctrl,
  691. .ctrlbit = (1 << 1),
  692. }, {
  693. .name = "uart",
  694. .devname = "s5pv210-uart.2",
  695. .enable = exynos4_clk_ip_peril_ctrl,
  696. .ctrlbit = (1 << 2),
  697. }, {
  698. .name = "uart",
  699. .devname = "s5pv210-uart.3",
  700. .enable = exynos4_clk_ip_peril_ctrl,
  701. .ctrlbit = (1 << 3),
  702. }, {
  703. .name = "uart",
  704. .devname = "s5pv210-uart.4",
  705. .enable = exynos4_clk_ip_peril_ctrl,
  706. .ctrlbit = (1 << 4),
  707. }, {
  708. .name = "uart",
  709. .devname = "s5pv210-uart.5",
  710. .enable = exynos4_clk_ip_peril_ctrl,
  711. .ctrlbit = (1 << 5),
  712. }
  713. };
  714. struct clk *clkset_group_list[] = {
  715. [0] = &clk_ext_xtal_mux,
  716. [1] = &clk_xusbxti,
  717. [2] = &clk_sclk_hdmi27m,
  718. [3] = &clk_sclk_usbphy0,
  719. [4] = &clk_sclk_usbphy1,
  720. [5] = &clk_sclk_hdmiphy,
  721. [6] = &clk_mout_mpll.clk,
  722. [7] = &clk_mout_epll.clk,
  723. [8] = &clk_sclk_vpll.clk,
  724. };
  725. struct clksrc_sources clkset_group = {
  726. .sources = clkset_group_list,
  727. .nr_sources = ARRAY_SIZE(clkset_group_list),
  728. };
  729. static struct clk *clkset_mout_g2d0_list[] = {
  730. [0] = &clk_mout_mpll.clk,
  731. [1] = &clk_sclk_apll.clk,
  732. };
  733. static struct clksrc_sources clkset_mout_g2d0 = {
  734. .sources = clkset_mout_g2d0_list,
  735. .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
  736. };
  737. static struct clksrc_clk clk_mout_g2d0 = {
  738. .clk = {
  739. .name = "mout_g2d0",
  740. },
  741. .sources = &clkset_mout_g2d0,
  742. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  743. };
  744. static struct clk *clkset_mout_g2d1_list[] = {
  745. [0] = &clk_mout_epll.clk,
  746. [1] = &clk_sclk_vpll.clk,
  747. };
  748. static struct clksrc_sources clkset_mout_g2d1 = {
  749. .sources = clkset_mout_g2d1_list,
  750. .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
  751. };
  752. static struct clksrc_clk clk_mout_g2d1 = {
  753. .clk = {
  754. .name = "mout_g2d1",
  755. },
  756. .sources = &clkset_mout_g2d1,
  757. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  758. };
  759. static struct clk *clkset_mout_g2d_list[] = {
  760. [0] = &clk_mout_g2d0.clk,
  761. [1] = &clk_mout_g2d1.clk,
  762. };
  763. static struct clksrc_sources clkset_mout_g2d = {
  764. .sources = clkset_mout_g2d_list,
  765. .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
  766. };
  767. static struct clk *clkset_mout_mfc0_list[] = {
  768. [0] = &clk_mout_mpll.clk,
  769. [1] = &clk_sclk_apll.clk,
  770. };
  771. static struct clksrc_sources clkset_mout_mfc0 = {
  772. .sources = clkset_mout_mfc0_list,
  773. .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
  774. };
  775. static struct clksrc_clk clk_mout_mfc0 = {
  776. .clk = {
  777. .name = "mout_mfc0",
  778. },
  779. .sources = &clkset_mout_mfc0,
  780. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
  781. };
  782. static struct clk *clkset_mout_mfc1_list[] = {
  783. [0] = &clk_mout_epll.clk,
  784. [1] = &clk_sclk_vpll.clk,
  785. };
  786. static struct clksrc_sources clkset_mout_mfc1 = {
  787. .sources = clkset_mout_mfc1_list,
  788. .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
  789. };
  790. static struct clksrc_clk clk_mout_mfc1 = {
  791. .clk = {
  792. .name = "mout_mfc1",
  793. },
  794. .sources = &clkset_mout_mfc1,
  795. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
  796. };
  797. static struct clk *clkset_mout_mfc_list[] = {
  798. [0] = &clk_mout_mfc0.clk,
  799. [1] = &clk_mout_mfc1.clk,
  800. };
  801. static struct clksrc_sources clkset_mout_mfc = {
  802. .sources = clkset_mout_mfc_list,
  803. .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
  804. };
  805. static struct clk *clkset_sclk_dac_list[] = {
  806. [0] = &clk_sclk_vpll.clk,
  807. [1] = &clk_sclk_hdmiphy,
  808. };
  809. static struct clksrc_sources clkset_sclk_dac = {
  810. .sources = clkset_sclk_dac_list,
  811. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  812. };
  813. static struct clksrc_clk clk_sclk_dac = {
  814. .clk = {
  815. .name = "sclk_dac",
  816. .enable = exynos4_clksrc_mask_tv_ctrl,
  817. .ctrlbit = (1 << 8),
  818. },
  819. .sources = &clkset_sclk_dac,
  820. .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 8, .size = 1 },
  821. };
  822. static struct clksrc_clk clk_sclk_pixel = {
  823. .clk = {
  824. .name = "sclk_pixel",
  825. .parent = &clk_sclk_vpll.clk,
  826. },
  827. .reg_div = { .reg = S5P_CLKDIV_TV, .shift = 0, .size = 4 },
  828. };
  829. static struct clk *clkset_sclk_hdmi_list[] = {
  830. [0] = &clk_sclk_pixel.clk,
  831. [1] = &clk_sclk_hdmiphy,
  832. };
  833. static struct clksrc_sources clkset_sclk_hdmi = {
  834. .sources = clkset_sclk_hdmi_list,
  835. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  836. };
  837. static struct clksrc_clk clk_sclk_hdmi = {
  838. .clk = {
  839. .name = "sclk_hdmi",
  840. .enable = exynos4_clksrc_mask_tv_ctrl,
  841. .ctrlbit = (1 << 0),
  842. },
  843. .sources = &clkset_sclk_hdmi,
  844. .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 0, .size = 1 },
  845. };
  846. static struct clk *clkset_sclk_mixer_list[] = {
  847. [0] = &clk_sclk_dac.clk,
  848. [1] = &clk_sclk_hdmi.clk,
  849. };
  850. static struct clksrc_sources clkset_sclk_mixer = {
  851. .sources = clkset_sclk_mixer_list,
  852. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  853. };
  854. static struct clksrc_clk clk_sclk_mixer = {
  855. .clk = {
  856. .name = "sclk_mixer",
  857. .enable = exynos4_clksrc_mask_tv_ctrl,
  858. .ctrlbit = (1 << 4),
  859. },
  860. .sources = &clkset_sclk_mixer,
  861. .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 4, .size = 1 },
  862. };
  863. static struct clksrc_clk *sclk_tv[] = {
  864. &clk_sclk_dac,
  865. &clk_sclk_pixel,
  866. &clk_sclk_hdmi,
  867. &clk_sclk_mixer,
  868. };
  869. static struct clksrc_clk clk_dout_mmc0 = {
  870. .clk = {
  871. .name = "dout_mmc0",
  872. },
  873. .sources = &clkset_group,
  874. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
  875. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  876. };
  877. static struct clksrc_clk clk_dout_mmc1 = {
  878. .clk = {
  879. .name = "dout_mmc1",
  880. },
  881. .sources = &clkset_group,
  882. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
  883. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  884. };
  885. static struct clksrc_clk clk_dout_mmc2 = {
  886. .clk = {
  887. .name = "dout_mmc2",
  888. },
  889. .sources = &clkset_group,
  890. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
  891. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  892. };
  893. static struct clksrc_clk clk_dout_mmc3 = {
  894. .clk = {
  895. .name = "dout_mmc3",
  896. },
  897. .sources = &clkset_group,
  898. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
  899. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  900. };
  901. static struct clksrc_clk clk_dout_mmc4 = {
  902. .clk = {
  903. .name = "dout_mmc4",
  904. },
  905. .sources = &clkset_group,
  906. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
  907. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  908. };
  909. static struct clksrc_clk clksrcs[] = {
  910. {
  911. .clk = {
  912. .name = "uclk1",
  913. .devname = "s5pv210-uart.0",
  914. .enable = exynos4_clksrc_mask_peril0_ctrl,
  915. .ctrlbit = (1 << 0),
  916. },
  917. .sources = &clkset_group,
  918. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  919. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  920. }, {
  921. .clk = {
  922. .name = "uclk1",
  923. .devname = "s5pv210-uart.1",
  924. .enable = exynos4_clksrc_mask_peril0_ctrl,
  925. .ctrlbit = (1 << 4),
  926. },
  927. .sources = &clkset_group,
  928. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  929. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  930. }, {
  931. .clk = {
  932. .name = "uclk1",
  933. .devname = "s5pv210-uart.2",
  934. .enable = exynos4_clksrc_mask_peril0_ctrl,
  935. .ctrlbit = (1 << 8),
  936. },
  937. .sources = &clkset_group,
  938. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  939. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  940. }, {
  941. .clk = {
  942. .name = "uclk1",
  943. .devname = "s5pv210-uart.3",
  944. .enable = exynos4_clksrc_mask_peril0_ctrl,
  945. .ctrlbit = (1 << 12),
  946. },
  947. .sources = &clkset_group,
  948. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  949. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  950. }, {
  951. .clk = {
  952. .name = "sclk_pwm",
  953. .enable = exynos4_clksrc_mask_peril0_ctrl,
  954. .ctrlbit = (1 << 24),
  955. },
  956. .sources = &clkset_group,
  957. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  958. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  959. }, {
  960. .clk = {
  961. .name = "sclk_csis",
  962. .devname = "s5p-mipi-csis.0",
  963. .enable = exynos4_clksrc_mask_cam_ctrl,
  964. .ctrlbit = (1 << 24),
  965. },
  966. .sources = &clkset_group,
  967. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
  968. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
  969. }, {
  970. .clk = {
  971. .name = "sclk_csis",
  972. .devname = "s5p-mipi-csis.1",
  973. .enable = exynos4_clksrc_mask_cam_ctrl,
  974. .ctrlbit = (1 << 28),
  975. },
  976. .sources = &clkset_group,
  977. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
  978. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
  979. }, {
  980. .clk = {
  981. .name = "sclk_cam0",
  982. .enable = exynos4_clksrc_mask_cam_ctrl,
  983. .ctrlbit = (1 << 16),
  984. },
  985. .sources = &clkset_group,
  986. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
  987. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
  988. }, {
  989. .clk = {
  990. .name = "sclk_cam1",
  991. .enable = exynos4_clksrc_mask_cam_ctrl,
  992. .ctrlbit = (1 << 20),
  993. },
  994. .sources = &clkset_group,
  995. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
  996. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
  997. }, {
  998. .clk = {
  999. .name = "sclk_fimc",
  1000. .devname = "exynos4-fimc.0",
  1001. .enable = exynos4_clksrc_mask_cam_ctrl,
  1002. .ctrlbit = (1 << 0),
  1003. },
  1004. .sources = &clkset_group,
  1005. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
  1006. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
  1007. }, {
  1008. .clk = {
  1009. .name = "sclk_fimc",
  1010. .devname = "exynos4-fimc.1",
  1011. .enable = exynos4_clksrc_mask_cam_ctrl,
  1012. .ctrlbit = (1 << 4),
  1013. },
  1014. .sources = &clkset_group,
  1015. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
  1016. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
  1017. }, {
  1018. .clk = {
  1019. .name = "sclk_fimc",
  1020. .devname = "exynos4-fimc.2",
  1021. .enable = exynos4_clksrc_mask_cam_ctrl,
  1022. .ctrlbit = (1 << 8),
  1023. },
  1024. .sources = &clkset_group,
  1025. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
  1026. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
  1027. }, {
  1028. .clk = {
  1029. .name = "sclk_fimc",
  1030. .devname = "exynos4-fimc.3",
  1031. .enable = exynos4_clksrc_mask_cam_ctrl,
  1032. .ctrlbit = (1 << 12),
  1033. },
  1034. .sources = &clkset_group,
  1035. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
  1036. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
  1037. }, {
  1038. .clk = {
  1039. .name = "sclk_fimd",
  1040. .devname = "exynos4-fb.0",
  1041. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  1042. .ctrlbit = (1 << 0),
  1043. },
  1044. .sources = &clkset_group,
  1045. .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
  1046. .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
  1047. }, {
  1048. .clk = {
  1049. .name = "sclk_spi",
  1050. .devname = "s3c64xx-spi.0",
  1051. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1052. .ctrlbit = (1 << 16),
  1053. },
  1054. .sources = &clkset_group,
  1055. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  1056. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  1057. }, {
  1058. .clk = {
  1059. .name = "sclk_spi",
  1060. .devname = "s3c64xx-spi.1",
  1061. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1062. .ctrlbit = (1 << 20),
  1063. },
  1064. .sources = &clkset_group,
  1065. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  1066. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  1067. }, {
  1068. .clk = {
  1069. .name = "sclk_spi",
  1070. .devname = "s3c64xx-spi.2",
  1071. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1072. .ctrlbit = (1 << 24),
  1073. },
  1074. .sources = &clkset_group,
  1075. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  1076. .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  1077. }, {
  1078. .clk = {
  1079. .name = "sclk_fimg2d",
  1080. },
  1081. .sources = &clkset_mout_g2d,
  1082. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  1083. .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  1084. }, {
  1085. .clk = {
  1086. .name = "sclk_mfc",
  1087. .devname = "s5p-mfc",
  1088. },
  1089. .sources = &clkset_mout_mfc,
  1090. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
  1091. .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
  1092. }, {
  1093. .clk = {
  1094. .name = "sclk_mmc",
  1095. .devname = "s3c-sdhci.0",
  1096. .parent = &clk_dout_mmc0.clk,
  1097. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1098. .ctrlbit = (1 << 0),
  1099. },
  1100. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1101. }, {
  1102. .clk = {
  1103. .name = "sclk_mmc",
  1104. .devname = "s3c-sdhci.1",
  1105. .parent = &clk_dout_mmc1.clk,
  1106. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1107. .ctrlbit = (1 << 4),
  1108. },
  1109. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1110. }, {
  1111. .clk = {
  1112. .name = "sclk_mmc",
  1113. .devname = "s3c-sdhci.2",
  1114. .parent = &clk_dout_mmc2.clk,
  1115. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1116. .ctrlbit = (1 << 8),
  1117. },
  1118. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1119. }, {
  1120. .clk = {
  1121. .name = "sclk_mmc",
  1122. .devname = "s3c-sdhci.3",
  1123. .parent = &clk_dout_mmc3.clk,
  1124. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1125. .ctrlbit = (1 << 12),
  1126. },
  1127. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1128. }, {
  1129. .clk = {
  1130. .name = "sclk_dwmmc",
  1131. .parent = &clk_dout_mmc4.clk,
  1132. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1133. .ctrlbit = (1 << 16),
  1134. },
  1135. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1136. }
  1137. };
  1138. /* Clock initialization code */
  1139. static struct clksrc_clk *sysclks[] = {
  1140. &clk_mout_apll,
  1141. &clk_sclk_apll,
  1142. &clk_mout_epll,
  1143. &clk_mout_mpll,
  1144. &clk_moutcore,
  1145. &clk_coreclk,
  1146. &clk_armclk,
  1147. &clk_aclk_corem0,
  1148. &clk_aclk_cores,
  1149. &clk_aclk_corem1,
  1150. &clk_periphclk,
  1151. &clk_mout_corebus,
  1152. &clk_sclk_dmc,
  1153. &clk_aclk_cored,
  1154. &clk_aclk_corep,
  1155. &clk_aclk_acp,
  1156. &clk_pclk_acp,
  1157. &clk_vpllsrc,
  1158. &clk_sclk_vpll,
  1159. &clk_aclk_200,
  1160. &clk_aclk_100,
  1161. &clk_aclk_160,
  1162. &clk_aclk_133,
  1163. &clk_dout_mmc0,
  1164. &clk_dout_mmc1,
  1165. &clk_dout_mmc2,
  1166. &clk_dout_mmc3,
  1167. &clk_dout_mmc4,
  1168. &clk_mout_mfc0,
  1169. &clk_mout_mfc1,
  1170. };
  1171. static int xtal_rate;
  1172. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1173. {
  1174. if (soc_is_exynos4210())
  1175. return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
  1176. pll_4508);
  1177. else if (soc_is_exynos4212() || soc_is_exynos4412())
  1178. return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
  1179. else
  1180. return 0;
  1181. }
  1182. static struct clk_ops exynos4_fout_apll_ops = {
  1183. .get_rate = exynos4_fout_apll_get_rate,
  1184. };
  1185. static u32 vpll_div[][8] = {
  1186. { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
  1187. { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
  1188. };
  1189. static unsigned long exynos4_vpll_get_rate(struct clk *clk)
  1190. {
  1191. return clk->rate;
  1192. }
  1193. static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
  1194. {
  1195. unsigned int vpll_con0, vpll_con1 = 0;
  1196. unsigned int i;
  1197. /* Return if nothing changed */
  1198. if (clk->rate == rate)
  1199. return 0;
  1200. vpll_con0 = __raw_readl(S5P_VPLL_CON0);
  1201. vpll_con0 &= ~(0x1 << 27 | \
  1202. PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1203. PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1204. PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1205. vpll_con1 = __raw_readl(S5P_VPLL_CON1);
  1206. vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
  1207. PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
  1208. PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
  1209. for (i = 0; i < ARRAY_SIZE(vpll_div); i++) {
  1210. if (vpll_div[i][0] == rate) {
  1211. vpll_con0 |= vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
  1212. vpll_con0 |= vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1213. vpll_con0 |= vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
  1214. vpll_con1 |= vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
  1215. vpll_con1 |= vpll_div[i][5] << PLL46XX_MFR_SHIFT;
  1216. vpll_con1 |= vpll_div[i][6] << PLL46XX_MRR_SHIFT;
  1217. vpll_con0 |= vpll_div[i][7] << 27;
  1218. break;
  1219. }
  1220. }
  1221. if (i == ARRAY_SIZE(vpll_div)) {
  1222. printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
  1223. __func__);
  1224. return -EINVAL;
  1225. }
  1226. __raw_writel(vpll_con0, S5P_VPLL_CON0);
  1227. __raw_writel(vpll_con1, S5P_VPLL_CON1);
  1228. /* Wait for VPLL lock */
  1229. while (!(__raw_readl(S5P_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
  1230. continue;
  1231. clk->rate = rate;
  1232. return 0;
  1233. }
  1234. static struct clk_ops exynos4_vpll_ops = {
  1235. .get_rate = exynos4_vpll_get_rate,
  1236. .set_rate = exynos4_vpll_set_rate,
  1237. };
  1238. void __init_or_cpufreq exynos4_setup_clocks(void)
  1239. {
  1240. struct clk *xtal_clk;
  1241. unsigned long apll = 0;
  1242. unsigned long mpll = 0;
  1243. unsigned long epll = 0;
  1244. unsigned long vpll = 0;
  1245. unsigned long vpllsrc;
  1246. unsigned long xtal;
  1247. unsigned long armclk;
  1248. unsigned long sclk_dmc;
  1249. unsigned long aclk_200;
  1250. unsigned long aclk_100;
  1251. unsigned long aclk_160;
  1252. unsigned long aclk_133;
  1253. unsigned int ptr;
  1254. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1255. xtal_clk = clk_get(NULL, "xtal");
  1256. BUG_ON(IS_ERR(xtal_clk));
  1257. xtal = clk_get_rate(xtal_clk);
  1258. xtal_rate = xtal;
  1259. clk_put(xtal_clk);
  1260. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1261. if (soc_is_exynos4210()) {
  1262. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
  1263. pll_4508);
  1264. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
  1265. pll_4508);
  1266. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1267. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1268. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1269. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1270. __raw_readl(S5P_VPLL_CON1), pll_4650c);
  1271. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  1272. apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
  1273. mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
  1274. epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1275. __raw_readl(S5P_EPLL_CON1));
  1276. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1277. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1278. __raw_readl(S5P_VPLL_CON1));
  1279. } else {
  1280. /* nothing */
  1281. }
  1282. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1283. clk_fout_mpll.rate = mpll;
  1284. clk_fout_epll.rate = epll;
  1285. clk_fout_vpll.ops = &exynos4_vpll_ops;
  1286. clk_fout_vpll.rate = vpll;
  1287. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1288. apll, mpll, epll, vpll);
  1289. armclk = clk_get_rate(&clk_armclk.clk);
  1290. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  1291. aclk_200 = clk_get_rate(&clk_aclk_200.clk);
  1292. aclk_100 = clk_get_rate(&clk_aclk_100.clk);
  1293. aclk_160 = clk_get_rate(&clk_aclk_160.clk);
  1294. aclk_133 = clk_get_rate(&clk_aclk_133.clk);
  1295. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1296. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1297. armclk, sclk_dmc, aclk_200,
  1298. aclk_100, aclk_160, aclk_133);
  1299. clk_f.rate = armclk;
  1300. clk_h.rate = sclk_dmc;
  1301. clk_p.rate = aclk_100;
  1302. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1303. s3c_set_clksrc(&clksrcs[ptr], true);
  1304. }
  1305. static struct clk *clks[] __initdata = {
  1306. &clk_sclk_hdmi27m,
  1307. &clk_sclk_hdmiphy,
  1308. &clk_sclk_usbphy0,
  1309. &clk_sclk_usbphy1,
  1310. };
  1311. #ifdef CONFIG_PM_SLEEP
  1312. static int exynos4_clock_suspend(void)
  1313. {
  1314. s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1315. return 0;
  1316. }
  1317. static void exynos4_clock_resume(void)
  1318. {
  1319. s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1320. }
  1321. #else
  1322. #define exynos4_clock_suspend NULL
  1323. #define exynos4_clock_resume NULL
  1324. #endif
  1325. struct syscore_ops exynos4_clock_syscore_ops = {
  1326. .suspend = exynos4_clock_suspend,
  1327. .resume = exynos4_clock_resume,
  1328. };
  1329. void __init exynos4_register_clocks(void)
  1330. {
  1331. int ptr;
  1332. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1333. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1334. s3c_register_clksrc(sysclks[ptr], 1);
  1335. for (ptr = 0; ptr < ARRAY_SIZE(sclk_tv); ptr++)
  1336. s3c_register_clksrc(sclk_tv[ptr], 1);
  1337. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1338. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1339. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1340. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1341. register_syscore_ops(&exynos4_clock_syscore_ops);
  1342. s3c24xx_register_clock(&dummy_apb_pclk);
  1343. s3c_pwmclk_init();
  1344. }