clock-exynos4210.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * linux/arch/arm/mach-exynos4/clock-exynos4210.c
  3. *
  4. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * EXYNOS4210 - Clock support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/err.h>
  15. #include <linux/clk.h>
  16. #include <linux/io.h>
  17. #include <linux/syscore_ops.h>
  18. #include <plat/cpu-freq.h>
  19. #include <plat/clock.h>
  20. #include <plat/cpu.h>
  21. #include <plat/pll.h>
  22. #include <plat/s5p-clock.h>
  23. #include <plat/clock-clksrc.h>
  24. #include <plat/exynos4.h>
  25. #include <plat/pm.h>
  26. #include <mach/hardware.h>
  27. #include <mach/map.h>
  28. #include <mach/regs-clock.h>
  29. #include <mach/exynos4-clock.h>
  30. static struct sleep_save exynos4210_clock_save[] = {
  31. SAVE_ITEM(S5P_CLKSRC_IMAGE),
  32. SAVE_ITEM(S5P_CLKSRC_LCD1),
  33. SAVE_ITEM(S5P_CLKDIV_IMAGE),
  34. SAVE_ITEM(S5P_CLKDIV_LCD1),
  35. SAVE_ITEM(S5P_CLKSRC_MASK_LCD1),
  36. SAVE_ITEM(S5P_CLKGATE_IP_IMAGE_4210),
  37. SAVE_ITEM(S5P_CLKGATE_IP_LCD1),
  38. SAVE_ITEM(S5P_CLKGATE_IP_PERIR_4210),
  39. };
  40. static struct clksrc_clk *sysclks[] = {
  41. /* nothing here yet */
  42. };
  43. static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
  44. {
  45. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
  46. }
  47. static struct clksrc_clk clksrcs[] = {
  48. {
  49. .clk = {
  50. .name = "sclk_sata",
  51. .id = -1,
  52. .enable = exynos4_clksrc_mask_fsys_ctrl,
  53. .ctrlbit = (1 << 24),
  54. },
  55. .sources = &clkset_mout_corebus,
  56. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
  57. .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  58. }, {
  59. .clk = {
  60. .name = "sclk_fimd",
  61. .devname = "exynos4-fb.1",
  62. .enable = exynos4_clksrc_mask_lcd1_ctrl,
  63. .ctrlbit = (1 << 0),
  64. },
  65. .sources = &clkset_group,
  66. .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
  67. .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
  68. },
  69. };
  70. static struct clk init_clocks_off[] = {
  71. {
  72. .name = "sataphy",
  73. .id = -1,
  74. .parent = &clk_aclk_133.clk,
  75. .enable = exynos4_clk_ip_fsys_ctrl,
  76. .ctrlbit = (1 << 3),
  77. }, {
  78. .name = "sata",
  79. .id = -1,
  80. .parent = &clk_aclk_133.clk,
  81. .enable = exynos4_clk_ip_fsys_ctrl,
  82. .ctrlbit = (1 << 10),
  83. }, {
  84. .name = "fimd",
  85. .devname = "exynos4-fb.1",
  86. .enable = exynos4_clk_ip_lcd1_ctrl,
  87. .ctrlbit = (1 << 0),
  88. },
  89. };
  90. #ifdef CONFIG_PM_SLEEP
  91. static int exynos4210_clock_suspend(void)
  92. {
  93. s3c_pm_do_save(exynos4210_clock_save, ARRAY_SIZE(exynos4210_clock_save));
  94. return 0;
  95. }
  96. static void exynos4210_clock_resume(void)
  97. {
  98. s3c_pm_do_restore_core(exynos4210_clock_save, ARRAY_SIZE(exynos4210_clock_save));
  99. }
  100. #else
  101. #define exynos4210_clock_suspend NULL
  102. #define exynos4210_clock_resume NULL
  103. #endif
  104. struct syscore_ops exynos4210_clock_syscore_ops = {
  105. .suspend = exynos4210_clock_suspend,
  106. .resume = exynos4210_clock_resume,
  107. };
  108. void __init exynos4210_register_clocks(void)
  109. {
  110. int ptr;
  111. clk_mout_mpll.reg_src.reg = S5P_CLKSRC_CPU;
  112. clk_mout_mpll.reg_src.shift = 8;
  113. clk_mout_mpll.reg_src.size = 1;
  114. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  115. s3c_register_clksrc(sysclks[ptr], 1);
  116. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  117. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  118. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  119. register_syscore_ops(&exynos4210_clock_syscore_ops);
  120. }