sleep.S 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. #include <linux/linkage.h>
  2. #include <linux/threads.h>
  3. #include <asm/asm-offsets.h>
  4. #include <asm/assembler.h>
  5. #include <asm/glue-cache.h>
  6. #include <asm/glue-proc.h>
  7. #include <asm/system.h>
  8. .text
  9. /*
  10. * Save CPU state for a suspend. This saves the CPU general purpose
  11. * registers, and allocates space on the kernel stack to save the CPU
  12. * specific registers and some other data for resume.
  13. * r0 = suspend function arg0
  14. * r1 = suspend function
  15. */
  16. ENTRY(__cpu_suspend)
  17. stmfd sp!, {r4 - r11, lr}
  18. #ifdef MULTI_CPU
  19. ldr r10, =processor
  20. ldr r4, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
  21. #else
  22. ldr r4, =cpu_suspend_size
  23. #endif
  24. mov r5, sp @ current virtual SP
  25. add r4, r4, #12 @ Space for pgd, virt sp, phys resume fn
  26. sub sp, sp, r4 @ allocate CPU state on stack
  27. stmfd sp!, {r0, r1} @ save suspend func arg and pointer
  28. add r0, sp, #8 @ save pointer to save block
  29. mov r1, r4 @ size of save block
  30. mov r2, r5 @ virtual SP
  31. ldr r3, =sleep_save_sp
  32. #ifdef CONFIG_SMP
  33. ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
  34. ALT_UP(mov lr, #0)
  35. and lr, lr, #15
  36. add r3, r3, lr, lsl #2
  37. #endif
  38. bl __cpu_suspend_save
  39. adr lr, BSYM(cpu_suspend_abort)
  40. ldmfd sp!, {r0, pc} @ call suspend fn
  41. ENDPROC(__cpu_suspend)
  42. .ltorg
  43. cpu_suspend_abort:
  44. ldmia sp!, {r1 - r3} @ pop phys pgd, virt SP, phys resume fn
  45. teq r0, #0
  46. moveq r0, #1 @ force non-zero value
  47. mov sp, r2
  48. ldmfd sp!, {r4 - r11, pc}
  49. ENDPROC(cpu_suspend_abort)
  50. /*
  51. * r0 = control register value
  52. */
  53. .align 5
  54. ENTRY(cpu_resume_mmu)
  55. ldr r3, =cpu_resume_after_mmu
  56. mcr p15, 0, r0, c1, c0, 0 @ turn on MMU, I-cache, etc
  57. mrc p15, 0, r0, c0, c0, 0 @ read id reg
  58. mov r0, r0
  59. mov r0, r0
  60. mov pc, r3 @ jump to virtual address
  61. ENDPROC(cpu_resume_mmu)
  62. cpu_resume_after_mmu:
  63. bl cpu_init @ restore the und/abt/irq banked regs
  64. mov r0, #0 @ return zero on success
  65. ldmfd sp!, {r4 - r11, pc}
  66. ENDPROC(cpu_resume_after_mmu)
  67. /*
  68. * Note: Yes, part of the following code is located into the .data section.
  69. * This is to allow sleep_save_sp to be accessed with a relative load
  70. * while we can't rely on any MMU translation. We could have put
  71. * sleep_save_sp in the .text section as well, but some setups might
  72. * insist on it to be truly read-only.
  73. */
  74. .data
  75. .align
  76. ENTRY(cpu_resume)
  77. #ifdef CONFIG_SMP
  78. adr r0, sleep_save_sp
  79. ALT_SMP(mrc p15, 0, r1, c0, c0, 5)
  80. ALT_UP(mov r1, #0)
  81. and r1, r1, #15
  82. ldr r0, [r0, r1, lsl #2] @ stack phys addr
  83. #else
  84. ldr r0, sleep_save_sp @ stack phys addr
  85. #endif
  86. setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
  87. @ load phys pgd, stack, resume fn
  88. ARM( ldmia r0!, {r1, sp, pc} )
  89. THUMB( ldmia r0!, {r1, r2, r3} )
  90. THUMB( mov sp, r2 )
  91. THUMB( bx r3 )
  92. ENDPROC(cpu_resume)
  93. sleep_save_sp:
  94. .rept CONFIG_NR_CPUS
  95. .long 0 @ preserve stack phys ptr here
  96. .endr