perf_event_xscale.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * ARMv5 [xscale] Performance counter handling code.
  3. *
  4. * Copyright (C) 2010, ARM Ltd., Will Deacon <will.deacon@arm.com>
  5. *
  6. * Based on the previous xscale OProfile code.
  7. *
  8. * There are two variants of the xscale PMU that we support:
  9. * - xscale1pmu: 2 event counters and a cycle counter
  10. * - xscale2pmu: 4 event counters and a cycle counter
  11. * The two variants share event definitions, but have different
  12. * PMU structures.
  13. */
  14. #ifdef CONFIG_CPU_XSCALE
  15. enum xscale_perf_types {
  16. XSCALE_PERFCTR_ICACHE_MISS = 0x00,
  17. XSCALE_PERFCTR_ICACHE_NO_DELIVER = 0x01,
  18. XSCALE_PERFCTR_DATA_STALL = 0x02,
  19. XSCALE_PERFCTR_ITLB_MISS = 0x03,
  20. XSCALE_PERFCTR_DTLB_MISS = 0x04,
  21. XSCALE_PERFCTR_BRANCH = 0x05,
  22. XSCALE_PERFCTR_BRANCH_MISS = 0x06,
  23. XSCALE_PERFCTR_INSTRUCTION = 0x07,
  24. XSCALE_PERFCTR_DCACHE_FULL_STALL = 0x08,
  25. XSCALE_PERFCTR_DCACHE_FULL_STALL_CONTIG = 0x09,
  26. XSCALE_PERFCTR_DCACHE_ACCESS = 0x0A,
  27. XSCALE_PERFCTR_DCACHE_MISS = 0x0B,
  28. XSCALE_PERFCTR_DCACHE_WRITE_BACK = 0x0C,
  29. XSCALE_PERFCTR_PC_CHANGED = 0x0D,
  30. XSCALE_PERFCTR_BCU_REQUEST = 0x10,
  31. XSCALE_PERFCTR_BCU_FULL = 0x11,
  32. XSCALE_PERFCTR_BCU_DRAIN = 0x12,
  33. XSCALE_PERFCTR_BCU_ECC_NO_ELOG = 0x14,
  34. XSCALE_PERFCTR_BCU_1_BIT_ERR = 0x15,
  35. XSCALE_PERFCTR_RMW = 0x16,
  36. /* XSCALE_PERFCTR_CCNT is not hardware defined */
  37. XSCALE_PERFCTR_CCNT = 0xFE,
  38. XSCALE_PERFCTR_UNUSED = 0xFF,
  39. };
  40. enum xscale_counters {
  41. XSCALE_CYCLE_COUNTER = 0,
  42. XSCALE_COUNTER0,
  43. XSCALE_COUNTER1,
  44. XSCALE_COUNTER2,
  45. XSCALE_COUNTER3,
  46. };
  47. static const unsigned xscale_perf_map[PERF_COUNT_HW_MAX] = {
  48. [PERF_COUNT_HW_CPU_CYCLES] = XSCALE_PERFCTR_CCNT,
  49. [PERF_COUNT_HW_INSTRUCTIONS] = XSCALE_PERFCTR_INSTRUCTION,
  50. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  51. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  52. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = XSCALE_PERFCTR_BRANCH,
  53. [PERF_COUNT_HW_BRANCH_MISSES] = XSCALE_PERFCTR_BRANCH_MISS,
  54. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  55. };
  56. static const unsigned xscale_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  57. [PERF_COUNT_HW_CACHE_OP_MAX]
  58. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  59. [C(L1D)] = {
  60. [C(OP_READ)] = {
  61. [C(RESULT_ACCESS)] = XSCALE_PERFCTR_DCACHE_ACCESS,
  62. [C(RESULT_MISS)] = XSCALE_PERFCTR_DCACHE_MISS,
  63. },
  64. [C(OP_WRITE)] = {
  65. [C(RESULT_ACCESS)] = XSCALE_PERFCTR_DCACHE_ACCESS,
  66. [C(RESULT_MISS)] = XSCALE_PERFCTR_DCACHE_MISS,
  67. },
  68. [C(OP_PREFETCH)] = {
  69. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  70. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  71. },
  72. },
  73. [C(L1I)] = {
  74. [C(OP_READ)] = {
  75. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  76. [C(RESULT_MISS)] = XSCALE_PERFCTR_ICACHE_MISS,
  77. },
  78. [C(OP_WRITE)] = {
  79. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  80. [C(RESULT_MISS)] = XSCALE_PERFCTR_ICACHE_MISS,
  81. },
  82. [C(OP_PREFETCH)] = {
  83. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  84. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  85. },
  86. },
  87. [C(LL)] = {
  88. [C(OP_READ)] = {
  89. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  90. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  91. },
  92. [C(OP_WRITE)] = {
  93. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  94. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  95. },
  96. [C(OP_PREFETCH)] = {
  97. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  98. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  99. },
  100. },
  101. [C(DTLB)] = {
  102. [C(OP_READ)] = {
  103. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  104. [C(RESULT_MISS)] = XSCALE_PERFCTR_DTLB_MISS,
  105. },
  106. [C(OP_WRITE)] = {
  107. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  108. [C(RESULT_MISS)] = XSCALE_PERFCTR_DTLB_MISS,
  109. },
  110. [C(OP_PREFETCH)] = {
  111. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  112. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  113. },
  114. },
  115. [C(ITLB)] = {
  116. [C(OP_READ)] = {
  117. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  118. [C(RESULT_MISS)] = XSCALE_PERFCTR_ITLB_MISS,
  119. },
  120. [C(OP_WRITE)] = {
  121. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  122. [C(RESULT_MISS)] = XSCALE_PERFCTR_ITLB_MISS,
  123. },
  124. [C(OP_PREFETCH)] = {
  125. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  126. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  127. },
  128. },
  129. [C(BPU)] = {
  130. [C(OP_READ)] = {
  131. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  132. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  133. },
  134. [C(OP_WRITE)] = {
  135. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  136. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  137. },
  138. [C(OP_PREFETCH)] = {
  139. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  140. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  141. },
  142. },
  143. [C(NODE)] = {
  144. [C(OP_READ)] = {
  145. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  146. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  147. },
  148. [C(OP_WRITE)] = {
  149. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  150. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  151. },
  152. [C(OP_PREFETCH)] = {
  153. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  154. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  155. },
  156. },
  157. };
  158. #define XSCALE_PMU_ENABLE 0x001
  159. #define XSCALE_PMN_RESET 0x002
  160. #define XSCALE_CCNT_RESET 0x004
  161. #define XSCALE_PMU_RESET (CCNT_RESET | PMN_RESET)
  162. #define XSCALE_PMU_CNT64 0x008
  163. #define XSCALE1_OVERFLOWED_MASK 0x700
  164. #define XSCALE1_CCOUNT_OVERFLOW 0x400
  165. #define XSCALE1_COUNT0_OVERFLOW 0x100
  166. #define XSCALE1_COUNT1_OVERFLOW 0x200
  167. #define XSCALE1_CCOUNT_INT_EN 0x040
  168. #define XSCALE1_COUNT0_INT_EN 0x010
  169. #define XSCALE1_COUNT1_INT_EN 0x020
  170. #define XSCALE1_COUNT0_EVT_SHFT 12
  171. #define XSCALE1_COUNT0_EVT_MASK (0xff << XSCALE1_COUNT0_EVT_SHFT)
  172. #define XSCALE1_COUNT1_EVT_SHFT 20
  173. #define XSCALE1_COUNT1_EVT_MASK (0xff << XSCALE1_COUNT1_EVT_SHFT)
  174. static inline u32
  175. xscale1pmu_read_pmnc(void)
  176. {
  177. u32 val;
  178. asm volatile("mrc p14, 0, %0, c0, c0, 0" : "=r" (val));
  179. return val;
  180. }
  181. static inline void
  182. xscale1pmu_write_pmnc(u32 val)
  183. {
  184. /* upper 4bits and 7, 11 are write-as-0 */
  185. val &= 0xffff77f;
  186. asm volatile("mcr p14, 0, %0, c0, c0, 0" : : "r" (val));
  187. }
  188. static inline int
  189. xscale1_pmnc_counter_has_overflowed(unsigned long pmnc,
  190. enum xscale_counters counter)
  191. {
  192. int ret = 0;
  193. switch (counter) {
  194. case XSCALE_CYCLE_COUNTER:
  195. ret = pmnc & XSCALE1_CCOUNT_OVERFLOW;
  196. break;
  197. case XSCALE_COUNTER0:
  198. ret = pmnc & XSCALE1_COUNT0_OVERFLOW;
  199. break;
  200. case XSCALE_COUNTER1:
  201. ret = pmnc & XSCALE1_COUNT1_OVERFLOW;
  202. break;
  203. default:
  204. WARN_ONCE(1, "invalid counter number (%d)\n", counter);
  205. }
  206. return ret;
  207. }
  208. static irqreturn_t
  209. xscale1pmu_handle_irq(int irq_num, void *dev)
  210. {
  211. unsigned long pmnc;
  212. struct perf_sample_data data;
  213. struct pmu_hw_events *cpuc;
  214. struct pt_regs *regs;
  215. int idx;
  216. /*
  217. * NOTE: there's an A stepping erratum that states if an overflow
  218. * bit already exists and another occurs, the previous
  219. * Overflow bit gets cleared. There's no workaround.
  220. * Fixed in B stepping or later.
  221. */
  222. pmnc = xscale1pmu_read_pmnc();
  223. /*
  224. * Write the value back to clear the overflow flags. Overflow
  225. * flags remain in pmnc for use below. We also disable the PMU
  226. * while we process the interrupt.
  227. */
  228. xscale1pmu_write_pmnc(pmnc & ~XSCALE_PMU_ENABLE);
  229. if (!(pmnc & XSCALE1_OVERFLOWED_MASK))
  230. return IRQ_NONE;
  231. regs = get_irq_regs();
  232. perf_sample_data_init(&data, 0);
  233. cpuc = &__get_cpu_var(cpu_hw_events);
  234. for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
  235. struct perf_event *event = cpuc->events[idx];
  236. struct hw_perf_event *hwc;
  237. if (!xscale1_pmnc_counter_has_overflowed(pmnc, idx))
  238. continue;
  239. hwc = &event->hw;
  240. armpmu_event_update(event, hwc, idx, 1);
  241. data.period = event->hw.last_period;
  242. if (!armpmu_event_set_period(event, hwc, idx))
  243. continue;
  244. if (perf_event_overflow(event, &data, regs))
  245. cpu_pmu->disable(hwc, idx);
  246. }
  247. irq_work_run();
  248. /*
  249. * Re-enable the PMU.
  250. */
  251. pmnc = xscale1pmu_read_pmnc() | XSCALE_PMU_ENABLE;
  252. xscale1pmu_write_pmnc(pmnc);
  253. return IRQ_HANDLED;
  254. }
  255. static void
  256. xscale1pmu_enable_event(struct hw_perf_event *hwc, int idx)
  257. {
  258. unsigned long val, mask, evt, flags;
  259. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  260. switch (idx) {
  261. case XSCALE_CYCLE_COUNTER:
  262. mask = 0;
  263. evt = XSCALE1_CCOUNT_INT_EN;
  264. break;
  265. case XSCALE_COUNTER0:
  266. mask = XSCALE1_COUNT0_EVT_MASK;
  267. evt = (hwc->config_base << XSCALE1_COUNT0_EVT_SHFT) |
  268. XSCALE1_COUNT0_INT_EN;
  269. break;
  270. case XSCALE_COUNTER1:
  271. mask = XSCALE1_COUNT1_EVT_MASK;
  272. evt = (hwc->config_base << XSCALE1_COUNT1_EVT_SHFT) |
  273. XSCALE1_COUNT1_INT_EN;
  274. break;
  275. default:
  276. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  277. return;
  278. }
  279. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  280. val = xscale1pmu_read_pmnc();
  281. val &= ~mask;
  282. val |= evt;
  283. xscale1pmu_write_pmnc(val);
  284. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  285. }
  286. static void
  287. xscale1pmu_disable_event(struct hw_perf_event *hwc, int idx)
  288. {
  289. unsigned long val, mask, evt, flags;
  290. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  291. switch (idx) {
  292. case XSCALE_CYCLE_COUNTER:
  293. mask = XSCALE1_CCOUNT_INT_EN;
  294. evt = 0;
  295. break;
  296. case XSCALE_COUNTER0:
  297. mask = XSCALE1_COUNT0_INT_EN | XSCALE1_COUNT0_EVT_MASK;
  298. evt = XSCALE_PERFCTR_UNUSED << XSCALE1_COUNT0_EVT_SHFT;
  299. break;
  300. case XSCALE_COUNTER1:
  301. mask = XSCALE1_COUNT1_INT_EN | XSCALE1_COUNT1_EVT_MASK;
  302. evt = XSCALE_PERFCTR_UNUSED << XSCALE1_COUNT1_EVT_SHFT;
  303. break;
  304. default:
  305. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  306. return;
  307. }
  308. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  309. val = xscale1pmu_read_pmnc();
  310. val &= ~mask;
  311. val |= evt;
  312. xscale1pmu_write_pmnc(val);
  313. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  314. }
  315. static int
  316. xscale1pmu_get_event_idx(struct pmu_hw_events *cpuc,
  317. struct hw_perf_event *event)
  318. {
  319. if (XSCALE_PERFCTR_CCNT == event->config_base) {
  320. if (test_and_set_bit(XSCALE_CYCLE_COUNTER, cpuc->used_mask))
  321. return -EAGAIN;
  322. return XSCALE_CYCLE_COUNTER;
  323. } else {
  324. if (!test_and_set_bit(XSCALE_COUNTER1, cpuc->used_mask))
  325. return XSCALE_COUNTER1;
  326. if (!test_and_set_bit(XSCALE_COUNTER0, cpuc->used_mask))
  327. return XSCALE_COUNTER0;
  328. return -EAGAIN;
  329. }
  330. }
  331. static void
  332. xscale1pmu_start(void)
  333. {
  334. unsigned long flags, val;
  335. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  336. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  337. val = xscale1pmu_read_pmnc();
  338. val |= XSCALE_PMU_ENABLE;
  339. xscale1pmu_write_pmnc(val);
  340. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  341. }
  342. static void
  343. xscale1pmu_stop(void)
  344. {
  345. unsigned long flags, val;
  346. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  347. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  348. val = xscale1pmu_read_pmnc();
  349. val &= ~XSCALE_PMU_ENABLE;
  350. xscale1pmu_write_pmnc(val);
  351. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  352. }
  353. static inline u32
  354. xscale1pmu_read_counter(int counter)
  355. {
  356. u32 val = 0;
  357. switch (counter) {
  358. case XSCALE_CYCLE_COUNTER:
  359. asm volatile("mrc p14, 0, %0, c1, c0, 0" : "=r" (val));
  360. break;
  361. case XSCALE_COUNTER0:
  362. asm volatile("mrc p14, 0, %0, c2, c0, 0" : "=r" (val));
  363. break;
  364. case XSCALE_COUNTER1:
  365. asm volatile("mrc p14, 0, %0, c3, c0, 0" : "=r" (val));
  366. break;
  367. }
  368. return val;
  369. }
  370. static inline void
  371. xscale1pmu_write_counter(int counter, u32 val)
  372. {
  373. switch (counter) {
  374. case XSCALE_CYCLE_COUNTER:
  375. asm volatile("mcr p14, 0, %0, c1, c0, 0" : : "r" (val));
  376. break;
  377. case XSCALE_COUNTER0:
  378. asm volatile("mcr p14, 0, %0, c2, c0, 0" : : "r" (val));
  379. break;
  380. case XSCALE_COUNTER1:
  381. asm volatile("mcr p14, 0, %0, c3, c0, 0" : : "r" (val));
  382. break;
  383. }
  384. }
  385. static int xscale_map_event(struct perf_event *event)
  386. {
  387. return map_cpu_event(event, &xscale_perf_map,
  388. &xscale_perf_cache_map, 0xFF);
  389. }
  390. static struct arm_pmu xscale1pmu = {
  391. .id = ARM_PERF_PMU_ID_XSCALE1,
  392. .name = "xscale1",
  393. .handle_irq = xscale1pmu_handle_irq,
  394. .enable = xscale1pmu_enable_event,
  395. .disable = xscale1pmu_disable_event,
  396. .read_counter = xscale1pmu_read_counter,
  397. .write_counter = xscale1pmu_write_counter,
  398. .get_event_idx = xscale1pmu_get_event_idx,
  399. .start = xscale1pmu_start,
  400. .stop = xscale1pmu_stop,
  401. .map_event = xscale_map_event,
  402. .num_events = 3,
  403. .max_period = (1LLU << 32) - 1,
  404. };
  405. static struct arm_pmu *__init xscale1pmu_init(void)
  406. {
  407. return &xscale1pmu;
  408. }
  409. #define XSCALE2_OVERFLOWED_MASK 0x01f
  410. #define XSCALE2_CCOUNT_OVERFLOW 0x001
  411. #define XSCALE2_COUNT0_OVERFLOW 0x002
  412. #define XSCALE2_COUNT1_OVERFLOW 0x004
  413. #define XSCALE2_COUNT2_OVERFLOW 0x008
  414. #define XSCALE2_COUNT3_OVERFLOW 0x010
  415. #define XSCALE2_CCOUNT_INT_EN 0x001
  416. #define XSCALE2_COUNT0_INT_EN 0x002
  417. #define XSCALE2_COUNT1_INT_EN 0x004
  418. #define XSCALE2_COUNT2_INT_EN 0x008
  419. #define XSCALE2_COUNT3_INT_EN 0x010
  420. #define XSCALE2_COUNT0_EVT_SHFT 0
  421. #define XSCALE2_COUNT0_EVT_MASK (0xff << XSCALE2_COUNT0_EVT_SHFT)
  422. #define XSCALE2_COUNT1_EVT_SHFT 8
  423. #define XSCALE2_COUNT1_EVT_MASK (0xff << XSCALE2_COUNT1_EVT_SHFT)
  424. #define XSCALE2_COUNT2_EVT_SHFT 16
  425. #define XSCALE2_COUNT2_EVT_MASK (0xff << XSCALE2_COUNT2_EVT_SHFT)
  426. #define XSCALE2_COUNT3_EVT_SHFT 24
  427. #define XSCALE2_COUNT3_EVT_MASK (0xff << XSCALE2_COUNT3_EVT_SHFT)
  428. static inline u32
  429. xscale2pmu_read_pmnc(void)
  430. {
  431. u32 val;
  432. asm volatile("mrc p14, 0, %0, c0, c1, 0" : "=r" (val));
  433. /* bits 1-2 and 4-23 are read-unpredictable */
  434. return val & 0xff000009;
  435. }
  436. static inline void
  437. xscale2pmu_write_pmnc(u32 val)
  438. {
  439. /* bits 4-23 are write-as-0, 24-31 are write ignored */
  440. val &= 0xf;
  441. asm volatile("mcr p14, 0, %0, c0, c1, 0" : : "r" (val));
  442. }
  443. static inline u32
  444. xscale2pmu_read_overflow_flags(void)
  445. {
  446. u32 val;
  447. asm volatile("mrc p14, 0, %0, c5, c1, 0" : "=r" (val));
  448. return val;
  449. }
  450. static inline void
  451. xscale2pmu_write_overflow_flags(u32 val)
  452. {
  453. asm volatile("mcr p14, 0, %0, c5, c1, 0" : : "r" (val));
  454. }
  455. static inline u32
  456. xscale2pmu_read_event_select(void)
  457. {
  458. u32 val;
  459. asm volatile("mrc p14, 0, %0, c8, c1, 0" : "=r" (val));
  460. return val;
  461. }
  462. static inline void
  463. xscale2pmu_write_event_select(u32 val)
  464. {
  465. asm volatile("mcr p14, 0, %0, c8, c1, 0" : : "r"(val));
  466. }
  467. static inline u32
  468. xscale2pmu_read_int_enable(void)
  469. {
  470. u32 val;
  471. asm volatile("mrc p14, 0, %0, c4, c1, 0" : "=r" (val));
  472. return val;
  473. }
  474. static void
  475. xscale2pmu_write_int_enable(u32 val)
  476. {
  477. asm volatile("mcr p14, 0, %0, c4, c1, 0" : : "r" (val));
  478. }
  479. static inline int
  480. xscale2_pmnc_counter_has_overflowed(unsigned long of_flags,
  481. enum xscale_counters counter)
  482. {
  483. int ret = 0;
  484. switch (counter) {
  485. case XSCALE_CYCLE_COUNTER:
  486. ret = of_flags & XSCALE2_CCOUNT_OVERFLOW;
  487. break;
  488. case XSCALE_COUNTER0:
  489. ret = of_flags & XSCALE2_COUNT0_OVERFLOW;
  490. break;
  491. case XSCALE_COUNTER1:
  492. ret = of_flags & XSCALE2_COUNT1_OVERFLOW;
  493. break;
  494. case XSCALE_COUNTER2:
  495. ret = of_flags & XSCALE2_COUNT2_OVERFLOW;
  496. break;
  497. case XSCALE_COUNTER3:
  498. ret = of_flags & XSCALE2_COUNT3_OVERFLOW;
  499. break;
  500. default:
  501. WARN_ONCE(1, "invalid counter number (%d)\n", counter);
  502. }
  503. return ret;
  504. }
  505. static irqreturn_t
  506. xscale2pmu_handle_irq(int irq_num, void *dev)
  507. {
  508. unsigned long pmnc, of_flags;
  509. struct perf_sample_data data;
  510. struct pmu_hw_events *cpuc;
  511. struct pt_regs *regs;
  512. int idx;
  513. /* Disable the PMU. */
  514. pmnc = xscale2pmu_read_pmnc();
  515. xscale2pmu_write_pmnc(pmnc & ~XSCALE_PMU_ENABLE);
  516. /* Check the overflow flag register. */
  517. of_flags = xscale2pmu_read_overflow_flags();
  518. if (!(of_flags & XSCALE2_OVERFLOWED_MASK))
  519. return IRQ_NONE;
  520. /* Clear the overflow bits. */
  521. xscale2pmu_write_overflow_flags(of_flags);
  522. regs = get_irq_regs();
  523. perf_sample_data_init(&data, 0);
  524. cpuc = &__get_cpu_var(cpu_hw_events);
  525. for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
  526. struct perf_event *event = cpuc->events[idx];
  527. struct hw_perf_event *hwc;
  528. if (!xscale2_pmnc_counter_has_overflowed(pmnc, idx))
  529. continue;
  530. hwc = &event->hw;
  531. armpmu_event_update(event, hwc, idx, 1);
  532. data.period = event->hw.last_period;
  533. if (!armpmu_event_set_period(event, hwc, idx))
  534. continue;
  535. if (perf_event_overflow(event, &data, regs))
  536. cpu_pmu->disable(hwc, idx);
  537. }
  538. irq_work_run();
  539. /*
  540. * Re-enable the PMU.
  541. */
  542. pmnc = xscale2pmu_read_pmnc() | XSCALE_PMU_ENABLE;
  543. xscale2pmu_write_pmnc(pmnc);
  544. return IRQ_HANDLED;
  545. }
  546. static void
  547. xscale2pmu_enable_event(struct hw_perf_event *hwc, int idx)
  548. {
  549. unsigned long flags, ien, evtsel;
  550. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  551. ien = xscale2pmu_read_int_enable();
  552. evtsel = xscale2pmu_read_event_select();
  553. switch (idx) {
  554. case XSCALE_CYCLE_COUNTER:
  555. ien |= XSCALE2_CCOUNT_INT_EN;
  556. break;
  557. case XSCALE_COUNTER0:
  558. ien |= XSCALE2_COUNT0_INT_EN;
  559. evtsel &= ~XSCALE2_COUNT0_EVT_MASK;
  560. evtsel |= hwc->config_base << XSCALE2_COUNT0_EVT_SHFT;
  561. break;
  562. case XSCALE_COUNTER1:
  563. ien |= XSCALE2_COUNT1_INT_EN;
  564. evtsel &= ~XSCALE2_COUNT1_EVT_MASK;
  565. evtsel |= hwc->config_base << XSCALE2_COUNT1_EVT_SHFT;
  566. break;
  567. case XSCALE_COUNTER2:
  568. ien |= XSCALE2_COUNT2_INT_EN;
  569. evtsel &= ~XSCALE2_COUNT2_EVT_MASK;
  570. evtsel |= hwc->config_base << XSCALE2_COUNT2_EVT_SHFT;
  571. break;
  572. case XSCALE_COUNTER3:
  573. ien |= XSCALE2_COUNT3_INT_EN;
  574. evtsel &= ~XSCALE2_COUNT3_EVT_MASK;
  575. evtsel |= hwc->config_base << XSCALE2_COUNT3_EVT_SHFT;
  576. break;
  577. default:
  578. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  579. return;
  580. }
  581. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  582. xscale2pmu_write_event_select(evtsel);
  583. xscale2pmu_write_int_enable(ien);
  584. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  585. }
  586. static void
  587. xscale2pmu_disable_event(struct hw_perf_event *hwc, int idx)
  588. {
  589. unsigned long flags, ien, evtsel;
  590. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  591. ien = xscale2pmu_read_int_enable();
  592. evtsel = xscale2pmu_read_event_select();
  593. switch (idx) {
  594. case XSCALE_CYCLE_COUNTER:
  595. ien &= ~XSCALE2_CCOUNT_INT_EN;
  596. break;
  597. case XSCALE_COUNTER0:
  598. ien &= ~XSCALE2_COUNT0_INT_EN;
  599. evtsel &= ~XSCALE2_COUNT0_EVT_MASK;
  600. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT0_EVT_SHFT;
  601. break;
  602. case XSCALE_COUNTER1:
  603. ien &= ~XSCALE2_COUNT1_INT_EN;
  604. evtsel &= ~XSCALE2_COUNT1_EVT_MASK;
  605. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT1_EVT_SHFT;
  606. break;
  607. case XSCALE_COUNTER2:
  608. ien &= ~XSCALE2_COUNT2_INT_EN;
  609. evtsel &= ~XSCALE2_COUNT2_EVT_MASK;
  610. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT2_EVT_SHFT;
  611. break;
  612. case XSCALE_COUNTER3:
  613. ien &= ~XSCALE2_COUNT3_INT_EN;
  614. evtsel &= ~XSCALE2_COUNT3_EVT_MASK;
  615. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT3_EVT_SHFT;
  616. break;
  617. default:
  618. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  619. return;
  620. }
  621. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  622. xscale2pmu_write_event_select(evtsel);
  623. xscale2pmu_write_int_enable(ien);
  624. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  625. }
  626. static int
  627. xscale2pmu_get_event_idx(struct pmu_hw_events *cpuc,
  628. struct hw_perf_event *event)
  629. {
  630. int idx = xscale1pmu_get_event_idx(cpuc, event);
  631. if (idx >= 0)
  632. goto out;
  633. if (!test_and_set_bit(XSCALE_COUNTER3, cpuc->used_mask))
  634. idx = XSCALE_COUNTER3;
  635. else if (!test_and_set_bit(XSCALE_COUNTER2, cpuc->used_mask))
  636. idx = XSCALE_COUNTER2;
  637. out:
  638. return idx;
  639. }
  640. static void
  641. xscale2pmu_start(void)
  642. {
  643. unsigned long flags, val;
  644. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  645. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  646. val = xscale2pmu_read_pmnc() & ~XSCALE_PMU_CNT64;
  647. val |= XSCALE_PMU_ENABLE;
  648. xscale2pmu_write_pmnc(val);
  649. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  650. }
  651. static void
  652. xscale2pmu_stop(void)
  653. {
  654. unsigned long flags, val;
  655. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  656. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  657. val = xscale2pmu_read_pmnc();
  658. val &= ~XSCALE_PMU_ENABLE;
  659. xscale2pmu_write_pmnc(val);
  660. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  661. }
  662. static inline u32
  663. xscale2pmu_read_counter(int counter)
  664. {
  665. u32 val = 0;
  666. switch (counter) {
  667. case XSCALE_CYCLE_COUNTER:
  668. asm volatile("mrc p14, 0, %0, c1, c1, 0" : "=r" (val));
  669. break;
  670. case XSCALE_COUNTER0:
  671. asm volatile("mrc p14, 0, %0, c0, c2, 0" : "=r" (val));
  672. break;
  673. case XSCALE_COUNTER1:
  674. asm volatile("mrc p14, 0, %0, c1, c2, 0" : "=r" (val));
  675. break;
  676. case XSCALE_COUNTER2:
  677. asm volatile("mrc p14, 0, %0, c2, c2, 0" : "=r" (val));
  678. break;
  679. case XSCALE_COUNTER3:
  680. asm volatile("mrc p14, 0, %0, c3, c2, 0" : "=r" (val));
  681. break;
  682. }
  683. return val;
  684. }
  685. static inline void
  686. xscale2pmu_write_counter(int counter, u32 val)
  687. {
  688. switch (counter) {
  689. case XSCALE_CYCLE_COUNTER:
  690. asm volatile("mcr p14, 0, %0, c1, c1, 0" : : "r" (val));
  691. break;
  692. case XSCALE_COUNTER0:
  693. asm volatile("mcr p14, 0, %0, c0, c2, 0" : : "r" (val));
  694. break;
  695. case XSCALE_COUNTER1:
  696. asm volatile("mcr p14, 0, %0, c1, c2, 0" : : "r" (val));
  697. break;
  698. case XSCALE_COUNTER2:
  699. asm volatile("mcr p14, 0, %0, c2, c2, 0" : : "r" (val));
  700. break;
  701. case XSCALE_COUNTER3:
  702. asm volatile("mcr p14, 0, %0, c3, c2, 0" : : "r" (val));
  703. break;
  704. }
  705. }
  706. static struct arm_pmu xscale2pmu = {
  707. .id = ARM_PERF_PMU_ID_XSCALE2,
  708. .name = "xscale2",
  709. .handle_irq = xscale2pmu_handle_irq,
  710. .enable = xscale2pmu_enable_event,
  711. .disable = xscale2pmu_disable_event,
  712. .read_counter = xscale2pmu_read_counter,
  713. .write_counter = xscale2pmu_write_counter,
  714. .get_event_idx = xscale2pmu_get_event_idx,
  715. .start = xscale2pmu_start,
  716. .stop = xscale2pmu_stop,
  717. .map_event = xscale_map_event,
  718. .num_events = 5,
  719. .max_period = (1LLU << 32) - 1,
  720. };
  721. static struct arm_pmu *__init xscale2pmu_init(void)
  722. {
  723. return &xscale2pmu;
  724. }
  725. #else
  726. static struct arm_pmu *__init xscale1pmu_init(void)
  727. {
  728. return NULL;
  729. }
  730. static struct arm_pmu *__init xscale2pmu_init(void)
  731. {
  732. return NULL;
  733. }
  734. #endif /* CONFIG_CPU_XSCALE */