Kconfig 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. select CPU_PM if (SUSPEND || CPU_IDLE)
  33. help
  34. The ARM series is a line of low-power-consumption RISC chip designs
  35. licensed by ARM Ltd and targeted at embedded applications and
  36. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  37. manufactured, but legacy ARM-based PC hardware remains popular in
  38. Europe. There is an ARM Linux project with a web page at
  39. <http://www.arm.linux.org.uk/>.
  40. config ARM_HAS_SG_CHAIN
  41. bool
  42. config HAVE_PWM
  43. bool
  44. config MIGHT_HAVE_PCI
  45. bool
  46. config SYS_SUPPORTS_APM_EMULATION
  47. bool
  48. config HAVE_SCHED_CLOCK
  49. bool
  50. config GENERIC_GPIO
  51. bool
  52. config ARCH_USES_GETTIMEOFFSET
  53. bool
  54. default n
  55. config GENERIC_CLOCKEVENTS
  56. bool
  57. config GENERIC_CLOCKEVENTS_BROADCAST
  58. bool
  59. depends on GENERIC_CLOCKEVENTS
  60. default y if SMP
  61. config KTIME_SCALAR
  62. bool
  63. default y
  64. config HAVE_TCM
  65. bool
  66. select GENERIC_ALLOCATOR
  67. config HAVE_PROC_CPU
  68. bool
  69. config NO_IOPORT
  70. bool
  71. config EISA
  72. bool
  73. ---help---
  74. The Extended Industry Standard Architecture (EISA) bus was
  75. developed as an open alternative to the IBM MicroChannel bus.
  76. The EISA bus provided some of the features of the IBM MicroChannel
  77. bus while maintaining backward compatibility with cards made for
  78. the older ISA bus. The EISA bus saw limited use between 1988 and
  79. 1995 when it was made obsolete by the PCI bus.
  80. Say Y here if you are building a kernel for an EISA-based machine.
  81. Otherwise, say N.
  82. config SBUS
  83. bool
  84. config MCA
  85. bool
  86. help
  87. MicroChannel Architecture is found in some IBM PS/2 machines and
  88. laptops. It is a bus system similar to PCI or ISA. See
  89. <file:Documentation/mca.txt> (and especially the web page given
  90. there) before attempting to build an MCA bus kernel.
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config HARDIRQS_SW_RESEND
  105. bool
  106. default y
  107. config GENERIC_IRQ_PROBE
  108. bool
  109. default y
  110. config GENERIC_LOCKBREAK
  111. bool
  112. default y
  113. depends on SMP && PREEMPT
  114. config RWSEM_GENERIC_SPINLOCK
  115. bool
  116. default y
  117. config RWSEM_XCHGADD_ALGORITHM
  118. bool
  119. config ARCH_HAS_ILOG2_U32
  120. bool
  121. config ARCH_HAS_ILOG2_U64
  122. bool
  123. config ARCH_HAS_CPUFREQ
  124. bool
  125. help
  126. Internal node to signify that the ARCH has CPUFREQ support
  127. and that the relevant menu configurations are displayed for
  128. it.
  129. config ARCH_HAS_CPU_IDLE_WAIT
  130. def_bool y
  131. config GENERIC_HWEIGHT
  132. bool
  133. default y
  134. config GENERIC_CALIBRATE_DELAY
  135. bool
  136. default y
  137. config ARCH_MAY_HAVE_PC_FDC
  138. bool
  139. config ZONE_DMA
  140. bool
  141. config NEED_DMA_MAP_STATE
  142. def_bool y
  143. config GENERIC_ISA_DMA
  144. bool
  145. config FIQ
  146. bool
  147. config ARCH_MTD_XIP
  148. bool
  149. config VECTORS_BASE
  150. hex
  151. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  152. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  153. default 0x00000000
  154. help
  155. The base address of exception vectors.
  156. config ARM_PATCH_PHYS_VIRT
  157. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  158. default y
  159. depends on !XIP_KERNEL && MMU
  160. depends on !ARCH_REALVIEW || !SPARSEMEM
  161. help
  162. Patch phys-to-virt and virt-to-phys translation functions at
  163. boot and module load time according to the position of the
  164. kernel in system memory.
  165. This can only be used with non-XIP MMU kernels where the base
  166. of physical memory is at a 16MB boundary.
  167. Only disable this option if you know that you do not require
  168. this feature (eg, building a kernel for a single machine) and
  169. you need to shrink the kernel to the minimal size.
  170. config NEED_MACH_MEMORY_H
  171. bool
  172. help
  173. Select this when mach/memory.h is required to provide special
  174. definitions for this platform. The need for mach/memory.h should
  175. be avoided when possible.
  176. config PHYS_OFFSET
  177. hex "Physical address of main memory"
  178. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  179. help
  180. Please provide the physical address corresponding to the
  181. location of main memory in your system.
  182. config GENERIC_BUG
  183. def_bool y
  184. depends on BUG
  185. source "init/Kconfig"
  186. source "kernel/Kconfig.freezer"
  187. menu "System Type"
  188. config MMU
  189. bool "MMU-based Paged Memory Management Support"
  190. default y
  191. help
  192. Select if you want MMU-based virtualised addressing space
  193. support by paged memory management. If unsure, say 'Y'.
  194. #
  195. # The "ARM system type" choice list is ordered alphabetically by option
  196. # text. Please add new entries in the option alphabetic order.
  197. #
  198. choice
  199. prompt "ARM system type"
  200. default ARCH_VERSATILE
  201. config ARCH_INTEGRATOR
  202. bool "ARM Ltd. Integrator family"
  203. select ARM_AMBA
  204. select ARCH_HAS_CPUFREQ
  205. select CLKDEV_LOOKUP
  206. select HAVE_MACH_CLKDEV
  207. select ICST
  208. select GENERIC_CLOCKEVENTS
  209. select PLAT_VERSATILE
  210. select PLAT_VERSATILE_FPGA_IRQ
  211. select NEED_MACH_MEMORY_H
  212. help
  213. Support for ARM's Integrator platform.
  214. config ARCH_REALVIEW
  215. bool "ARM Ltd. RealView family"
  216. select ARM_AMBA
  217. select CLKDEV_LOOKUP
  218. select HAVE_MACH_CLKDEV
  219. select ICST
  220. select GENERIC_CLOCKEVENTS
  221. select ARCH_WANT_OPTIONAL_GPIOLIB
  222. select PLAT_VERSATILE
  223. select PLAT_VERSATILE_CLCD
  224. select ARM_TIMER_SP804
  225. select GPIO_PL061 if GPIOLIB
  226. select NEED_MACH_MEMORY_H
  227. help
  228. This enables support for ARM Ltd RealView boards.
  229. config ARCH_VERSATILE
  230. bool "ARM Ltd. Versatile family"
  231. select ARM_AMBA
  232. select ARM_VIC
  233. select CLKDEV_LOOKUP
  234. select HAVE_MACH_CLKDEV
  235. select ICST
  236. select GENERIC_CLOCKEVENTS
  237. select ARCH_WANT_OPTIONAL_GPIOLIB
  238. select PLAT_VERSATILE
  239. select PLAT_VERSATILE_CLCD
  240. select PLAT_VERSATILE_FPGA_IRQ
  241. select ARM_TIMER_SP804
  242. help
  243. This enables support for ARM Ltd Versatile board.
  244. config ARCH_VEXPRESS
  245. bool "ARM Ltd. Versatile Express family"
  246. select ARCH_WANT_OPTIONAL_GPIOLIB
  247. select ARM_AMBA
  248. select ARM_TIMER_SP804
  249. select CLKDEV_LOOKUP
  250. select HAVE_MACH_CLKDEV
  251. select GENERIC_CLOCKEVENTS
  252. select HAVE_CLK
  253. select HAVE_PATA_PLATFORM
  254. select ICST
  255. select PLAT_VERSATILE
  256. select PLAT_VERSATILE_CLCD
  257. help
  258. This enables support for the ARM Ltd Versatile Express boards.
  259. config ARCH_AT91
  260. bool "Atmel AT91"
  261. select ARCH_REQUIRE_GPIOLIB
  262. select HAVE_CLK
  263. select CLKDEV_LOOKUP
  264. help
  265. This enables support for systems based on the Atmel AT91RM9200,
  266. AT91SAM9 and AT91CAP9 processors.
  267. config ARCH_BCMRING
  268. bool "Broadcom BCMRING"
  269. depends on MMU
  270. select CPU_V6
  271. select ARM_AMBA
  272. select ARM_TIMER_SP804
  273. select CLKDEV_LOOKUP
  274. select GENERIC_CLOCKEVENTS
  275. select ARCH_WANT_OPTIONAL_GPIOLIB
  276. help
  277. Support for Broadcom's BCMRing platform.
  278. config ARCH_HIGHBANK
  279. bool "Calxeda Highbank-based"
  280. select ARCH_WANT_OPTIONAL_GPIOLIB
  281. select ARM_AMBA
  282. select ARM_GIC
  283. select ARM_TIMER_SP804
  284. select CLKDEV_LOOKUP
  285. select CPU_V7
  286. select GENERIC_CLOCKEVENTS
  287. select HAVE_ARM_SCU
  288. select USE_OF
  289. help
  290. Support for the Calxeda Highbank SoC based boards.
  291. config ARCH_CLPS711X
  292. bool "Cirrus Logic CLPS711x/EP721x-based"
  293. select CPU_ARM720T
  294. select ARCH_USES_GETTIMEOFFSET
  295. select NEED_MACH_MEMORY_H
  296. help
  297. Support for Cirrus Logic 711x/721x based boards.
  298. config ARCH_CNS3XXX
  299. bool "Cavium Networks CNS3XXX family"
  300. select CPU_V6K
  301. select GENERIC_CLOCKEVENTS
  302. select ARM_GIC
  303. select MIGHT_HAVE_PCI
  304. select PCI_DOMAINS if PCI
  305. help
  306. Support for Cavium Networks CNS3XXX platform.
  307. config ARCH_GEMINI
  308. bool "Cortina Systems Gemini"
  309. select CPU_FA526
  310. select ARCH_REQUIRE_GPIOLIB
  311. select ARCH_USES_GETTIMEOFFSET
  312. help
  313. Support for the Cortina Systems Gemini family SoCs
  314. config ARCH_PRIMA2
  315. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  316. select CPU_V7
  317. select NO_IOPORT
  318. select GENERIC_CLOCKEVENTS
  319. select CLKDEV_LOOKUP
  320. select GENERIC_IRQ_CHIP
  321. select USE_OF
  322. select ZONE_DMA
  323. help
  324. Support for CSR SiRFSoC ARM Cortex A9 Platform
  325. config ARCH_EBSA110
  326. bool "EBSA-110"
  327. select CPU_SA110
  328. select ISA
  329. select NO_IOPORT
  330. select ARCH_USES_GETTIMEOFFSET
  331. select NEED_MACH_MEMORY_H
  332. help
  333. This is an evaluation board for the StrongARM processor available
  334. from Digital. It has limited hardware on-board, including an
  335. Ethernet interface, two PCMCIA sockets, two serial ports and a
  336. parallel port.
  337. config ARCH_EP93XX
  338. bool "EP93xx-based"
  339. select CPU_ARM920T
  340. select ARM_AMBA
  341. select ARM_VIC
  342. select CLKDEV_LOOKUP
  343. select ARCH_REQUIRE_GPIOLIB
  344. select ARCH_HAS_HOLES_MEMORYMODEL
  345. select ARCH_USES_GETTIMEOFFSET
  346. select NEED_MACH_MEMORY_H
  347. help
  348. This enables support for the Cirrus EP93xx series of CPUs.
  349. config ARCH_FOOTBRIDGE
  350. bool "FootBridge"
  351. select CPU_SA110
  352. select FOOTBRIDGE
  353. select GENERIC_CLOCKEVENTS
  354. select HAVE_IDE
  355. select NEED_MACH_MEMORY_H
  356. help
  357. Support for systems based on the DC21285 companion chip
  358. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  359. config ARCH_MXC
  360. bool "Freescale MXC/iMX-based"
  361. select GENERIC_CLOCKEVENTS
  362. select ARCH_REQUIRE_GPIOLIB
  363. select CLKDEV_LOOKUP
  364. select CLKSRC_MMIO
  365. select GENERIC_IRQ_CHIP
  366. select HAVE_SCHED_CLOCK
  367. select MULTI_IRQ_HANDLER
  368. help
  369. Support for Freescale MXC/iMX-based family of processors
  370. config ARCH_MXS
  371. bool "Freescale MXS-based"
  372. select GENERIC_CLOCKEVENTS
  373. select ARCH_REQUIRE_GPIOLIB
  374. select CLKDEV_LOOKUP
  375. select CLKSRC_MMIO
  376. help
  377. Support for Freescale MXS-based family of processors
  378. config ARCH_NETX
  379. bool "Hilscher NetX based"
  380. select CLKSRC_MMIO
  381. select CPU_ARM926T
  382. select ARM_VIC
  383. select GENERIC_CLOCKEVENTS
  384. help
  385. This enables support for systems based on the Hilscher NetX Soc
  386. config ARCH_H720X
  387. bool "Hynix HMS720x-based"
  388. select CPU_ARM720T
  389. select ISA_DMA_API
  390. select ARCH_USES_GETTIMEOFFSET
  391. help
  392. This enables support for systems based on the Hynix HMS720x
  393. config ARCH_IOP13XX
  394. bool "IOP13xx-based"
  395. depends on MMU
  396. select CPU_XSC3
  397. select PLAT_IOP
  398. select PCI
  399. select ARCH_SUPPORTS_MSI
  400. select VMSPLIT_1G
  401. select NEED_MACH_MEMORY_H
  402. help
  403. Support for Intel's IOP13XX (XScale) family of processors.
  404. config ARCH_IOP32X
  405. bool "IOP32x-based"
  406. depends on MMU
  407. select CPU_XSCALE
  408. select PLAT_IOP
  409. select PCI
  410. select ARCH_REQUIRE_GPIOLIB
  411. help
  412. Support for Intel's 80219 and IOP32X (XScale) family of
  413. processors.
  414. config ARCH_IOP33X
  415. bool "IOP33x-based"
  416. depends on MMU
  417. select CPU_XSCALE
  418. select PLAT_IOP
  419. select PCI
  420. select ARCH_REQUIRE_GPIOLIB
  421. help
  422. Support for Intel's IOP33X (XScale) family of processors.
  423. config ARCH_IXP23XX
  424. bool "IXP23XX-based"
  425. depends on MMU
  426. select CPU_XSC3
  427. select PCI
  428. select ARCH_USES_GETTIMEOFFSET
  429. select NEED_MACH_MEMORY_H
  430. help
  431. Support for Intel's IXP23xx (XScale) family of processors.
  432. config ARCH_IXP2000
  433. bool "IXP2400/2800-based"
  434. depends on MMU
  435. select CPU_XSCALE
  436. select PCI
  437. select ARCH_USES_GETTIMEOFFSET
  438. select NEED_MACH_MEMORY_H
  439. help
  440. Support for Intel's IXP2400/2800 (XScale) family of processors.
  441. config ARCH_IXP4XX
  442. bool "IXP4xx-based"
  443. depends on MMU
  444. select CLKSRC_MMIO
  445. select CPU_XSCALE
  446. select GENERIC_GPIO
  447. select GENERIC_CLOCKEVENTS
  448. select HAVE_SCHED_CLOCK
  449. select MIGHT_HAVE_PCI
  450. select DMABOUNCE if PCI
  451. help
  452. Support for Intel's IXP4XX (XScale) family of processors.
  453. config ARCH_DOVE
  454. bool "Marvell Dove"
  455. select CPU_V7
  456. select PCI
  457. select ARCH_REQUIRE_GPIOLIB
  458. select GENERIC_CLOCKEVENTS
  459. select PLAT_ORION
  460. help
  461. Support for the Marvell Dove SoC 88AP510
  462. config ARCH_KIRKWOOD
  463. bool "Marvell Kirkwood"
  464. select CPU_FEROCEON
  465. select PCI
  466. select ARCH_REQUIRE_GPIOLIB
  467. select GENERIC_CLOCKEVENTS
  468. select PLAT_ORION
  469. help
  470. Support for the following Marvell Kirkwood series SoCs:
  471. 88F6180, 88F6192 and 88F6281.
  472. config ARCH_LPC32XX
  473. bool "NXP LPC32XX"
  474. select CLKSRC_MMIO
  475. select CPU_ARM926T
  476. select ARCH_REQUIRE_GPIOLIB
  477. select HAVE_IDE
  478. select ARM_AMBA
  479. select USB_ARCH_HAS_OHCI
  480. select CLKDEV_LOOKUP
  481. select GENERIC_CLOCKEVENTS
  482. help
  483. Support for the NXP LPC32XX family of processors
  484. config ARCH_MV78XX0
  485. bool "Marvell MV78xx0"
  486. select CPU_FEROCEON
  487. select PCI
  488. select ARCH_REQUIRE_GPIOLIB
  489. select GENERIC_CLOCKEVENTS
  490. select PLAT_ORION
  491. help
  492. Support for the following Marvell MV78xx0 series SoCs:
  493. MV781x0, MV782x0.
  494. config ARCH_ORION5X
  495. bool "Marvell Orion"
  496. depends on MMU
  497. select CPU_FEROCEON
  498. select PCI
  499. select ARCH_REQUIRE_GPIOLIB
  500. select GENERIC_CLOCKEVENTS
  501. select PLAT_ORION
  502. help
  503. Support for the following Marvell Orion 5x series SoCs:
  504. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  505. Orion-2 (5281), Orion-1-90 (6183).
  506. config ARCH_MMP
  507. bool "Marvell PXA168/910/MMP2"
  508. depends on MMU
  509. select ARCH_REQUIRE_GPIOLIB
  510. select CLKDEV_LOOKUP
  511. select GENERIC_CLOCKEVENTS
  512. select HAVE_SCHED_CLOCK
  513. select TICK_ONESHOT
  514. select PLAT_PXA
  515. select SPARSE_IRQ
  516. select GENERIC_ALLOCATOR
  517. help
  518. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  519. config ARCH_KS8695
  520. bool "Micrel/Kendin KS8695"
  521. select CPU_ARM922T
  522. select ARCH_REQUIRE_GPIOLIB
  523. select ARCH_USES_GETTIMEOFFSET
  524. select NEED_MACH_MEMORY_H
  525. help
  526. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  527. System-on-Chip devices.
  528. config ARCH_W90X900
  529. bool "Nuvoton W90X900 CPU"
  530. select CPU_ARM926T
  531. select ARCH_REQUIRE_GPIOLIB
  532. select CLKDEV_LOOKUP
  533. select CLKSRC_MMIO
  534. select GENERIC_CLOCKEVENTS
  535. help
  536. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  537. At present, the w90x900 has been renamed nuc900, regarding
  538. the ARM series product line, you can login the following
  539. link address to know more.
  540. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  541. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  542. config ARCH_TEGRA
  543. bool "NVIDIA Tegra"
  544. select CLKDEV_LOOKUP
  545. select CLKSRC_MMIO
  546. select GENERIC_CLOCKEVENTS
  547. select GENERIC_GPIO
  548. select HAVE_CLK
  549. select HAVE_SCHED_CLOCK
  550. select ARCH_HAS_CPUFREQ
  551. help
  552. This enables support for NVIDIA Tegra based systems (Tegra APX,
  553. Tegra 6xx and Tegra 2 series).
  554. config ARCH_PICOXCELL
  555. bool "Picochip picoXcell"
  556. select ARCH_REQUIRE_GPIOLIB
  557. select ARM_PATCH_PHYS_VIRT
  558. select ARM_VIC
  559. select CPU_V6K
  560. select DW_APB_TIMER
  561. select GENERIC_CLOCKEVENTS
  562. select GENERIC_GPIO
  563. select HAVE_SCHED_CLOCK
  564. select HAVE_TCM
  565. select NO_IOPORT
  566. select USE_OF
  567. help
  568. This enables support for systems based on the Picochip picoXcell
  569. family of Femtocell devices. The picoxcell support requires device tree
  570. for all boards.
  571. config ARCH_PNX4008
  572. bool "Philips Nexperia PNX4008 Mobile"
  573. select CPU_ARM926T
  574. select CLKDEV_LOOKUP
  575. select ARCH_USES_GETTIMEOFFSET
  576. help
  577. This enables support for Philips PNX4008 mobile platform.
  578. config ARCH_PXA
  579. bool "PXA2xx/PXA3xx-based"
  580. depends on MMU
  581. select ARCH_MTD_XIP
  582. select ARCH_HAS_CPUFREQ
  583. select CLKDEV_LOOKUP
  584. select CLKSRC_MMIO
  585. select ARCH_REQUIRE_GPIOLIB
  586. select GENERIC_CLOCKEVENTS
  587. select HAVE_SCHED_CLOCK
  588. select TICK_ONESHOT
  589. select PLAT_PXA
  590. select SPARSE_IRQ
  591. select AUTO_ZRELADDR
  592. select MULTI_IRQ_HANDLER
  593. select ARM_CPU_SUSPEND if PM
  594. select HAVE_IDE
  595. help
  596. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  597. config ARCH_MSM
  598. bool "Qualcomm MSM"
  599. select HAVE_CLK
  600. select GENERIC_CLOCKEVENTS
  601. select ARCH_REQUIRE_GPIOLIB
  602. select CLKDEV_LOOKUP
  603. help
  604. Support for Qualcomm MSM/QSD based systems. This runs on the
  605. apps processor of the MSM/QSD and depends on a shared memory
  606. interface to the modem processor which runs the baseband
  607. stack and controls some vital subsystems
  608. (clock and power control, etc).
  609. config ARCH_SHMOBILE
  610. bool "Renesas SH-Mobile / R-Mobile"
  611. select HAVE_CLK
  612. select CLKDEV_LOOKUP
  613. select HAVE_MACH_CLKDEV
  614. select GENERIC_CLOCKEVENTS
  615. select NO_IOPORT
  616. select SPARSE_IRQ
  617. select MULTI_IRQ_HANDLER
  618. select PM_GENERIC_DOMAINS if PM
  619. select NEED_MACH_MEMORY_H
  620. help
  621. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  622. config ARCH_RPC
  623. bool "RiscPC"
  624. select ARCH_ACORN
  625. select FIQ
  626. select TIMER_ACORN
  627. select ARCH_MAY_HAVE_PC_FDC
  628. select HAVE_PATA_PLATFORM
  629. select ISA_DMA_API
  630. select NO_IOPORT
  631. select ARCH_SPARSEMEM_ENABLE
  632. select ARCH_USES_GETTIMEOFFSET
  633. select HAVE_IDE
  634. select NEED_MACH_MEMORY_H
  635. help
  636. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  637. CD-ROM interface, serial and parallel port, and the floppy drive.
  638. config ARCH_SA1100
  639. bool "SA1100-based"
  640. select CLKSRC_MMIO
  641. select CPU_SA1100
  642. select ISA
  643. select ARCH_SPARSEMEM_ENABLE
  644. select ARCH_MTD_XIP
  645. select ARCH_HAS_CPUFREQ
  646. select CPU_FREQ
  647. select GENERIC_CLOCKEVENTS
  648. select HAVE_CLK
  649. select HAVE_SCHED_CLOCK
  650. select TICK_ONESHOT
  651. select ARCH_REQUIRE_GPIOLIB
  652. select HAVE_IDE
  653. select NEED_MACH_MEMORY_H
  654. help
  655. Support for StrongARM 11x0 based boards.
  656. config ARCH_S3C2410
  657. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  658. select GENERIC_GPIO
  659. select ARCH_HAS_CPUFREQ
  660. select HAVE_CLK
  661. select CLKDEV_LOOKUP
  662. select ARCH_USES_GETTIMEOFFSET
  663. select HAVE_S3C2410_I2C if I2C
  664. help
  665. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  666. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  667. the Samsung SMDK2410 development board (and derivatives).
  668. Note, the S3C2416 and the S3C2450 are so close that they even share
  669. the same SoC ID code. This means that there is no separate machine
  670. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  671. config ARCH_S3C64XX
  672. bool "Samsung S3C64XX"
  673. select PLAT_SAMSUNG
  674. select CPU_V6
  675. select ARM_VIC
  676. select HAVE_CLK
  677. select HAVE_TCM
  678. select CLKDEV_LOOKUP
  679. select NO_IOPORT
  680. select ARCH_USES_GETTIMEOFFSET
  681. select ARCH_HAS_CPUFREQ
  682. select ARCH_REQUIRE_GPIOLIB
  683. select SAMSUNG_CLKSRC
  684. select SAMSUNG_IRQ_VIC_TIMER
  685. select S3C_GPIO_TRACK
  686. select S3C_DEV_NAND
  687. select USB_ARCH_HAS_OHCI
  688. select SAMSUNG_GPIOLIB_4BIT
  689. select HAVE_S3C2410_I2C if I2C
  690. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  691. help
  692. Samsung S3C64XX series based systems
  693. config ARCH_S5P64X0
  694. bool "Samsung S5P6440 S5P6450"
  695. select CPU_V6
  696. select GENERIC_GPIO
  697. select HAVE_CLK
  698. select CLKDEV_LOOKUP
  699. select CLKSRC_MMIO
  700. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  701. select GENERIC_CLOCKEVENTS
  702. select HAVE_SCHED_CLOCK
  703. select HAVE_S3C2410_I2C if I2C
  704. select HAVE_S3C_RTC if RTC_CLASS
  705. help
  706. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  707. SMDK6450.
  708. config ARCH_S5PC100
  709. bool "Samsung S5PC100"
  710. select GENERIC_GPIO
  711. select HAVE_CLK
  712. select CLKDEV_LOOKUP
  713. select CPU_V7
  714. select ARM_L1_CACHE_SHIFT_6
  715. select ARCH_USES_GETTIMEOFFSET
  716. select HAVE_S3C2410_I2C if I2C
  717. select HAVE_S3C_RTC if RTC_CLASS
  718. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  719. help
  720. Samsung S5PC100 series based systems
  721. config ARCH_S5PV210
  722. bool "Samsung S5PV210/S5PC110"
  723. select CPU_V7
  724. select ARCH_SPARSEMEM_ENABLE
  725. select ARCH_HAS_HOLES_MEMORYMODEL
  726. select GENERIC_GPIO
  727. select HAVE_CLK
  728. select CLKDEV_LOOKUP
  729. select CLKSRC_MMIO
  730. select ARM_L1_CACHE_SHIFT_6
  731. select ARCH_HAS_CPUFREQ
  732. select GENERIC_CLOCKEVENTS
  733. select HAVE_SCHED_CLOCK
  734. select HAVE_S3C2410_I2C if I2C
  735. select HAVE_S3C_RTC if RTC_CLASS
  736. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  737. select NEED_MACH_MEMORY_H
  738. help
  739. Samsung S5PV210/S5PC110 series based systems
  740. config ARCH_EXYNOS
  741. bool "SAMSUNG EXYNOS"
  742. select CPU_V7
  743. select ARCH_SPARSEMEM_ENABLE
  744. select ARCH_HAS_HOLES_MEMORYMODEL
  745. select GENERIC_GPIO
  746. select HAVE_CLK
  747. select CLKDEV_LOOKUP
  748. select ARCH_HAS_CPUFREQ
  749. select GENERIC_CLOCKEVENTS
  750. select HAVE_S3C_RTC if RTC_CLASS
  751. select HAVE_S3C2410_I2C if I2C
  752. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  753. select NEED_MACH_MEMORY_H
  754. help
  755. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  756. config ARCH_SHARK
  757. bool "Shark"
  758. select CPU_SA110
  759. select ISA
  760. select ISA_DMA
  761. select ZONE_DMA
  762. select PCI
  763. select ARCH_USES_GETTIMEOFFSET
  764. select NEED_MACH_MEMORY_H
  765. help
  766. Support for the StrongARM based Digital DNARD machine, also known
  767. as "Shark" (<http://www.shark-linux.de/shark.html>).
  768. config ARCH_TCC_926
  769. bool "Telechips TCC ARM926-based systems"
  770. select CLKSRC_MMIO
  771. select CPU_ARM926T
  772. select HAVE_CLK
  773. select CLKDEV_LOOKUP
  774. select GENERIC_CLOCKEVENTS
  775. help
  776. Support for Telechips TCC ARM926-based systems.
  777. config ARCH_U300
  778. bool "ST-Ericsson U300 Series"
  779. depends on MMU
  780. select CLKSRC_MMIO
  781. select CPU_ARM926T
  782. select HAVE_SCHED_CLOCK
  783. select HAVE_TCM
  784. select ARM_AMBA
  785. select ARM_PATCH_PHYS_VIRT
  786. select ARM_VIC
  787. select GENERIC_CLOCKEVENTS
  788. select CLKDEV_LOOKUP
  789. select HAVE_MACH_CLKDEV
  790. select GENERIC_GPIO
  791. select ARCH_REQUIRE_GPIOLIB
  792. select NEED_MACH_MEMORY_H
  793. help
  794. Support for ST-Ericsson U300 series mobile platforms.
  795. config ARCH_U8500
  796. bool "ST-Ericsson U8500 Series"
  797. select CPU_V7
  798. select ARM_AMBA
  799. select GENERIC_CLOCKEVENTS
  800. select CLKDEV_LOOKUP
  801. select ARCH_REQUIRE_GPIOLIB
  802. select ARCH_HAS_CPUFREQ
  803. help
  804. Support for ST-Ericsson's Ux500 architecture
  805. config ARCH_NOMADIK
  806. bool "STMicroelectronics Nomadik"
  807. select ARM_AMBA
  808. select ARM_VIC
  809. select CPU_ARM926T
  810. select CLKDEV_LOOKUP
  811. select GENERIC_CLOCKEVENTS
  812. select ARCH_REQUIRE_GPIOLIB
  813. help
  814. Support for the Nomadik platform by ST-Ericsson
  815. config ARCH_DAVINCI
  816. bool "TI DaVinci"
  817. select GENERIC_CLOCKEVENTS
  818. select ARCH_REQUIRE_GPIOLIB
  819. select ZONE_DMA
  820. select HAVE_IDE
  821. select CLKDEV_LOOKUP
  822. select GENERIC_ALLOCATOR
  823. select GENERIC_IRQ_CHIP
  824. select ARCH_HAS_HOLES_MEMORYMODEL
  825. help
  826. Support for TI's DaVinci platform.
  827. config ARCH_OMAP
  828. bool "TI OMAP"
  829. select HAVE_CLK
  830. select ARCH_REQUIRE_GPIOLIB
  831. select ARCH_HAS_CPUFREQ
  832. select CLKSRC_MMIO
  833. select GENERIC_CLOCKEVENTS
  834. select HAVE_SCHED_CLOCK
  835. select ARCH_HAS_HOLES_MEMORYMODEL
  836. help
  837. Support for TI's OMAP platform (OMAP1/2/3/4).
  838. config PLAT_SPEAR
  839. bool "ST SPEAr"
  840. select ARM_AMBA
  841. select ARCH_REQUIRE_GPIOLIB
  842. select CLKDEV_LOOKUP
  843. select CLKSRC_MMIO
  844. select GENERIC_CLOCKEVENTS
  845. select HAVE_CLK
  846. help
  847. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  848. config ARCH_VT8500
  849. bool "VIA/WonderMedia 85xx"
  850. select CPU_ARM926T
  851. select GENERIC_GPIO
  852. select ARCH_HAS_CPUFREQ
  853. select GENERIC_CLOCKEVENTS
  854. select ARCH_REQUIRE_GPIOLIB
  855. select HAVE_PWM
  856. help
  857. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  858. config ARCH_ZYNQ
  859. bool "Xilinx Zynq ARM Cortex A9 Platform"
  860. select CPU_V7
  861. select GENERIC_CLOCKEVENTS
  862. select CLKDEV_LOOKUP
  863. select ARM_GIC
  864. select ARM_AMBA
  865. select ICST
  866. select USE_OF
  867. help
  868. Support for Xilinx Zynq ARM Cortex A9 Platform
  869. endchoice
  870. #
  871. # This is sorted alphabetically by mach-* pathname. However, plat-*
  872. # Kconfigs may be included either alphabetically (according to the
  873. # plat- suffix) or along side the corresponding mach-* source.
  874. #
  875. source "arch/arm/mach-at91/Kconfig"
  876. source "arch/arm/mach-bcmring/Kconfig"
  877. source "arch/arm/mach-clps711x/Kconfig"
  878. source "arch/arm/mach-cns3xxx/Kconfig"
  879. source "arch/arm/mach-davinci/Kconfig"
  880. source "arch/arm/mach-dove/Kconfig"
  881. source "arch/arm/mach-ep93xx/Kconfig"
  882. source "arch/arm/mach-footbridge/Kconfig"
  883. source "arch/arm/mach-gemini/Kconfig"
  884. source "arch/arm/mach-h720x/Kconfig"
  885. source "arch/arm/mach-integrator/Kconfig"
  886. source "arch/arm/mach-iop32x/Kconfig"
  887. source "arch/arm/mach-iop33x/Kconfig"
  888. source "arch/arm/mach-iop13xx/Kconfig"
  889. source "arch/arm/mach-ixp4xx/Kconfig"
  890. source "arch/arm/mach-ixp2000/Kconfig"
  891. source "arch/arm/mach-ixp23xx/Kconfig"
  892. source "arch/arm/mach-kirkwood/Kconfig"
  893. source "arch/arm/mach-ks8695/Kconfig"
  894. source "arch/arm/mach-lpc32xx/Kconfig"
  895. source "arch/arm/mach-msm/Kconfig"
  896. source "arch/arm/mach-mv78xx0/Kconfig"
  897. source "arch/arm/plat-mxc/Kconfig"
  898. source "arch/arm/mach-mxs/Kconfig"
  899. source "arch/arm/mach-netx/Kconfig"
  900. source "arch/arm/mach-nomadik/Kconfig"
  901. source "arch/arm/plat-nomadik/Kconfig"
  902. source "arch/arm/plat-omap/Kconfig"
  903. source "arch/arm/mach-omap1/Kconfig"
  904. source "arch/arm/mach-omap2/Kconfig"
  905. source "arch/arm/mach-orion5x/Kconfig"
  906. source "arch/arm/mach-pxa/Kconfig"
  907. source "arch/arm/plat-pxa/Kconfig"
  908. source "arch/arm/mach-mmp/Kconfig"
  909. source "arch/arm/mach-realview/Kconfig"
  910. source "arch/arm/mach-sa1100/Kconfig"
  911. source "arch/arm/plat-samsung/Kconfig"
  912. source "arch/arm/plat-s3c24xx/Kconfig"
  913. source "arch/arm/plat-s5p/Kconfig"
  914. source "arch/arm/plat-spear/Kconfig"
  915. source "arch/arm/plat-tcc/Kconfig"
  916. if ARCH_S3C2410
  917. source "arch/arm/mach-s3c2410/Kconfig"
  918. source "arch/arm/mach-s3c2412/Kconfig"
  919. source "arch/arm/mach-s3c2416/Kconfig"
  920. source "arch/arm/mach-s3c2440/Kconfig"
  921. source "arch/arm/mach-s3c2443/Kconfig"
  922. endif
  923. if ARCH_S3C64XX
  924. source "arch/arm/mach-s3c64xx/Kconfig"
  925. endif
  926. source "arch/arm/mach-s5p64x0/Kconfig"
  927. source "arch/arm/mach-s5pc100/Kconfig"
  928. source "arch/arm/mach-s5pv210/Kconfig"
  929. source "arch/arm/mach-exynos/Kconfig"
  930. source "arch/arm/mach-shmobile/Kconfig"
  931. source "arch/arm/mach-tegra/Kconfig"
  932. source "arch/arm/mach-u300/Kconfig"
  933. source "arch/arm/mach-ux500/Kconfig"
  934. source "arch/arm/mach-versatile/Kconfig"
  935. source "arch/arm/mach-vexpress/Kconfig"
  936. source "arch/arm/plat-versatile/Kconfig"
  937. source "arch/arm/mach-vt8500/Kconfig"
  938. source "arch/arm/mach-w90x900/Kconfig"
  939. # Definitions to make life easier
  940. config ARCH_ACORN
  941. bool
  942. config PLAT_IOP
  943. bool
  944. select GENERIC_CLOCKEVENTS
  945. select HAVE_SCHED_CLOCK
  946. config PLAT_ORION
  947. bool
  948. select CLKSRC_MMIO
  949. select GENERIC_IRQ_CHIP
  950. select HAVE_SCHED_CLOCK
  951. config PLAT_PXA
  952. bool
  953. config PLAT_VERSATILE
  954. bool
  955. config ARM_TIMER_SP804
  956. bool
  957. select CLKSRC_MMIO
  958. source arch/arm/mm/Kconfig
  959. config IWMMXT
  960. bool "Enable iWMMXt support"
  961. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  962. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  963. help
  964. Enable support for iWMMXt context switching at run time if
  965. running on a CPU that supports it.
  966. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  967. config XSCALE_PMU
  968. bool
  969. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  970. default y
  971. config CPU_HAS_PMU
  972. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  973. (!ARCH_OMAP3 || OMAP3_EMU)
  974. default y
  975. bool
  976. config MULTI_IRQ_HANDLER
  977. bool
  978. help
  979. Allow each machine to specify it's own IRQ handler at run time.
  980. if !MMU
  981. source "arch/arm/Kconfig-nommu"
  982. endif
  983. config ARM_ERRATA_411920
  984. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  985. depends on CPU_V6 || CPU_V6K
  986. help
  987. Invalidation of the Instruction Cache operation can
  988. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  989. It does not affect the MPCore. This option enables the ARM Ltd.
  990. recommended workaround.
  991. config ARM_ERRATA_430973
  992. bool "ARM errata: Stale prediction on replaced interworking branch"
  993. depends on CPU_V7
  994. help
  995. This option enables the workaround for the 430973 Cortex-A8
  996. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  997. interworking branch is replaced with another code sequence at the
  998. same virtual address, whether due to self-modifying code or virtual
  999. to physical address re-mapping, Cortex-A8 does not recover from the
  1000. stale interworking branch prediction. This results in Cortex-A8
  1001. executing the new code sequence in the incorrect ARM or Thumb state.
  1002. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1003. and also flushes the branch target cache at every context switch.
  1004. Note that setting specific bits in the ACTLR register may not be
  1005. available in non-secure mode.
  1006. config ARM_ERRATA_458693
  1007. bool "ARM errata: Processor deadlock when a false hazard is created"
  1008. depends on CPU_V7
  1009. help
  1010. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1011. erratum. For very specific sequences of memory operations, it is
  1012. possible for a hazard condition intended for a cache line to instead
  1013. be incorrectly associated with a different cache line. This false
  1014. hazard might then cause a processor deadlock. The workaround enables
  1015. the L1 caching of the NEON accesses and disables the PLD instruction
  1016. in the ACTLR register. Note that setting specific bits in the ACTLR
  1017. register may not be available in non-secure mode.
  1018. config ARM_ERRATA_460075
  1019. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1020. depends on CPU_V7
  1021. help
  1022. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1023. erratum. Any asynchronous access to the L2 cache may encounter a
  1024. situation in which recent store transactions to the L2 cache are lost
  1025. and overwritten with stale memory contents from external memory. The
  1026. workaround disables the write-allocate mode for the L2 cache via the
  1027. ACTLR register. Note that setting specific bits in the ACTLR register
  1028. may not be available in non-secure mode.
  1029. config ARM_ERRATA_742230
  1030. bool "ARM errata: DMB operation may be faulty"
  1031. depends on CPU_V7 && SMP
  1032. help
  1033. This option enables the workaround for the 742230 Cortex-A9
  1034. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1035. between two write operations may not ensure the correct visibility
  1036. ordering of the two writes. This workaround sets a specific bit in
  1037. the diagnostic register of the Cortex-A9 which causes the DMB
  1038. instruction to behave as a DSB, ensuring the correct behaviour of
  1039. the two writes.
  1040. config ARM_ERRATA_742231
  1041. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1042. depends on CPU_V7 && SMP
  1043. help
  1044. This option enables the workaround for the 742231 Cortex-A9
  1045. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1046. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1047. accessing some data located in the same cache line, may get corrupted
  1048. data due to bad handling of the address hazard when the line gets
  1049. replaced from one of the CPUs at the same time as another CPU is
  1050. accessing it. This workaround sets specific bits in the diagnostic
  1051. register of the Cortex-A9 which reduces the linefill issuing
  1052. capabilities of the processor.
  1053. config PL310_ERRATA_588369
  1054. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1055. depends on CACHE_L2X0
  1056. help
  1057. The PL310 L2 cache controller implements three types of Clean &
  1058. Invalidate maintenance operations: by Physical Address
  1059. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1060. They are architecturally defined to behave as the execution of a
  1061. clean operation followed immediately by an invalidate operation,
  1062. both performing to the same memory location. This functionality
  1063. is not correctly implemented in PL310 as clean lines are not
  1064. invalidated as a result of these operations.
  1065. config ARM_ERRATA_720789
  1066. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1067. depends on CPU_V7 && SMP
  1068. help
  1069. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1070. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1071. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1072. As a consequence of this erratum, some TLB entries which should be
  1073. invalidated are not, resulting in an incoherency in the system page
  1074. tables. The workaround changes the TLB flushing routines to invalidate
  1075. entries regardless of the ASID.
  1076. config PL310_ERRATA_727915
  1077. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1078. depends on CACHE_L2X0
  1079. help
  1080. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1081. operation (offset 0x7FC). This operation runs in background so that
  1082. PL310 can handle normal accesses while it is in progress. Under very
  1083. rare circumstances, due to this erratum, write data can be lost when
  1084. PL310 treats a cacheable write transaction during a Clean &
  1085. Invalidate by Way operation.
  1086. config ARM_ERRATA_743622
  1087. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1088. depends on CPU_V7
  1089. help
  1090. This option enables the workaround for the 743622 Cortex-A9
  1091. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1092. optimisation in the Cortex-A9 Store Buffer may lead to data
  1093. corruption. This workaround sets a specific bit in the diagnostic
  1094. register of the Cortex-A9 which disables the Store Buffer
  1095. optimisation, preventing the defect from occurring. This has no
  1096. visible impact on the overall performance or power consumption of the
  1097. processor.
  1098. config ARM_ERRATA_751472
  1099. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1100. depends on CPU_V7 && SMP
  1101. help
  1102. This option enables the workaround for the 751472 Cortex-A9 (prior
  1103. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1104. completion of a following broadcasted operation if the second
  1105. operation is received by a CPU before the ICIALLUIS has completed,
  1106. potentially leading to corrupted entries in the cache or TLB.
  1107. config PL310_ERRATA_753970
  1108. bool "PL310 errata: cache sync operation may be faulty"
  1109. depends on CACHE_PL310
  1110. help
  1111. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1112. Under some condition the effect of cache sync operation on
  1113. the store buffer still remains when the operation completes.
  1114. This means that the store buffer is always asked to drain and
  1115. this prevents it from merging any further writes. The workaround
  1116. is to replace the normal offset of cache sync operation (0x730)
  1117. by another offset targeting an unmapped PL310 register 0x740.
  1118. This has the same effect as the cache sync operation: store buffer
  1119. drain and waiting for all buffers empty.
  1120. config ARM_ERRATA_754322
  1121. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1122. depends on CPU_V7
  1123. help
  1124. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1125. r3p*) erratum. A speculative memory access may cause a page table walk
  1126. which starts prior to an ASID switch but completes afterwards. This
  1127. can populate the micro-TLB with a stale entry which may be hit with
  1128. the new ASID. This workaround places two dsb instructions in the mm
  1129. switching code so that no page table walks can cross the ASID switch.
  1130. config ARM_ERRATA_754327
  1131. bool "ARM errata: no automatic Store Buffer drain"
  1132. depends on CPU_V7 && SMP
  1133. help
  1134. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1135. r2p0) erratum. The Store Buffer does not have any automatic draining
  1136. mechanism and therefore a livelock may occur if an external agent
  1137. continuously polls a memory location waiting to observe an update.
  1138. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1139. written polling loops from denying visibility of updates to memory.
  1140. config ARM_ERRATA_364296
  1141. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1142. depends on CPU_V6 && !SMP
  1143. help
  1144. This options enables the workaround for the 364296 ARM1136
  1145. r0p2 erratum (possible cache data corruption with
  1146. hit-under-miss enabled). It sets the undocumented bit 31 in
  1147. the auxiliary control register and the FI bit in the control
  1148. register, thus disabling hit-under-miss without putting the
  1149. processor into full low interrupt latency mode. ARM11MPCore
  1150. is not affected.
  1151. config ARM_ERRATA_764369
  1152. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1153. depends on CPU_V7 && SMP
  1154. help
  1155. This option enables the workaround for erratum 764369
  1156. affecting Cortex-A9 MPCore with two or more processors (all
  1157. current revisions). Under certain timing circumstances, a data
  1158. cache line maintenance operation by MVA targeting an Inner
  1159. Shareable memory region may fail to proceed up to either the
  1160. Point of Coherency or to the Point of Unification of the
  1161. system. This workaround adds a DSB instruction before the
  1162. relevant cache maintenance functions and sets a specific bit
  1163. in the diagnostic control register of the SCU.
  1164. config PL310_ERRATA_769419
  1165. bool "PL310 errata: no automatic Store Buffer drain"
  1166. depends on CACHE_L2X0
  1167. help
  1168. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1169. not automatically drain. This can cause normal, non-cacheable
  1170. writes to be retained when the memory system is idle, leading
  1171. to suboptimal I/O performance for drivers using coherent DMA.
  1172. This option adds a write barrier to the cpu_idle loop so that,
  1173. on systems with an outer cache, the store buffer is drained
  1174. explicitly.
  1175. endmenu
  1176. source "arch/arm/common/Kconfig"
  1177. menu "Bus support"
  1178. config ARM_AMBA
  1179. bool
  1180. config ISA
  1181. bool
  1182. help
  1183. Find out whether you have ISA slots on your motherboard. ISA is the
  1184. name of a bus system, i.e. the way the CPU talks to the other stuff
  1185. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1186. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1187. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1188. # Select ISA DMA controller support
  1189. config ISA_DMA
  1190. bool
  1191. select ISA_DMA_API
  1192. # Select ISA DMA interface
  1193. config ISA_DMA_API
  1194. bool
  1195. config PCI
  1196. bool "PCI support" if MIGHT_HAVE_PCI
  1197. help
  1198. Find out whether you have a PCI motherboard. PCI is the name of a
  1199. bus system, i.e. the way the CPU talks to the other stuff inside
  1200. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1201. VESA. If you have PCI, say Y, otherwise N.
  1202. config PCI_DOMAINS
  1203. bool
  1204. depends on PCI
  1205. config PCI_NANOENGINE
  1206. bool "BSE nanoEngine PCI support"
  1207. depends on SA1100_NANOENGINE
  1208. help
  1209. Enable PCI on the BSE nanoEngine board.
  1210. config PCI_SYSCALL
  1211. def_bool PCI
  1212. # Select the host bridge type
  1213. config PCI_HOST_VIA82C505
  1214. bool
  1215. depends on PCI && ARCH_SHARK
  1216. default y
  1217. config PCI_HOST_ITE8152
  1218. bool
  1219. depends on PCI && MACH_ARMCORE
  1220. default y
  1221. select DMABOUNCE
  1222. source "drivers/pci/Kconfig"
  1223. source "drivers/pcmcia/Kconfig"
  1224. endmenu
  1225. menu "Kernel Features"
  1226. source "kernel/time/Kconfig"
  1227. config SMP
  1228. bool "Symmetric Multi-Processing"
  1229. depends on CPU_V6K || CPU_V7
  1230. depends on GENERIC_CLOCKEVENTS
  1231. depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
  1232. MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
  1233. ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
  1234. ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE || ARCH_HIGHBANK || SOC_IMX6Q
  1235. depends on MMU
  1236. select USE_GENERIC_SMP_HELPERS
  1237. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1238. help
  1239. This enables support for systems with more than one CPU. If you have
  1240. a system with only one CPU, like most personal computers, say N. If
  1241. you have a system with more than one CPU, say Y.
  1242. If you say N here, the kernel will run on single and multiprocessor
  1243. machines, but will use only one CPU of a multiprocessor machine. If
  1244. you say Y here, the kernel will run on many, but not all, single
  1245. processor machines. On a single processor machine, the kernel will
  1246. run faster if you say N here.
  1247. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1248. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1249. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1250. If you don't know what to do here, say N.
  1251. config SMP_ON_UP
  1252. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1253. depends on EXPERIMENTAL
  1254. depends on SMP && !XIP_KERNEL
  1255. default y
  1256. help
  1257. SMP kernels contain instructions which fail on non-SMP processors.
  1258. Enabling this option allows the kernel to modify itself to make
  1259. these instructions safe. Disabling it allows about 1K of space
  1260. savings.
  1261. If you don't know what to do here, say Y.
  1262. config ARM_CPU_TOPOLOGY
  1263. bool "Support cpu topology definition"
  1264. depends on SMP && CPU_V7
  1265. default y
  1266. help
  1267. Support ARM cpu topology definition. The MPIDR register defines
  1268. affinity between processors which is then used to describe the cpu
  1269. topology of an ARM System.
  1270. config SCHED_MC
  1271. bool "Multi-core scheduler support"
  1272. depends on ARM_CPU_TOPOLOGY
  1273. help
  1274. Multi-core scheduler support improves the CPU scheduler's decision
  1275. making when dealing with multi-core CPU chips at a cost of slightly
  1276. increased overhead in some places. If unsure say N here.
  1277. config SCHED_SMT
  1278. bool "SMT scheduler support"
  1279. depends on ARM_CPU_TOPOLOGY
  1280. help
  1281. Improves the CPU scheduler's decision making when dealing with
  1282. MultiThreading at a cost of slightly increased overhead in some
  1283. places. If unsure say N here.
  1284. config HAVE_ARM_SCU
  1285. bool
  1286. help
  1287. This option enables support for the ARM system coherency unit
  1288. config HAVE_ARM_TWD
  1289. bool
  1290. depends on SMP
  1291. select TICK_ONESHOT
  1292. help
  1293. This options enables support for the ARM timer and watchdog unit
  1294. choice
  1295. prompt "Memory split"
  1296. default VMSPLIT_3G
  1297. help
  1298. Select the desired split between kernel and user memory.
  1299. If you are not absolutely sure what you are doing, leave this
  1300. option alone!
  1301. config VMSPLIT_3G
  1302. bool "3G/1G user/kernel split"
  1303. config VMSPLIT_2G
  1304. bool "2G/2G user/kernel split"
  1305. config VMSPLIT_1G
  1306. bool "1G/3G user/kernel split"
  1307. endchoice
  1308. config PAGE_OFFSET
  1309. hex
  1310. default 0x40000000 if VMSPLIT_1G
  1311. default 0x80000000 if VMSPLIT_2G
  1312. default 0xC0000000
  1313. config NR_CPUS
  1314. int "Maximum number of CPUs (2-32)"
  1315. range 2 32
  1316. depends on SMP
  1317. default "4"
  1318. config HOTPLUG_CPU
  1319. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1320. depends on SMP && HOTPLUG && EXPERIMENTAL
  1321. help
  1322. Say Y here to experiment with turning CPUs off and on. CPUs
  1323. can be controlled through /sys/devices/system/cpu.
  1324. config LOCAL_TIMERS
  1325. bool "Use local timer interrupts"
  1326. depends on SMP
  1327. default y
  1328. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1329. help
  1330. Enable support for local timers on SMP platforms, rather then the
  1331. legacy IPI broadcast method. Local timers allows the system
  1332. accounting to be spread across the timer interval, preventing a
  1333. "thundering herd" at every timer tick.
  1334. source kernel/Kconfig.preempt
  1335. config HZ
  1336. int
  1337. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1338. ARCH_S5PV210 || ARCH_EXYNOS4
  1339. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1340. default AT91_TIMER_HZ if ARCH_AT91
  1341. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1342. default 100
  1343. config THUMB2_KERNEL
  1344. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1345. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1346. select AEABI
  1347. select ARM_ASM_UNIFIED
  1348. select ARM_UNWIND
  1349. help
  1350. By enabling this option, the kernel will be compiled in
  1351. Thumb-2 mode. A compiler/assembler that understand the unified
  1352. ARM-Thumb syntax is needed.
  1353. If unsure, say N.
  1354. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1355. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1356. depends on THUMB2_KERNEL && MODULES
  1357. default y
  1358. help
  1359. Various binutils versions can resolve Thumb-2 branches to
  1360. locally-defined, preemptible global symbols as short-range "b.n"
  1361. branch instructions.
  1362. This is a problem, because there's no guarantee the final
  1363. destination of the symbol, or any candidate locations for a
  1364. trampoline, are within range of the branch. For this reason, the
  1365. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1366. relocation in modules at all, and it makes little sense to add
  1367. support.
  1368. The symptom is that the kernel fails with an "unsupported
  1369. relocation" error when loading some modules.
  1370. Until fixed tools are available, passing
  1371. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1372. code which hits this problem, at the cost of a bit of extra runtime
  1373. stack usage in some cases.
  1374. The problem is described in more detail at:
  1375. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1376. Only Thumb-2 kernels are affected.
  1377. Unless you are sure your tools don't have this problem, say Y.
  1378. config ARM_ASM_UNIFIED
  1379. bool
  1380. config AEABI
  1381. bool "Use the ARM EABI to compile the kernel"
  1382. help
  1383. This option allows for the kernel to be compiled using the latest
  1384. ARM ABI (aka EABI). This is only useful if you are using a user
  1385. space environment that is also compiled with EABI.
  1386. Since there are major incompatibilities between the legacy ABI and
  1387. EABI, especially with regard to structure member alignment, this
  1388. option also changes the kernel syscall calling convention to
  1389. disambiguate both ABIs and allow for backward compatibility support
  1390. (selected with CONFIG_OABI_COMPAT).
  1391. To use this you need GCC version 4.0.0 or later.
  1392. config OABI_COMPAT
  1393. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1394. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1395. default y
  1396. help
  1397. This option preserves the old syscall interface along with the
  1398. new (ARM EABI) one. It also provides a compatibility layer to
  1399. intercept syscalls that have structure arguments which layout
  1400. in memory differs between the legacy ABI and the new ARM EABI
  1401. (only for non "thumb" binaries). This option adds a tiny
  1402. overhead to all syscalls and produces a slightly larger kernel.
  1403. If you know you'll be using only pure EABI user space then you
  1404. can say N here. If this option is not selected and you attempt
  1405. to execute a legacy ABI binary then the result will be
  1406. UNPREDICTABLE (in fact it can be predicted that it won't work
  1407. at all). If in doubt say Y.
  1408. config ARCH_HAS_HOLES_MEMORYMODEL
  1409. bool
  1410. config ARCH_SPARSEMEM_ENABLE
  1411. bool
  1412. config ARCH_SPARSEMEM_DEFAULT
  1413. def_bool ARCH_SPARSEMEM_ENABLE
  1414. config ARCH_SELECT_MEMORY_MODEL
  1415. def_bool ARCH_SPARSEMEM_ENABLE
  1416. config HAVE_ARCH_PFN_VALID
  1417. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1418. config HIGHMEM
  1419. bool "High Memory Support"
  1420. depends on MMU
  1421. help
  1422. The address space of ARM processors is only 4 Gigabytes large
  1423. and it has to accommodate user address space, kernel address
  1424. space as well as some memory mapped IO. That means that, if you
  1425. have a large amount of physical memory and/or IO, not all of the
  1426. memory can be "permanently mapped" by the kernel. The physical
  1427. memory that is not permanently mapped is called "high memory".
  1428. Depending on the selected kernel/user memory split, minimum
  1429. vmalloc space and actual amount of RAM, you may not need this
  1430. option which should result in a slightly faster kernel.
  1431. If unsure, say n.
  1432. config HIGHPTE
  1433. bool "Allocate 2nd-level pagetables from highmem"
  1434. depends on HIGHMEM
  1435. config HW_PERF_EVENTS
  1436. bool "Enable hardware performance counter support for perf events"
  1437. depends on PERF_EVENTS && CPU_HAS_PMU
  1438. default y
  1439. help
  1440. Enable hardware performance counter support for perf events. If
  1441. disabled, perf events will use software events only.
  1442. source "mm/Kconfig"
  1443. config FORCE_MAX_ZONEORDER
  1444. int "Maximum zone order" if ARCH_SHMOBILE
  1445. range 11 64 if ARCH_SHMOBILE
  1446. default "9" if SA1111
  1447. default "11"
  1448. help
  1449. The kernel memory allocator divides physically contiguous memory
  1450. blocks into "zones", where each zone is a power of two number of
  1451. pages. This option selects the largest power of two that the kernel
  1452. keeps in the memory allocator. If you need to allocate very large
  1453. blocks of physically contiguous memory, then you may need to
  1454. increase this value.
  1455. This config option is actually maximum order plus one. For example,
  1456. a value of 11 means that the largest free memory block is 2^10 pages.
  1457. config LEDS
  1458. bool "Timer and CPU usage LEDs"
  1459. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1460. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1461. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1462. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1463. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1464. ARCH_AT91 || ARCH_DAVINCI || \
  1465. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1466. help
  1467. If you say Y here, the LEDs on your machine will be used
  1468. to provide useful information about your current system status.
  1469. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1470. be able to select which LEDs are active using the options below. If
  1471. you are compiling a kernel for the EBSA-110 or the LART however, the
  1472. red LED will simply flash regularly to indicate that the system is
  1473. still functional. It is safe to say Y here if you have a CATS
  1474. system, but the driver will do nothing.
  1475. config LEDS_TIMER
  1476. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1477. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1478. || MACH_OMAP_PERSEUS2
  1479. depends on LEDS
  1480. depends on !GENERIC_CLOCKEVENTS
  1481. default y if ARCH_EBSA110
  1482. help
  1483. If you say Y here, one of the system LEDs (the green one on the
  1484. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1485. will flash regularly to indicate that the system is still
  1486. operational. This is mainly useful to kernel hackers who are
  1487. debugging unstable kernels.
  1488. The LART uses the same LED for both Timer LED and CPU usage LED
  1489. functions. You may choose to use both, but the Timer LED function
  1490. will overrule the CPU usage LED.
  1491. config LEDS_CPU
  1492. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1493. !ARCH_OMAP) \
  1494. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1495. || MACH_OMAP_PERSEUS2
  1496. depends on LEDS
  1497. help
  1498. If you say Y here, the red LED will be used to give a good real
  1499. time indication of CPU usage, by lighting whenever the idle task
  1500. is not currently executing.
  1501. The LART uses the same LED for both Timer LED and CPU usage LED
  1502. functions. You may choose to use both, but the Timer LED function
  1503. will overrule the CPU usage LED.
  1504. config ALIGNMENT_TRAP
  1505. bool
  1506. depends on CPU_CP15_MMU
  1507. default y if !ARCH_EBSA110
  1508. select HAVE_PROC_CPU if PROC_FS
  1509. help
  1510. ARM processors cannot fetch/store information which is not
  1511. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1512. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1513. fetch/store instructions will be emulated in software if you say
  1514. here, which has a severe performance impact. This is necessary for
  1515. correct operation of some network protocols. With an IP-only
  1516. configuration it is safe to say N, otherwise say Y.
  1517. config UACCESS_WITH_MEMCPY
  1518. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1519. depends on MMU && EXPERIMENTAL
  1520. default y if CPU_FEROCEON
  1521. help
  1522. Implement faster copy_to_user and clear_user methods for CPU
  1523. cores where a 8-word STM instruction give significantly higher
  1524. memory write throughput than a sequence of individual 32bit stores.
  1525. A possible side effect is a slight increase in scheduling latency
  1526. between threads sharing the same address space if they invoke
  1527. such copy operations with large buffers.
  1528. However, if the CPU data cache is using a write-allocate mode,
  1529. this option is unlikely to provide any performance gain.
  1530. config SECCOMP
  1531. bool
  1532. prompt "Enable seccomp to safely compute untrusted bytecode"
  1533. ---help---
  1534. This kernel feature is useful for number crunching applications
  1535. that may need to compute untrusted bytecode during their
  1536. execution. By using pipes or other transports made available to
  1537. the process as file descriptors supporting the read/write
  1538. syscalls, it's possible to isolate those applications in
  1539. their own address space using seccomp. Once seccomp is
  1540. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1541. and the task is only allowed to execute a few safe syscalls
  1542. defined by each seccomp mode.
  1543. config CC_STACKPROTECTOR
  1544. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1545. depends on EXPERIMENTAL
  1546. help
  1547. This option turns on the -fstack-protector GCC feature. This
  1548. feature puts, at the beginning of functions, a canary value on
  1549. the stack just before the return address, and validates
  1550. the value just before actually returning. Stack based buffer
  1551. overflows (that need to overwrite this return address) now also
  1552. overwrite the canary, which gets detected and the attack is then
  1553. neutralized via a kernel panic.
  1554. This feature requires gcc version 4.2 or above.
  1555. config DEPRECATED_PARAM_STRUCT
  1556. bool "Provide old way to pass kernel parameters"
  1557. help
  1558. This was deprecated in 2001 and announced to live on for 5 years.
  1559. Some old boot loaders still use this way.
  1560. endmenu
  1561. menu "Boot options"
  1562. config USE_OF
  1563. bool "Flattened Device Tree support"
  1564. select OF
  1565. select OF_EARLY_FLATTREE
  1566. select IRQ_DOMAIN
  1567. help
  1568. Include support for flattened device tree machine descriptions.
  1569. # Compressed boot loader in ROM. Yes, we really want to ask about
  1570. # TEXT and BSS so we preserve their values in the config files.
  1571. config ZBOOT_ROM_TEXT
  1572. hex "Compressed ROM boot loader base address"
  1573. default "0"
  1574. help
  1575. The physical address at which the ROM-able zImage is to be
  1576. placed in the target. Platforms which normally make use of
  1577. ROM-able zImage formats normally set this to a suitable
  1578. value in their defconfig file.
  1579. If ZBOOT_ROM is not enabled, this has no effect.
  1580. config ZBOOT_ROM_BSS
  1581. hex "Compressed ROM boot loader BSS address"
  1582. default "0"
  1583. help
  1584. The base address of an area of read/write memory in the target
  1585. for the ROM-able zImage which must be available while the
  1586. decompressor is running. It must be large enough to hold the
  1587. entire decompressed kernel plus an additional 128 KiB.
  1588. Platforms which normally make use of ROM-able zImage formats
  1589. normally set this to a suitable value in their defconfig file.
  1590. If ZBOOT_ROM is not enabled, this has no effect.
  1591. config ZBOOT_ROM
  1592. bool "Compressed boot loader in ROM/flash"
  1593. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1594. help
  1595. Say Y here if you intend to execute your compressed kernel image
  1596. (zImage) directly from ROM or flash. If unsure, say N.
  1597. choice
  1598. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1599. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1600. default ZBOOT_ROM_NONE
  1601. help
  1602. Include experimental SD/MMC loading code in the ROM-able zImage.
  1603. With this enabled it is possible to write the the ROM-able zImage
  1604. kernel image to an MMC or SD card and boot the kernel straight
  1605. from the reset vector. At reset the processor Mask ROM will load
  1606. the first part of the the ROM-able zImage which in turn loads the
  1607. rest the kernel image to RAM.
  1608. config ZBOOT_ROM_NONE
  1609. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1610. help
  1611. Do not load image from SD or MMC
  1612. config ZBOOT_ROM_MMCIF
  1613. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1614. help
  1615. Load image from MMCIF hardware block.
  1616. config ZBOOT_ROM_SH_MOBILE_SDHI
  1617. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1618. help
  1619. Load image from SDHI hardware block
  1620. endchoice
  1621. config ARM_APPENDED_DTB
  1622. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1623. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1624. help
  1625. With this option, the boot code will look for a device tree binary
  1626. (DTB) appended to zImage
  1627. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1628. This is meant as a backward compatibility convenience for those
  1629. systems with a bootloader that can't be upgraded to accommodate
  1630. the documented boot protocol using a device tree.
  1631. Beware that there is very little in terms of protection against
  1632. this option being confused by leftover garbage in memory that might
  1633. look like a DTB header after a reboot if no actual DTB is appended
  1634. to zImage. Do not leave this option active in a production kernel
  1635. if you don't intend to always append a DTB. Proper passing of the
  1636. location into r2 of a bootloader provided DTB is always preferable
  1637. to this option.
  1638. config ARM_ATAG_DTB_COMPAT
  1639. bool "Supplement the appended DTB with traditional ATAG information"
  1640. depends on ARM_APPENDED_DTB
  1641. help
  1642. Some old bootloaders can't be updated to a DTB capable one, yet
  1643. they provide ATAGs with memory configuration, the ramdisk address,
  1644. the kernel cmdline string, etc. Such information is dynamically
  1645. provided by the bootloader and can't always be stored in a static
  1646. DTB. To allow a device tree enabled kernel to be used with such
  1647. bootloaders, this option allows zImage to extract the information
  1648. from the ATAG list and store it at run time into the appended DTB.
  1649. config CMDLINE
  1650. string "Default kernel command string"
  1651. default ""
  1652. help
  1653. On some architectures (EBSA110 and CATS), there is currently no way
  1654. for the boot loader to pass arguments to the kernel. For these
  1655. architectures, you should supply some command-line options at build
  1656. time by entering them here. As a minimum, you should specify the
  1657. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1658. choice
  1659. prompt "Kernel command line type" if CMDLINE != ""
  1660. default CMDLINE_FROM_BOOTLOADER
  1661. config CMDLINE_FROM_BOOTLOADER
  1662. bool "Use bootloader kernel arguments if available"
  1663. help
  1664. Uses the command-line options passed by the boot loader. If
  1665. the boot loader doesn't provide any, the default kernel command
  1666. string provided in CMDLINE will be used.
  1667. config CMDLINE_EXTEND
  1668. bool "Extend bootloader kernel arguments"
  1669. help
  1670. The command-line arguments provided by the boot loader will be
  1671. appended to the default kernel command string.
  1672. config CMDLINE_FORCE
  1673. bool "Always use the default kernel command string"
  1674. help
  1675. Always use the default kernel command string, even if the boot
  1676. loader passes other arguments to the kernel.
  1677. This is useful if you cannot or don't want to change the
  1678. command-line options your boot loader passes to the kernel.
  1679. endchoice
  1680. config XIP_KERNEL
  1681. bool "Kernel Execute-In-Place from ROM"
  1682. depends on !ZBOOT_ROM
  1683. help
  1684. Execute-In-Place allows the kernel to run from non-volatile storage
  1685. directly addressable by the CPU, such as NOR flash. This saves RAM
  1686. space since the text section of the kernel is not loaded from flash
  1687. to RAM. Read-write sections, such as the data section and stack,
  1688. are still copied to RAM. The XIP kernel is not compressed since
  1689. it has to run directly from flash, so it will take more space to
  1690. store it. The flash address used to link the kernel object files,
  1691. and for storing it, is configuration dependent. Therefore, if you
  1692. say Y here, you must know the proper physical address where to
  1693. store the kernel image depending on your own flash memory usage.
  1694. Also note that the make target becomes "make xipImage" rather than
  1695. "make zImage" or "make Image". The final kernel binary to put in
  1696. ROM memory will be arch/arm/boot/xipImage.
  1697. If unsure, say N.
  1698. config XIP_PHYS_ADDR
  1699. hex "XIP Kernel Physical Location"
  1700. depends on XIP_KERNEL
  1701. default "0x00080000"
  1702. help
  1703. This is the physical address in your flash memory the kernel will
  1704. be linked for and stored to. This address is dependent on your
  1705. own flash usage.
  1706. config KEXEC
  1707. bool "Kexec system call (EXPERIMENTAL)"
  1708. depends on EXPERIMENTAL
  1709. help
  1710. kexec is a system call that implements the ability to shutdown your
  1711. current kernel, and to start another kernel. It is like a reboot
  1712. but it is independent of the system firmware. And like a reboot
  1713. you can start any kernel with it, not just Linux.
  1714. It is an ongoing process to be certain the hardware in a machine
  1715. is properly shutdown, so do not be surprised if this code does not
  1716. initially work for you. It may help to enable device hotplugging
  1717. support.
  1718. config ATAGS_PROC
  1719. bool "Export atags in procfs"
  1720. depends on KEXEC
  1721. default y
  1722. help
  1723. Should the atags used to boot the kernel be exported in an "atags"
  1724. file in procfs. Useful with kexec.
  1725. config CRASH_DUMP
  1726. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1727. depends on EXPERIMENTAL
  1728. help
  1729. Generate crash dump after being started by kexec. This should
  1730. be normally only set in special crash dump kernels which are
  1731. loaded in the main kernel with kexec-tools into a specially
  1732. reserved region and then later executed after a crash by
  1733. kdump/kexec. The crash dump kernel must be compiled to a
  1734. memory address not used by the main kernel
  1735. For more details see Documentation/kdump/kdump.txt
  1736. config AUTO_ZRELADDR
  1737. bool "Auto calculation of the decompressed kernel image address"
  1738. depends on !ZBOOT_ROM && !ARCH_U300
  1739. help
  1740. ZRELADDR is the physical address where the decompressed kernel
  1741. image will be placed. If AUTO_ZRELADDR is selected, the address
  1742. will be determined at run-time by masking the current IP with
  1743. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1744. from start of memory.
  1745. endmenu
  1746. menu "CPU Power Management"
  1747. if ARCH_HAS_CPUFREQ
  1748. source "drivers/cpufreq/Kconfig"
  1749. config CPU_FREQ_IMX
  1750. tristate "CPUfreq driver for i.MX CPUs"
  1751. depends on ARCH_MXC && CPU_FREQ
  1752. help
  1753. This enables the CPUfreq driver for i.MX CPUs.
  1754. config CPU_FREQ_SA1100
  1755. bool
  1756. config CPU_FREQ_SA1110
  1757. bool
  1758. config CPU_FREQ_INTEGRATOR
  1759. tristate "CPUfreq driver for ARM Integrator CPUs"
  1760. depends on ARCH_INTEGRATOR && CPU_FREQ
  1761. default y
  1762. help
  1763. This enables the CPUfreq driver for ARM Integrator CPUs.
  1764. For details, take a look at <file:Documentation/cpu-freq>.
  1765. If in doubt, say Y.
  1766. config CPU_FREQ_PXA
  1767. bool
  1768. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1769. default y
  1770. select CPU_FREQ_TABLE
  1771. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1772. config CPU_FREQ_S3C
  1773. bool
  1774. help
  1775. Internal configuration node for common cpufreq on Samsung SoC
  1776. config CPU_FREQ_S3C24XX
  1777. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1778. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1779. select CPU_FREQ_S3C
  1780. help
  1781. This enables the CPUfreq driver for the Samsung S3C24XX family
  1782. of CPUs.
  1783. For details, take a look at <file:Documentation/cpu-freq>.
  1784. If in doubt, say N.
  1785. config CPU_FREQ_S3C24XX_PLL
  1786. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1787. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1788. help
  1789. Compile in support for changing the PLL frequency from the
  1790. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1791. after a frequency change, so by default it is not enabled.
  1792. This also means that the PLL tables for the selected CPU(s) will
  1793. be built which may increase the size of the kernel image.
  1794. config CPU_FREQ_S3C24XX_DEBUG
  1795. bool "Debug CPUfreq Samsung driver core"
  1796. depends on CPU_FREQ_S3C24XX
  1797. help
  1798. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1799. config CPU_FREQ_S3C24XX_IODEBUG
  1800. bool "Debug CPUfreq Samsung driver IO timing"
  1801. depends on CPU_FREQ_S3C24XX
  1802. help
  1803. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1804. config CPU_FREQ_S3C24XX_DEBUGFS
  1805. bool "Export debugfs for CPUFreq"
  1806. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1807. help
  1808. Export status information via debugfs.
  1809. endif
  1810. source "drivers/cpuidle/Kconfig"
  1811. endmenu
  1812. menu "Floating point emulation"
  1813. comment "At least one emulation must be selected"
  1814. config FPE_NWFPE
  1815. bool "NWFPE math emulation"
  1816. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1817. ---help---
  1818. Say Y to include the NWFPE floating point emulator in the kernel.
  1819. This is necessary to run most binaries. Linux does not currently
  1820. support floating point hardware so you need to say Y here even if
  1821. your machine has an FPA or floating point co-processor podule.
  1822. You may say N here if you are going to load the Acorn FPEmulator
  1823. early in the bootup.
  1824. config FPE_NWFPE_XP
  1825. bool "Support extended precision"
  1826. depends on FPE_NWFPE
  1827. help
  1828. Say Y to include 80-bit support in the kernel floating-point
  1829. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1830. Note that gcc does not generate 80-bit operations by default,
  1831. so in most cases this option only enlarges the size of the
  1832. floating point emulator without any good reason.
  1833. You almost surely want to say N here.
  1834. config FPE_FASTFPE
  1835. bool "FastFPE math emulation (EXPERIMENTAL)"
  1836. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1837. ---help---
  1838. Say Y here to include the FAST floating point emulator in the kernel.
  1839. This is an experimental much faster emulator which now also has full
  1840. precision for the mantissa. It does not support any exceptions.
  1841. It is very simple, and approximately 3-6 times faster than NWFPE.
  1842. It should be sufficient for most programs. It may be not suitable
  1843. for scientific calculations, but you have to check this for yourself.
  1844. If you do not feel you need a faster FP emulation you should better
  1845. choose NWFPE.
  1846. config VFP
  1847. bool "VFP-format floating point maths"
  1848. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1849. help
  1850. Say Y to include VFP support code in the kernel. This is needed
  1851. if your hardware includes a VFP unit.
  1852. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1853. release notes and additional status information.
  1854. Say N if your target does not have VFP hardware.
  1855. config VFPv3
  1856. bool
  1857. depends on VFP
  1858. default y if CPU_V7
  1859. config NEON
  1860. bool "Advanced SIMD (NEON) Extension support"
  1861. depends on VFPv3 && CPU_V7
  1862. help
  1863. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1864. Extension.
  1865. endmenu
  1866. menu "Userspace binary formats"
  1867. source "fs/Kconfig.binfmt"
  1868. config ARTHUR
  1869. tristate "RISC OS personality"
  1870. depends on !AEABI
  1871. help
  1872. Say Y here to include the kernel code necessary if you want to run
  1873. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1874. experimental; if this sounds frightening, say N and sleep in peace.
  1875. You can also say M here to compile this support as a module (which
  1876. will be called arthur).
  1877. endmenu
  1878. menu "Power management options"
  1879. source "kernel/power/Kconfig"
  1880. config ARCH_SUSPEND_POSSIBLE
  1881. depends on !ARCH_S5PC100
  1882. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1883. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1884. def_bool y
  1885. config ARM_CPU_SUSPEND
  1886. def_bool PM_SLEEP
  1887. endmenu
  1888. source "net/Kconfig"
  1889. source "drivers/Kconfig"
  1890. source "fs/Kconfig"
  1891. source "arch/arm/Kconfig.debug"
  1892. source "security/Kconfig"
  1893. source "crypto/Kconfig"
  1894. source "lib/Kconfig"