max98090.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391
  1. /*
  2. * max98090.c -- MAX98090 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011-2012 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/i2c.h>
  12. #include <linux/module.h>
  13. #include <linux/pm.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/regmap.h>
  16. #include <linux/slab.h>
  17. #include <sound/jack.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc.h>
  21. #include <sound/tlv.h>
  22. #include <sound/max98090.h>
  23. #include "max98090.h"
  24. #define DEBUG
  25. #define EXTMIC_METHOD
  26. #define EXTMIC_METHOD_TEST
  27. /* Allows for sparsely populated register maps */
  28. static struct reg_default max98090_reg[] = {
  29. { 0x00, 0x00 }, /* 00 Software Reset */
  30. { 0x03, 0x04 }, /* 03 Interrupt Masks */
  31. { 0x04, 0x00 }, /* 04 System Clock Quick */
  32. { 0x05, 0x00 }, /* 05 Sample Rate Quick */
  33. { 0x06, 0x00 }, /* 06 DAI Interface Quick */
  34. { 0x07, 0x00 }, /* 07 DAC Path Quick */
  35. { 0x08, 0x00 }, /* 08 Mic/Direct to ADC Quick */
  36. { 0x09, 0x00 }, /* 09 Line to ADC Quick */
  37. { 0x0A, 0x00 }, /* 0A Analog Mic Loop Quick */
  38. { 0x0B, 0x00 }, /* 0B Analog Line Loop Quick */
  39. { 0x0C, 0x00 }, /* 0C Reserved */
  40. { 0x0D, 0x00 }, /* 0D Input Config */
  41. { 0x0E, 0x1B }, /* 0E Line Input Level */
  42. { 0x0F, 0x00 }, /* 0F Line Config */
  43. { 0x10, 0x14 }, /* 10 Mic1 Input Level */
  44. { 0x11, 0x14 }, /* 11 Mic2 Input Level */
  45. { 0x12, 0x00 }, /* 12 Mic Bias Voltage */
  46. { 0x13, 0x00 }, /* 13 Digital Mic Config */
  47. { 0x14, 0x00 }, /* 14 Digital Mic Mode */
  48. { 0x15, 0x00 }, /* 15 Left ADC Mixer */
  49. { 0x16, 0x00 }, /* 16 Right ADC Mixer */
  50. { 0x17, 0x03 }, /* 17 Left ADC Level */
  51. { 0x18, 0x03 }, /* 18 Right ADC Level */
  52. { 0x19, 0x00 }, /* 19 ADC Biquad Level */
  53. { 0x1A, 0x00 }, /* 1A ADC Sidetone */
  54. { 0x1B, 0x00 }, /* 1B System Clock */
  55. { 0x1C, 0x00 }, /* 1C Clock Mode */
  56. { 0x1D, 0x00 }, /* 1D Any Clock 1 */
  57. { 0x1E, 0x00 }, /* 1E Any Clock 2 */
  58. { 0x1F, 0x00 }, /* 1F Any Clock 3 */
  59. { 0x20, 0x00 }, /* 20 Any Clock 4 */
  60. { 0x21, 0x00 }, /* 21 Master Mode */
  61. { 0x22, 0x00 }, /* 22 Interface Format */
  62. { 0x23, 0x00 }, /* 23 TDM Format 1*/
  63. { 0x24, 0x00 }, /* 24 TDM Format 2*/
  64. { 0x25, 0x00 }, /* 25 I/O Configuration */
  65. { 0x26, 0x80 }, /* 26 Filter Config */
  66. { 0x27, 0x00 }, /* 27 DAI Playback Level */
  67. { 0x28, 0x00 }, /* 28 EQ Playback Level */
  68. { 0x29, 0x00 }, /* 29 Left HP Mixer */
  69. { 0x2A, 0x00 }, /* 2A Right HP Mixer */
  70. { 0x2B, 0x00 }, /* 2B HP Control */
  71. { 0x2C, 0x1A }, /* 2C Left HP Volume */
  72. { 0x2D, 0x1A }, /* 2D Right HP Volume */
  73. { 0x2E, 0x00 }, /* 2E Left Spk Mixer */
  74. { 0x2F, 0x00 }, /* 2F Right Spk Mixer */
  75. { 0x30, 0x00 }, /* 30 Spk Control */
  76. { 0x31, 0x2C }, /* 31 Left Spk Volume */
  77. { 0x32, 0x2C }, /* 32 Right Spk Volume */
  78. { 0x33, 0x00 }, /* 33 ALC Timing */
  79. { 0x34, 0x00 }, /* 34 ALC Compressor */
  80. { 0x35, 0x00 }, /* 35 ALC Expander */
  81. { 0x36, 0x00 }, /* 36 ALC Gain */
  82. { 0x37, 0x00 }, /* 37 Rcv/Line OutL Mixer */
  83. { 0x38, 0x00 }, /* 38 Rcv/Line OutL Control */
  84. { 0x39, 0x15 }, /* 39 Rcv/Line OutL Volume */
  85. { 0x3A, 0x00 }, /* 3A Line OutR Mixer */
  86. { 0x3B, 0x00 }, /* 3B Line OutR Control */
  87. { 0x3C, 0x15 }, /* 3C Line OutR Volume */
  88. { 0x3D, 0x00 }, /* 3D Jack Detect */
  89. { 0x3E, 0x00 }, /* 3E Input Enable */
  90. { 0x3F, 0x00 }, /* 3F Output Enable */
  91. { 0x40, 0x00 }, /* 40 Level Control */
  92. { 0x41, 0x00 }, /* 41 DSP Filter Enable */
  93. { 0x42, 0x00 }, /* 42 Bias Control */
  94. { 0x43, 0x00 }, /* 43 DAC Control */
  95. { 0x44, 0x06 }, /* 44 ADC Control */
  96. { 0x45, 0x00 }, /* 45 Device Shutdown */
  97. { 0x46, 0x00 }, /* 46 Equalizer Band 1 Coefficient B0 */
  98. { 0x47, 0x00 }, /* 47 Equalizer Band 1 Coefficient B0 */
  99. { 0x48, 0x00 }, /* 48 Equalizer Band 1 Coefficient B0 */
  100. { 0x49, 0x00 }, /* 49 Equalizer Band 1 Coefficient B1 */
  101. { 0x4A, 0x00 }, /* 4A Equalizer Band 1 Coefficient B1 */
  102. { 0x4B, 0x00 }, /* 4B Equalizer Band 1 Coefficient B1 */
  103. { 0x4C, 0x00 }, /* 4C Equalizer Band 1 Coefficient B2 */
  104. { 0x4D, 0x00 }, /* 4D Equalizer Band 1 Coefficient B2 */
  105. { 0x4E, 0x00 }, /* 4E Equalizer Band 1 Coefficient B2 */
  106. { 0x4F, 0x00 }, /* 4F Equalizer Band 1 Coefficient A1 */
  107. { 0x50, 0x00 }, /* 50 Equalizer Band 1 Coefficient A1 */
  108. { 0x51, 0x00 }, /* 51 Equalizer Band 1 Coefficient A1 */
  109. { 0x52, 0x00 }, /* 52 Equalizer Band 1 Coefficient A2 */
  110. { 0x53, 0x00 }, /* 53 Equalizer Band 1 Coefficient A2 */
  111. { 0x54, 0x00 }, /* 54 Equalizer Band 1 Coefficient A2 */
  112. { 0x55, 0x00 }, /* 55 Equalizer Band 2 Coefficient B0 */
  113. { 0x56, 0x00 }, /* 56 Equalizer Band 2 Coefficient B0 */
  114. { 0x57, 0x00 }, /* 57 Equalizer Band 2 Coefficient B0 */
  115. { 0x58, 0x00 }, /* 58 Equalizer Band 2 Coefficient B1 */
  116. { 0x59, 0x00 }, /* 59 Equalizer Band 2 Coefficient B1 */
  117. { 0x5A, 0x00 }, /* 5A Equalizer Band 2 Coefficient B1 */
  118. { 0x5B, 0x00 }, /* 5B Equalizer Band 2 Coefficient B2 */
  119. { 0x5C, 0x00 }, /* 5C Equalizer Band 2 Coefficient B2 */
  120. { 0x5D, 0x00 }, /* 5D Equalizer Band 2 Coefficient B2 */
  121. { 0x5E, 0x00 }, /* 5E Equalizer Band 2 Coefficient A1 */
  122. { 0x5F, 0x00 }, /* 5F Equalizer Band 2 Coefficient A1 */
  123. { 0x60, 0x00 }, /* 60 Equalizer Band 2 Coefficient A1 */
  124. { 0x61, 0x00 }, /* 61 Equalizer Band 2 Coefficient A2 */
  125. { 0x62, 0x00 }, /* 62 Equalizer Band 2 Coefficient A2 */
  126. { 0x63, 0x00 }, /* 63 Equalizer Band 2 Coefficient A2 */
  127. { 0x64, 0x00 }, /* 64 Equalizer Band 3 Coefficient B0 */
  128. { 0x65, 0x00 }, /* 65 Equalizer Band 3 Coefficient B0 */
  129. { 0x66, 0x00 }, /* 66 Equalizer Band 3 Coefficient B0 */
  130. { 0x67, 0x00 }, /* 67 Equalizer Band 3 Coefficient B1 */
  131. { 0x68, 0x00 }, /* 68 Equalizer Band 3 Coefficient B1 */
  132. { 0x69, 0x00 }, /* 69 Equalizer Band 3 Coefficient B1 */
  133. { 0x6A, 0x00 }, /* 6A Equalizer Band 3 Coefficient B2 */
  134. { 0x6B, 0x00 }, /* 6B Equalizer Band 3 Coefficient B2 */
  135. { 0x6C, 0x00 }, /* 6C Equalizer Band 3 Coefficient B2 */
  136. { 0x6D, 0x00 }, /* 6D Equalizer Band 3 Coefficient A1 */
  137. { 0x6E, 0x00 }, /* 6E Equalizer Band 3 Coefficient A1 */
  138. { 0x6F, 0x00 }, /* 6F Equalizer Band 3 Coefficient A1 */
  139. { 0x70, 0x00 }, /* 70 Equalizer Band 3 Coefficient A2 */
  140. { 0x71, 0x00 }, /* 71 Equalizer Band 3 Coefficient A2 */
  141. { 0x72, 0x00 }, /* 72 Equalizer Band 3 Coefficient A2 */
  142. { 0x73, 0x00 }, /* 73 Equalizer Band 4 Coefficient B0 */
  143. { 0x74, 0x00 }, /* 74 Equalizer Band 4 Coefficient B0 */
  144. { 0x75, 0x00 }, /* 75 Equalizer Band 4 Coefficient B0 */
  145. { 0x76, 0x00 }, /* 76 Equalizer Band 4 Coefficient B1 */
  146. { 0x77, 0x00 }, /* 77 Equalizer Band 4 Coefficient B1 */
  147. { 0x78, 0x00 }, /* 78 Equalizer Band 4 Coefficient B1 */
  148. { 0x79, 0x00 }, /* 79 Equalizer Band 4 Coefficient B2 */
  149. { 0x7A, 0x00 }, /* 7A Equalizer Band 4 Coefficient B2 */
  150. { 0x7B, 0x00 }, /* 7B Equalizer Band 4 Coefficient B2 */
  151. { 0x7C, 0x00 }, /* 7C Equalizer Band 4 Coefficient A1 */
  152. { 0x7D, 0x00 }, /* 7D Equalizer Band 4 Coefficient A1 */
  153. { 0x7E, 0x00 }, /* 7E Equalizer Band 4 Coefficient A1 */
  154. { 0x7F, 0x00 }, /* 7F Equalizer Band 4 Coefficient A2 */
  155. { 0x80, 0x00 }, /* 80 Equalizer Band 4 Coefficient A2 */
  156. { 0x81, 0x00 }, /* 81 Equalizer Band 4 Coefficient A2 */
  157. { 0x82, 0x00 }, /* 82 Equalizer Band 5 Coefficient B0 */
  158. { 0x83, 0x00 }, /* 83 Equalizer Band 5 Coefficient B0 */
  159. { 0x84, 0x00 }, /* 84 Equalizer Band 5 Coefficient B0 */
  160. { 0x85, 0x00 }, /* 85 Equalizer Band 5 Coefficient B1 */
  161. { 0x86, 0x00 }, /* 86 Equalizer Band 5 Coefficient B1 */
  162. { 0x87, 0x00 }, /* 87 Equalizer Band 5 Coefficient B1 */
  163. { 0x88, 0x00 }, /* 88 Equalizer Band 5 Coefficient B2 */
  164. { 0x89, 0x00 }, /* 89 Equalizer Band 5 Coefficient B2 */
  165. { 0x8A, 0x00 }, /* 8A Equalizer Band 5 Coefficient B2 */
  166. { 0x8B, 0x00 }, /* 8B Equalizer Band 5 Coefficient A1 */
  167. { 0x8C, 0x00 }, /* 8C Equalizer Band 5 Coefficient A1 */
  168. { 0x8D, 0x00 }, /* 8D Equalizer Band 5 Coefficient A1 */
  169. { 0x8E, 0x00 }, /* 8E Equalizer Band 5 Coefficient A2 */
  170. { 0x8F, 0x00 }, /* 8F Equalizer Band 5 Coefficient A2 */
  171. { 0x90, 0x00 }, /* 90 Equalizer Band 5 Coefficient A2 */
  172. { 0x91, 0x00 }, /* 91 Equalizer Band 6 Coefficient B0 */
  173. { 0x92, 0x00 }, /* 92 Equalizer Band 6 Coefficient B0 */
  174. { 0x93, 0x00 }, /* 93 Equalizer Band 6 Coefficient B0 */
  175. { 0x94, 0x00 }, /* 94 Equalizer Band 6 Coefficient B1 */
  176. { 0x95, 0x00 }, /* 95 Equalizer Band 6 Coefficient B1 */
  177. { 0x96, 0x00 }, /* 96 Equalizer Band 6 Coefficient B1 */
  178. { 0x97, 0x00 }, /* 97 Equalizer Band 6 Coefficient B2 */
  179. { 0x98, 0x00 }, /* 98 Equalizer Band 6 Coefficient B2 */
  180. { 0x99, 0x00 }, /* 99 Equalizer Band 6 Coefficient B2 */
  181. { 0x9A, 0x00 }, /* 9A Equalizer Band 6 Coefficient A1 */
  182. { 0x9B, 0x00 }, /* 9B Equalizer Band 6 Coefficient A1 */
  183. { 0x9C, 0x00 }, /* 9C Equalizer Band 6 Coefficient A1 */
  184. { 0x9D, 0x00 }, /* 9D Equalizer Band 6 Coefficient A2 */
  185. { 0x9E, 0x00 }, /* 9E Equalizer Band 6 Coefficient A2 */
  186. { 0x9F, 0x00 }, /* 9F Equalizer Band 6 Coefficient A2 */
  187. { 0xA0, 0x00 }, /* A0 Equalizer Band 7 Coefficient B0 */
  188. { 0xA1, 0x00 }, /* A1 Equalizer Band 7 Coefficient B0 */
  189. { 0xA2, 0x00 }, /* A2 Equalizer Band 7 Coefficient B0 */
  190. { 0xA3, 0x00 }, /* A3 Equalizer Band 7 Coefficient B1 */
  191. { 0xA4, 0x00 }, /* A4 Equalizer Band 7 Coefficient B1 */
  192. { 0xA5, 0x00 }, /* A5 Equalizer Band 7 Coefficient B1 */
  193. { 0xA6, 0x00 }, /* A6 Equalizer Band 7 Coefficient B2 */
  194. { 0xA7, 0x00 }, /* A7 Equalizer Band 7 Coefficient B2 */
  195. { 0xA8, 0x00 }, /* A8 Equalizer Band 7 Coefficient B2 */
  196. { 0xA9, 0x00 }, /* A9 Equalizer Band 7 Coefficient A1 */
  197. { 0xAA, 0x00 }, /* AA Equalizer Band 7 Coefficient A1 */
  198. { 0xAB, 0x00 }, /* AB Equalizer Band 7 Coefficient A1 */
  199. { 0xAC, 0x00 }, /* AC Equalizer Band 7 Coefficient A2 */
  200. { 0xAD, 0x00 }, /* AD Equalizer Band 7 Coefficient A2 */
  201. { 0xAE, 0x00 }, /* AE Equalizer Band 7 Coefficient A2 */
  202. { 0xAF, 0x00 }, /* AF ADC Biquad Coefficient B0 */
  203. { 0xB0, 0x00 }, /* B0 ADC Biquad Coefficient B0 */
  204. { 0xB1, 0x00 }, /* B1 ADC Biquad Coefficient B0 */
  205. { 0xB2, 0x00 }, /* B2 ADC Biquad Coefficient B1 */
  206. { 0xB3, 0x00 }, /* B3 ADC Biquad Coefficient B1 */
  207. { 0xB4, 0x00 }, /* B4 ADC Biquad Coefficient B1 */
  208. { 0xB5, 0x00 }, /* B5 ADC Biquad Coefficient B2 */
  209. { 0xB6, 0x00 }, /* B6 ADC Biquad Coefficient B2 */
  210. { 0xB7, 0x00 }, /* B7 ADC Biquad Coefficient B2 */
  211. { 0xB8, 0x00 }, /* B8 ADC Biquad Coefficient A1 */
  212. { 0xB9, 0x00 }, /* B9 ADC Biquad Coefficient A1 */
  213. { 0xBA, 0x00 }, /* BA ADC Biquad Coefficient A1 */
  214. { 0xBB, 0x00 }, /* BB ADC Biquad Coefficient A2 */
  215. { 0xBC, 0x00 }, /* BC ADC Biquad Coefficient A2 */
  216. { 0xBD, 0x00 }, /* BD ADC Biquad Coefficient A2 */
  217. { 0xBE, 0x00 }, /* BE Digital Mic 3 Volume */
  218. { 0xBF, 0x00 }, /* BF Digital Mic 4 Volume */
  219. { 0xC0, 0x00 }, /* C0 Digital Mic 34 Biquad Pre Atten */
  220. { 0xC1, 0x00 }, /* C1 Record TDM Slot */
  221. { 0xC2, 0x00 }, /* C2 Sample Rate */
  222. { 0xC3, 0x00 }, /* C3 Digital Mic 34 Biquad Coefficient C3 */
  223. { 0xC4, 0x00 }, /* C4 Digital Mic 34 Biquad Coefficient C4 */
  224. { 0xC5, 0x00 }, /* C5 Digital Mic 34 Biquad Coefficient C5 */
  225. { 0xC6, 0x00 }, /* C6 Digital Mic 34 Biquad Coefficient C6 */
  226. { 0xC7, 0x00 }, /* C7 Digital Mic 34 Biquad Coefficient C7 */
  227. { 0xC8, 0x00 }, /* C8 Digital Mic 34 Biquad Coefficient C8 */
  228. { 0xC9, 0x00 }, /* C9 Digital Mic 34 Biquad Coefficient C9 */
  229. { 0xCA, 0x00 }, /* CA Digital Mic 34 Biquad Coefficient CA */
  230. { 0xCB, 0x00 }, /* CB Digital Mic 34 Biquad Coefficient CB */
  231. { 0xCC, 0x00 }, /* CC Digital Mic 34 Biquad Coefficient CC */
  232. { 0xCD, 0x00 }, /* CD Digital Mic 34 Biquad Coefficient CD */
  233. { 0xCE, 0x00 }, /* CE Digital Mic 34 Biquad Coefficient CE */
  234. { 0xCF, 0x00 }, /* CF Digital Mic 34 Biquad Coefficient CF */
  235. { 0xD0, 0x00 }, /* D0 Digital Mic 34 Biquad Coefficient D0 */
  236. { 0xD1, 0x00 }, /* D1 Digital Mic 34 Biquad Coefficient D1 */
  237. };
  238. static bool max98090_volatile_register(struct device *dev, unsigned int reg)
  239. {
  240. switch (reg) {
  241. case M98090_REG_DEVICE_STATUS:
  242. case M98090_REG_JACK_STATUS:
  243. case M98090_REG_REVISION_ID:
  244. return true;
  245. default:
  246. return false;
  247. }
  248. }
  249. static bool max98090_readable_register(struct device *dev, unsigned int reg)
  250. {
  251. switch (reg) {
  252. case M98090_REG_DEVICE_STATUS:
  253. case M98090_REG_JACK_STATUS:
  254. case M98090_REG_INTERRUPT_S:
  255. case M98090_REG_RESERVED:
  256. case M98090_REG_LINE_INPUT_CONFIG:
  257. case M98090_REG_LINE_INPUT_LEVEL:
  258. case M98090_REG_INPUT_MODE:
  259. case M98090_REG_MIC1_INPUT_LEVEL:
  260. case M98090_REG_MIC2_INPUT_LEVEL:
  261. case M98090_REG_MIC_BIAS_VOLTAGE:
  262. case M98090_REG_DIGITAL_MIC_ENABLE:
  263. case M98090_REG_DIGITAL_MIC_CONFIG:
  264. case M98090_REG_LEFT_ADC_MIXER:
  265. case M98090_REG_RIGHT_ADC_MIXER:
  266. case M98090_REG_LEFT_ADC_LEVEL:
  267. case M98090_REG_RIGHT_ADC_LEVEL:
  268. case M98090_REG_ADC_BIQUAD_LEVEL:
  269. case M98090_REG_ADC_SIDETONE:
  270. case M98090_REG_SYSTEM_CLOCK:
  271. case M98090_REG_CLOCK_MODE:
  272. case M98090_REG_CLOCK_RATIO_NI_MSB:
  273. case M98090_REG_CLOCK_RATIO_NI_LSB:
  274. case M98090_REG_CLOCK_RATIO_MI_MSB:
  275. case M98090_REG_CLOCK_RATIO_MI_LSB:
  276. case M98090_REG_MASTER_MODE:
  277. case M98090_REG_INTERFACE_FORMAT:
  278. case M98090_REG_TDM_CONTROL:
  279. case M98090_REG_TDM_FORMAT:
  280. case M98090_REG_IO_CONFIGURATION:
  281. case M98090_REG_FILTER_CONFIG:
  282. case M98090_REG_DAI_PLAYBACK_LEVEL:
  283. case M98090_REG_DAI_PLAYBACK_LEVEL_EQ:
  284. case M98090_REG_LEFT_HP_MIXER:
  285. case M98090_REG_RIGHT_HP_MIXER:
  286. case M98090_REG_HP_CONTROL:
  287. case M98090_REG_LEFT_HP_VOLUME:
  288. case M98090_REG_RIGHT_HP_VOLUME:
  289. case M98090_REG_LEFT_SPK_MIXER:
  290. case M98090_REG_RIGHT_SPK_MIXER:
  291. case M98090_REG_SPK_CONTROL:
  292. case M98090_REG_LEFT_SPK_VOLUME:
  293. case M98090_REG_RIGHT_SPK_VOLUME:
  294. case M98090_REG_DRC_TIMING:
  295. case M98090_REG_DRC_COMPRESSOR:
  296. case M98090_REG_DRC_EXPANDER:
  297. case M98090_REG_DRC_GAIN:
  298. case M98090_REG_RCV_LOUTL_MIXER:
  299. case M98090_REG_RCV_LOUTL_CONTROL:
  300. case M98090_REG_RCV_LOUTL_VOLUME:
  301. case M98090_REG_LOUTR_MIXER:
  302. case M98090_REG_LOUTR_CONTROL:
  303. case M98090_REG_LOUTR_VOLUME:
  304. case M98090_REG_JACK_DETECT:
  305. case M98090_REG_INPUT_ENABLE:
  306. case M98090_REG_OUTPUT_ENABLE:
  307. case M98090_REG_LEVEL_CONTROL:
  308. case M98090_REG_DSP_FILTER_ENABLE:
  309. case M98090_REG_BIAS_CONTROL:
  310. case M98090_REG_DAC_CONTROL:
  311. case M98090_REG_ADC_CONTROL:
  312. case M98090_REG_DEVICE_SHUTDOWN:
  313. case M98090_REG_EQUALIZER_BASE ... M98090_REG_EQUALIZER_BASE + 0x68:
  314. case M98090_REG_RECORD_BIQUAD_BASE ... M98090_REG_RECORD_BIQUAD_BASE + 0x0E:
  315. case M98090_REG_DMIC3_VOLUME:
  316. case M98090_REG_DMIC4_VOLUME:
  317. case M98090_REG_DMIC34_BQ_PREATTEN:
  318. case M98090_REG_RECORD_TDM_SLOT:
  319. case M98090_REG_SAMPLE_RATE:
  320. case M98090_REG_DMIC34_BIQUAD_BASE ... M98090_REG_DMIC34_BIQUAD_BASE + 0x0E:
  321. return true;
  322. default:
  323. return false;
  324. }
  325. }
  326. static int max98090_reset(struct max98090_priv *max98090)
  327. {
  328. int ret;
  329. /* Reset the codec by writing to this write-only reset register */
  330. ret = regmap_write(max98090->regmap, M98090_REG_SOFTWARE_RESET,
  331. M98090_SWRESET_MASK);
  332. if (ret < 0) {
  333. dev_err(max98090->codec->dev,
  334. "Failed to reset codec: %d\n", ret);
  335. return ret;
  336. }
  337. msleep(20);
  338. return ret;
  339. }
  340. static const unsigned int max98090_micboost_tlv[] = {
  341. TLV_DB_RANGE_HEAD(2),
  342. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  343. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  344. };
  345. static const DECLARE_TLV_DB_SCALE(max98090_mic_tlv, 0, 100, 0);
  346. static const DECLARE_TLV_DB_SCALE(max98090_line_single_ended_tlv,
  347. -600, 600, 0);
  348. static const unsigned int max98090_line_tlv[] = {
  349. TLV_DB_RANGE_HEAD(2),
  350. 0, 3, TLV_DB_SCALE_ITEM(-600, 300, 0),
  351. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
  352. };
  353. static const DECLARE_TLV_DB_SCALE(max98090_avg_tlv, 0, 600, 0);
  354. static const DECLARE_TLV_DB_SCALE(max98090_av_tlv, -1200, 100, 0);
  355. static const DECLARE_TLV_DB_SCALE(max98090_dvg_tlv, 0, 600, 0);
  356. static const DECLARE_TLV_DB_SCALE(max98090_dv_tlv, -1500, 100, 0);
  357. static const DECLARE_TLV_DB_SCALE(max98090_sidetone_tlv, -6050, 200, 0);
  358. static const DECLARE_TLV_DB_SCALE(max98090_alc_tlv, -1500, 100, 0);
  359. static const DECLARE_TLV_DB_SCALE(max98090_alcmakeup_tlv, 0, 100, 0);
  360. static const DECLARE_TLV_DB_SCALE(max98090_alccomp_tlv, -3100, 100, 0);
  361. static const DECLARE_TLV_DB_SCALE(max98090_drcexp_tlv, -6600, 100, 0);
  362. static const unsigned int max98090_mixout_tlv[] = {
  363. TLV_DB_RANGE_HEAD(2),
  364. 0, 1, TLV_DB_SCALE_ITEM(-1200, 250, 0),
  365. 2, 3, TLV_DB_SCALE_ITEM(-600, 600, 0),
  366. };
  367. static const unsigned int max98090_hp_tlv[] = {
  368. TLV_DB_RANGE_HEAD(5),
  369. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  370. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  371. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  372. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  373. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  374. };
  375. static const unsigned int max98090_spk_tlv[] = {
  376. TLV_DB_RANGE_HEAD(5),
  377. 0, 4, TLV_DB_SCALE_ITEM(-4800, 400, 0),
  378. 5, 10, TLV_DB_SCALE_ITEM(-2900, 300, 0),
  379. 11, 14, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  380. 15, 29, TLV_DB_SCALE_ITEM(-500, 100, 0),
  381. 30, 39, TLV_DB_SCALE_ITEM(950, 50, 0),
  382. };
  383. static const unsigned int max98090_rcv_lout_tlv[] = {
  384. TLV_DB_RANGE_HEAD(5),
  385. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  386. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  387. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  388. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  389. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  390. };
  391. static int max98090_get_enab_tlv(struct snd_kcontrol *kcontrol,
  392. struct snd_ctl_elem_value *ucontrol)
  393. {
  394. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  395. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  396. struct soc_mixer_control *mc =
  397. (struct soc_mixer_control *)kcontrol->private_value;
  398. unsigned int mask = (1 << fls(mc->max)) - 1;
  399. unsigned int val = snd_soc_read(codec, mc->reg);
  400. unsigned int *select;
  401. switch (mc->reg) {
  402. case M98090_REG_MIC1_INPUT_LEVEL:
  403. select = &(max98090->pa1en);
  404. break;
  405. case M98090_REG_MIC2_INPUT_LEVEL:
  406. select = &(max98090->pa2en);
  407. break;
  408. case M98090_REG_ADC_SIDETONE:
  409. select = &(max98090->sidetone);
  410. break;
  411. default:
  412. return -EINVAL;
  413. }
  414. val = (val >> mc->shift) & mask;
  415. if (val >= 1) {
  416. /* If on, return the volume */
  417. val = val - 1;
  418. *select = val;
  419. } else {
  420. /* If off, return last stored value */
  421. val = *select;
  422. }
  423. ucontrol->value.integer.value[0] = val;
  424. return 0;
  425. }
  426. static int max98090_put_enab_tlv(struct snd_kcontrol *kcontrol,
  427. struct snd_ctl_elem_value *ucontrol)
  428. {
  429. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  430. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  431. struct soc_mixer_control *mc =
  432. (struct soc_mixer_control *)kcontrol->private_value;
  433. unsigned int mask = (1 << fls(mc->max)) - 1;
  434. unsigned int sel = ucontrol->value.integer.value[0];
  435. unsigned int val = snd_soc_read(codec, mc->reg);
  436. unsigned int *select;
  437. switch (mc->reg) {
  438. case M98090_REG_MIC1_INPUT_LEVEL:
  439. select = &(max98090->pa1en);
  440. break;
  441. case M98090_REG_MIC2_INPUT_LEVEL:
  442. select = &(max98090->pa2en);
  443. break;
  444. case M98090_REG_ADC_SIDETONE:
  445. select = &(max98090->sidetone);
  446. break;
  447. default:
  448. return -EINVAL;
  449. }
  450. val = (val >> mc->shift) & mask;
  451. *select = sel;
  452. /* Setting a volume is only valid if it is already On */
  453. if (val >= 1) {
  454. sel = sel + 1;
  455. } else {
  456. /* Write what was already there */
  457. sel = val;
  458. }
  459. snd_soc_update_bits(codec, mc->reg,
  460. mask << mc->shift,
  461. sel << mc->shift);
  462. return 0;
  463. }
  464. static const char * max98090_perf_pwr_text[] =
  465. { "High Performance", "Low Power" };
  466. static const char * max98090_pwr_perf_text[] =
  467. { "Low Power", "High Performance" };
  468. static const struct soc_enum max98090_vcmbandgap_enum =
  469. SOC_ENUM_SINGLE(M98090_REG_BIAS_CONTROL, M98090_VCM_MODE_SHIFT,
  470. ARRAY_SIZE(max98090_pwr_perf_text), max98090_pwr_perf_text);
  471. static const char * max98090_osr128_text[] = { "64*fs", "128*fs" };
  472. static const struct soc_enum max98090_osr128_enum =
  473. SOC_ENUM_SINGLE(M98090_REG_ADC_CONTROL, M98090_OSR128_SHIFT,
  474. ARRAY_SIZE(max98090_osr128_text), max98090_osr128_text);
  475. static const char *max98090_mode_text[] = { "Voice", "Music" };
  476. static const struct soc_enum max98090_mode_enum =
  477. SOC_ENUM_SINGLE(M98090_REG_FILTER_CONFIG, M98090_MODE_SHIFT,
  478. ARRAY_SIZE(max98090_mode_text), max98090_mode_text);
  479. static const struct soc_enum max98090_filter_dmic34mode_enum =
  480. SOC_ENUM_SINGLE(M98090_REG_FILTER_CONFIG,
  481. M98090_FLT_DMIC34MODE_SHIFT,
  482. ARRAY_SIZE(max98090_mode_text), max98090_mode_text);
  483. static const char * max98090_drcatk_text[] =
  484. { "0.5ms", "1ms", "5ms", "10ms", "25ms", "50ms", "100ms", "200ms" };
  485. static const struct soc_enum max98090_drcatk_enum =
  486. SOC_ENUM_SINGLE(M98090_REG_DRC_TIMING, M98090_DRCATK_SHIFT,
  487. ARRAY_SIZE(max98090_drcatk_text), max98090_drcatk_text);
  488. static const char * max98090_drcrls_text[] =
  489. { "8s", "4s", "2s", "1s", "0.5s", "0.25s", "0.125s", "0.0625s" };
  490. static const struct soc_enum max98090_drcrls_enum =
  491. SOC_ENUM_SINGLE(M98090_REG_DRC_TIMING, M98090_DRCRLS_SHIFT,
  492. ARRAY_SIZE(max98090_drcrls_text), max98090_drcrls_text);
  493. static const char * max98090_alccmp_text[] =
  494. { "1:1", "1:1.5", "1:2", "1:4", "1:INF" };
  495. static const struct soc_enum max98090_alccmp_enum =
  496. SOC_ENUM_SINGLE(M98090_REG_DRC_COMPRESSOR, M98090_DRCCMP_SHIFT,
  497. ARRAY_SIZE(max98090_alccmp_text), max98090_alccmp_text);
  498. static const char * max98090_drcexp_text[] = { "1:1", "2:1", "3:1" };
  499. static const struct soc_enum max98090_drcexp_enum =
  500. SOC_ENUM_SINGLE(M98090_REG_DRC_EXPANDER, M98090_DRCEXP_SHIFT,
  501. ARRAY_SIZE(max98090_drcexp_text), max98090_drcexp_text);
  502. static const struct soc_enum max98090_dac_perfmode_enum =
  503. SOC_ENUM_SINGLE(M98090_REG_DAC_CONTROL, M98090_PERFMODE_SHIFT,
  504. ARRAY_SIZE(max98090_perf_pwr_text), max98090_perf_pwr_text);
  505. static const struct soc_enum max98090_dachp_enum =
  506. SOC_ENUM_SINGLE(M98090_REG_DAC_CONTROL, M98090_DACHP_SHIFT,
  507. ARRAY_SIZE(max98090_pwr_perf_text), max98090_pwr_perf_text);
  508. static const struct soc_enum max98090_adchp_enum =
  509. SOC_ENUM_SINGLE(M98090_REG_ADC_CONTROL, M98090_ADCHP_SHIFT,
  510. ARRAY_SIZE(max98090_pwr_perf_text), max98090_pwr_perf_text);
  511. static const struct snd_kcontrol_new max98090_snd_controls[] = {
  512. SOC_ENUM("MIC Bias VCM Bandgap", max98090_vcmbandgap_enum),
  513. SOC_SINGLE("DMIC MIC Comp Filter Config", M98090_REG_DIGITAL_MIC_CONFIG,
  514. M98090_DMIC_COMP_SHIFT, M98090_DMIC_COMP_NUM - 1, 0),
  515. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  516. M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
  517. M98090_MIC_PA1EN_NUM - 1, 0, max98090_get_enab_tlv,
  518. max98090_put_enab_tlv, max98090_micboost_tlv),
  519. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  520. M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
  521. M98090_MIC_PA2EN_NUM - 1, 0, max98090_get_enab_tlv,
  522. max98090_put_enab_tlv, max98090_micboost_tlv),
  523. SOC_SINGLE_TLV("MIC1 Volume", M98090_REG_MIC1_INPUT_LEVEL,
  524. M98090_MIC_PGAM1_SHIFT, M98090_MIC_PGAM1_NUM - 1, 1,
  525. max98090_mic_tlv),
  526. SOC_SINGLE_TLV("MIC2 Volume", M98090_REG_MIC2_INPUT_LEVEL,
  527. M98090_MIC_PGAM2_SHIFT, M98090_MIC_PGAM2_NUM - 1, 1,
  528. max98090_mic_tlv),
  529. SOC_SINGLE_RANGE_TLV("LINEA Single Ended Volume",
  530. M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG135_SHIFT, 0,
  531. M98090_MIXG135_NUM - 1, 1, max98090_line_single_ended_tlv),
  532. SOC_SINGLE_RANGE_TLV("LINEB Single Ended Volume",
  533. M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG246_SHIFT, 0,
  534. M98090_MIXG246_NUM - 1, 1, max98090_line_single_ended_tlv),
  535. SOC_SINGLE_RANGE_TLV("LINEA Volume", M98090_REG_LINE_INPUT_LEVEL,
  536. M98090_LINAPGA_SHIFT, 0, M98090_LINAPGA_NUM - 1, 1,
  537. max98090_line_tlv),
  538. SOC_SINGLE_RANGE_TLV("LINEB Volume", M98090_REG_LINE_INPUT_LEVEL,
  539. M98090_LINBPGA_SHIFT, 0, M98090_LINBPGA_NUM - 1, 1,
  540. max98090_line_tlv),
  541. SOC_SINGLE("LINEA Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
  542. M98090_EXTBUFA_SHIFT, M98090_EXTBUFA_NUM - 1, 0),
  543. SOC_SINGLE("LINEB Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
  544. M98090_EXTBUFB_SHIFT, M98090_EXTBUFB_NUM - 1, 0),
  545. SOC_SINGLE_TLV("ADCL Boost Volume", M98090_REG_LEFT_ADC_LEVEL,
  546. M98090_AVLG_SHIFT, M98090_AVLG_NUM - 1, 0,
  547. max98090_avg_tlv),
  548. SOC_SINGLE_TLV("ADCR Boost Volume", M98090_REG_RIGHT_ADC_LEVEL,
  549. M98090_AVRG_SHIFT, M98090_AVLG_NUM - 1, 0,
  550. max98090_avg_tlv),
  551. SOC_SINGLE_TLV("ADCL Volume", M98090_REG_LEFT_ADC_LEVEL,
  552. M98090_AVL_SHIFT, M98090_AVL_NUM - 1, 1,
  553. max98090_av_tlv),
  554. SOC_SINGLE_TLV("ADCR Volume", M98090_REG_RIGHT_ADC_LEVEL,
  555. M98090_AVR_SHIFT, M98090_AVR_NUM - 1, 1,
  556. max98090_av_tlv),
  557. SOC_ENUM("ADC Oversampling Rate", max98090_osr128_enum),
  558. SOC_SINGLE("ADC Quantizer Dither", M98090_REG_ADC_CONTROL,
  559. M98090_ADCDITHER_SHIFT, M98090_ADCDITHER_NUM - 1, 0),
  560. SOC_ENUM("ADC High Performance Mode", max98090_adchp_enum),
  561. SOC_SINGLE("DAC Mono Mode", M98090_REG_IO_CONFIGURATION,
  562. M98090_DMONO_SHIFT, M98090_DMONO_NUM - 1, 0),
  563. SOC_SINGLE("SDIN Mode", M98090_REG_IO_CONFIGURATION,
  564. M98090_SDIEN_SHIFT, M98090_SDIEN_NUM - 1, 0),
  565. SOC_SINGLE("SDOUT Mode", M98090_REG_IO_CONFIGURATION,
  566. M98090_SDOEN_SHIFT, M98090_SDOEN_NUM - 1, 0),
  567. SOC_SINGLE("SDOUT Hi-Z Mode", M98090_REG_IO_CONFIGURATION,
  568. M98090_HIZOFF_SHIFT, M98090_HIZOFF_NUM - 1, 1),
  569. SOC_ENUM("Filter Mode", max98090_mode_enum),
  570. SOC_SINGLE("Record Path DC Blocking", M98090_REG_FILTER_CONFIG,
  571. M98090_AHPF_SHIFT, M98090_AHPF_NUM - 1, 0),
  572. SOC_SINGLE("Playback Path DC Blocking", M98090_REG_FILTER_CONFIG,
  573. M98090_DHPF_SHIFT, M98090_DHPF_NUM - 1, 0),
  574. SOC_SINGLE_TLV("Digital BQ Volume", M98090_REG_ADC_BIQUAD_LEVEL,
  575. M98090_AVBQ_SHIFT, M98090_AVBQ_NUM - 1, 1, max98090_dv_tlv),
  576. SOC_SINGLE_EXT_TLV("Digital Sidetone Volume",
  577. M98090_REG_ADC_SIDETONE, M98090_DVST_SHIFT,
  578. M98090_DVST_NUM - 1, 1, max98090_get_enab_tlv,
  579. max98090_put_enab_tlv, max98090_micboost_tlv),
  580. SOC_SINGLE_TLV("Digital Coarse Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
  581. M98090_DVG_SHIFT, M98090_DVG_NUM - 1, 0,
  582. max98090_dvg_tlv),
  583. SOC_SINGLE_TLV("Digital Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
  584. M98090_DV_SHIFT, M98090_DV_NUM - 1, 1,
  585. max98090_dv_tlv),
  586. SND_SOC_BYTES("EQ Coefficients", M98090_REG_EQUALIZER_BASE, 105),
  587. SOC_SINGLE("Digital EQ 3 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  588. M98090_EQ3BANDEN_SHIFT, M98090_EQ3BANDEN_NUM - 1, 0),
  589. SOC_SINGLE("Digital EQ 5 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  590. M98090_EQ5BANDEN_SHIFT, M98090_EQ5BANDEN_NUM - 1, 0),
  591. SOC_SINGLE("Digital EQ 7 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  592. M98090_EQ7BANDEN_SHIFT, M98090_EQ7BANDEN_NUM - 1, 0),
  593. SOC_SINGLE("Digital EQ Clipping Detection", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
  594. M98090_EQCLPN_SHIFT, M98090_EQCLPN_NUM - 1,
  595. 1),
  596. SOC_SINGLE_TLV("Digital EQ Volume", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
  597. M98090_DVEQ_SHIFT, M98090_DVEQ_NUM - 1, 1,
  598. max98090_dv_tlv),
  599. SOC_SINGLE("ALC Enable", M98090_REG_DRC_TIMING,
  600. M98090_DRCEN_SHIFT, M98090_DRCEN_NUM - 1, 0),
  601. SOC_ENUM("ALC Attack Time", max98090_drcatk_enum),
  602. SOC_ENUM("ALC Release Time", max98090_drcrls_enum),
  603. SOC_SINGLE_TLV("ALC Make Up Volume", M98090_REG_DRC_GAIN,
  604. M98090_DRCG_SHIFT, M98090_DRCG_NUM - 1, 0,
  605. max98090_alcmakeup_tlv),
  606. SOC_ENUM("ALC Compression Ratio", max98090_alccmp_enum),
  607. SOC_ENUM("ALC Expansion Ratio", max98090_drcexp_enum),
  608. SOC_SINGLE_TLV("ALC Compression Threshold Volume",
  609. M98090_REG_DRC_COMPRESSOR, M98090_DRCTHC_SHIFT,
  610. M98090_DRCTHC_NUM - 1, 1, max98090_alccomp_tlv),
  611. SOC_SINGLE_TLV("ALC Expansion Threshold Volume",
  612. M98090_REG_DRC_EXPANDER, M98090_DRCTHE_SHIFT,
  613. M98090_DRCTHE_NUM - 1, 1, max98090_drcexp_tlv),
  614. SOC_ENUM("DAC HP Playback Performance Mode",
  615. max98090_dac_perfmode_enum),
  616. SOC_ENUM("DAC High Performance Mode", max98090_dachp_enum),
  617. SOC_SINGLE_TLV("Headphone Left Mixer Volume",
  618. M98090_REG_HP_CONTROL, M98090_MIXHPLG_SHIFT,
  619. M98090_MIXHPLG_NUM - 1, 1, max98090_mixout_tlv),
  620. SOC_SINGLE_TLV("Headphone Right Mixer Volume",
  621. M98090_REG_HP_CONTROL, M98090_MIXHPRG_SHIFT,
  622. M98090_MIXHPRG_NUM - 1, 1, max98090_mixout_tlv),
  623. SOC_SINGLE_TLV("Speaker Left Mixer Volume",
  624. M98090_REG_SPK_CONTROL, M98090_MIXSPLG_SHIFT,
  625. M98090_MIXSPLG_NUM - 1, 1, max98090_mixout_tlv),
  626. SOC_SINGLE_TLV("Speaker Right Mixer Volume",
  627. M98090_REG_SPK_CONTROL, M98090_MIXSPRG_SHIFT,
  628. M98090_MIXSPRG_NUM - 1, 1, max98090_mixout_tlv),
  629. SOC_SINGLE_TLV("Receiver Left Mixer Volume",
  630. M98090_REG_RCV_LOUTL_CONTROL, M98090_MIXRCVLG_SHIFT,
  631. M98090_MIXRCVLG_NUM - 1, 1, max98090_mixout_tlv),
  632. SOC_SINGLE_TLV("Receiver Right Mixer Volume",
  633. M98090_REG_LOUTR_CONTROL, M98090_MIXRCVRG_SHIFT,
  634. M98090_MIXRCVRG_NUM - 1, 1, max98090_mixout_tlv),
  635. SOC_DOUBLE_R_TLV("Headphone Volume", M98090_REG_LEFT_HP_VOLUME,
  636. M98090_REG_RIGHT_HP_VOLUME, M98090_HPVOLL_SHIFT,
  637. M98090_HPVOLL_NUM - 1, 0, max98090_hp_tlv),
  638. SOC_DOUBLE_R_RANGE_TLV("Speaker Volume",
  639. M98090_REG_LEFT_SPK_VOLUME, M98090_REG_RIGHT_SPK_VOLUME,
  640. M98090_SPVOLL_SHIFT, 24, M98090_SPVOLL_NUM - 1 + 24,
  641. 0, max98090_spk_tlv),
  642. SOC_DOUBLE_R_TLV("Receiver Volume", M98090_REG_RCV_LOUTL_VOLUME,
  643. M98090_REG_LOUTR_VOLUME, M98090_RCVLVOL_SHIFT,
  644. M98090_RCVLVOL_NUM - 1, 0, max98090_rcv_lout_tlv),
  645. SOC_SINGLE("Headphone Left Switch", M98090_REG_LEFT_HP_VOLUME,
  646. M98090_HPLM_SHIFT, 1, 1),
  647. SOC_SINGLE("Headphone Right Switch", M98090_REG_RIGHT_HP_VOLUME,
  648. M98090_HPRM_SHIFT, 1, 1),
  649. SOC_SINGLE("Speaker Left Switch", M98090_REG_LEFT_SPK_VOLUME,
  650. M98090_SPLM_SHIFT, 1, 1),
  651. SOC_SINGLE("Speaker Right Switch", M98090_REG_RIGHT_SPK_VOLUME,
  652. M98090_SPRM_SHIFT, 1, 1),
  653. SOC_SINGLE("Receiver Left Switch", M98090_REG_RCV_LOUTL_VOLUME,
  654. M98090_RCVLM_SHIFT, 1, 1),
  655. SOC_SINGLE("Receiver Right Switch", M98090_REG_LOUTR_VOLUME,
  656. M98090_RCVRM_SHIFT, 1, 1),
  657. SOC_SINGLE("Zero-Crossing Detection", M98090_REG_LEVEL_CONTROL,
  658. M98090_ZDENN_SHIFT, M98090_ZDENN_NUM - 1, 1),
  659. SOC_SINGLE("Enhanced Vol Smoothing", M98090_REG_LEVEL_CONTROL,
  660. M98090_VS2ENN_SHIFT, M98090_VS2ENN_NUM - 1, 1),
  661. SOC_SINGLE("Volume Adjustment Smoothing", M98090_REG_LEVEL_CONTROL,
  662. M98090_VSENN_SHIFT, M98090_VSENN_NUM - 1, 1),
  663. SND_SOC_BYTES("Biquad Coefficients", M98090_REG_RECORD_BIQUAD_BASE, 15),
  664. SOC_SINGLE("Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
  665. M98090_ADCBQEN_SHIFT, M98090_ADCBQEN_NUM - 1, 0),
  666. };
  667. static const struct snd_kcontrol_new max98091_snd_controls[] = {
  668. SOC_SINGLE("DMIC34 Zeropad", M98090_REG_SAMPLE_RATE,
  669. M98090_DMIC34_ZEROPAD_SHIFT,
  670. M98090_DMIC34_ZEROPAD_NUM - 1, 0),
  671. SOC_ENUM("Filter DMIC34 Mode", max98090_filter_dmic34mode_enum),
  672. SOC_SINGLE("DMIC34 DC Blocking", M98090_REG_FILTER_CONFIG,
  673. M98090_FLT_DMIC34HPF_SHIFT,
  674. M98090_FLT_DMIC34HPF_NUM - 1, 0),
  675. SOC_SINGLE_TLV("DMIC3 Boost Volume", M98090_REG_DMIC3_VOLUME,
  676. M98090_DMIC_AV3G_SHIFT, M98090_DMIC_AV3G_NUM - 1, 0,
  677. max98090_avg_tlv),
  678. SOC_SINGLE_TLV("DMIC4 Boost Volume", M98090_REG_DMIC4_VOLUME,
  679. M98090_DMIC_AV4G_SHIFT, M98090_DMIC_AV4G_NUM - 1, 0,
  680. max98090_avg_tlv),
  681. SOC_SINGLE_TLV("DMIC3 Volume", M98090_REG_DMIC3_VOLUME,
  682. M98090_DMIC_AV3_SHIFT, M98090_DMIC_AV3_NUM - 1, 1,
  683. max98090_av_tlv),
  684. SOC_SINGLE_TLV("DMIC4 Volume", M98090_REG_DMIC4_VOLUME,
  685. M98090_DMIC_AV4_SHIFT, M98090_DMIC_AV4_NUM - 1, 1,
  686. max98090_av_tlv),
  687. SND_SOC_BYTES("DMIC34 Biquad Coefficients",
  688. M98090_REG_DMIC34_BIQUAD_BASE, 15),
  689. SOC_SINGLE("DMIC34 Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
  690. M98090_DMIC34BQEN_SHIFT, M98090_DMIC34BQEN_NUM - 1, 0),
  691. SOC_SINGLE_TLV("DMIC34 BQ PreAttenuation Volume",
  692. M98090_REG_DMIC34_BQ_PREATTEN, M98090_AV34BQ_SHIFT,
  693. M98090_AV34BQ_NUM - 1, 1, max98090_dv_tlv),
  694. };
  695. static int max98090_micinput_event(struct snd_soc_dapm_widget *w,
  696. struct snd_kcontrol *kcontrol, int event)
  697. {
  698. struct snd_soc_codec *codec = w->codec;
  699. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  700. unsigned int val = snd_soc_read(codec, w->reg);
  701. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  702. val = (val & M98090_MIC_PA1EN_MASK) >> M98090_MIC_PA1EN_SHIFT;
  703. else
  704. val = (val & M98090_MIC_PA2EN_MASK) >> M98090_MIC_PA2EN_SHIFT;
  705. if (val >= 1) {
  706. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL) {
  707. max98090->pa1en = val - 1; /* Update for volatile */
  708. } else {
  709. max98090->pa2en = val - 1; /* Update for volatile */
  710. }
  711. }
  712. switch (event) {
  713. case SND_SOC_DAPM_POST_PMU:
  714. /* If turning on, set to most recently selected volume */
  715. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  716. val = max98090->pa1en + 1;
  717. else
  718. val = max98090->pa2en + 1;
  719. break;
  720. case SND_SOC_DAPM_POST_PMD:
  721. /* If turning off, turn off */
  722. val = 0;
  723. break;
  724. default:
  725. return -EINVAL;
  726. }
  727. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  728. snd_soc_update_bits(codec, w->reg, M98090_MIC_PA1EN_MASK,
  729. val << M98090_MIC_PA1EN_SHIFT);
  730. else
  731. snd_soc_update_bits(codec, w->reg, M98090_MIC_PA2EN_MASK,
  732. val << M98090_MIC_PA2EN_SHIFT);
  733. return 0;
  734. }
  735. static const char *mic1_mux_text[] = { "IN12", "IN56" };
  736. static const struct soc_enum mic1_mux_enum =
  737. SOC_ENUM_SINGLE(M98090_REG_INPUT_MODE, M98090_EXTMIC1_SHIFT,
  738. ARRAY_SIZE(mic1_mux_text), mic1_mux_text);
  739. static const struct snd_kcontrol_new max98090_mic1_mux =
  740. SOC_DAPM_ENUM("MIC1 Mux", mic1_mux_enum);
  741. static const char *mic2_mux_text[] = { "IN34", "IN56" };
  742. static const struct soc_enum mic2_mux_enum =
  743. SOC_ENUM_SINGLE(M98090_REG_INPUT_MODE, M98090_EXTMIC2_SHIFT,
  744. ARRAY_SIZE(mic2_mux_text), mic2_mux_text);
  745. static const struct snd_kcontrol_new max98090_mic2_mux =
  746. SOC_DAPM_ENUM("MIC2 Mux", mic2_mux_enum);
  747. static const char * max98090_micpre_text[] = { "Off", "On" };
  748. static const struct soc_enum max98090_pa1en_enum =
  749. SOC_ENUM_SINGLE(M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
  750. ARRAY_SIZE(max98090_micpre_text), max98090_micpre_text);
  751. static const struct soc_enum max98090_pa2en_enum =
  752. SOC_ENUM_SINGLE(M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
  753. ARRAY_SIZE(max98090_micpre_text), max98090_micpre_text);
  754. /* LINEA mixer switch */
  755. static const struct snd_kcontrol_new max98090_linea_mixer_controls[] = {
  756. SOC_DAPM_SINGLE("IN1 Switch", M98090_REG_LINE_INPUT_CONFIG,
  757. M98090_IN1SEEN_SHIFT, 1, 0),
  758. SOC_DAPM_SINGLE("IN3 Switch", M98090_REG_LINE_INPUT_CONFIG,
  759. M98090_IN3SEEN_SHIFT, 1, 0),
  760. SOC_DAPM_SINGLE("IN5 Switch", M98090_REG_LINE_INPUT_CONFIG,
  761. M98090_IN5SEEN_SHIFT, 1, 0),
  762. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LINE_INPUT_CONFIG,
  763. M98090_IN34DIFF_SHIFT, 1, 0),
  764. };
  765. /* LINEB mixer switch */
  766. static const struct snd_kcontrol_new max98090_lineb_mixer_controls[] = {
  767. SOC_DAPM_SINGLE("IN2 Switch", M98090_REG_LINE_INPUT_CONFIG,
  768. M98090_IN2SEEN_SHIFT, 1, 0),
  769. SOC_DAPM_SINGLE("IN4 Switch", M98090_REG_LINE_INPUT_CONFIG,
  770. M98090_IN4SEEN_SHIFT, 1, 0),
  771. SOC_DAPM_SINGLE("IN6 Switch", M98090_REG_LINE_INPUT_CONFIG,
  772. M98090_IN6SEEN_SHIFT, 1, 0),
  773. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LINE_INPUT_CONFIG,
  774. M98090_IN56DIFF_SHIFT, 1, 0),
  775. };
  776. /* Left ADC mixer switch */
  777. static const struct snd_kcontrol_new max98090_left_adc_mixer_controls[] = {
  778. SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_LEFT_ADC_MIXER,
  779. M98090_MIXADL_IN12DIFF_SHIFT, 1, 0),
  780. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LEFT_ADC_MIXER,
  781. M98090_MIXADL_IN34DIFF_SHIFT, 1, 0),
  782. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LEFT_ADC_MIXER,
  783. M98090_MIXADL_IN65DIFF_SHIFT, 1, 0),
  784. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_ADC_MIXER,
  785. M98090_MIXADL_LINEA_SHIFT, 1, 0),
  786. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_ADC_MIXER,
  787. M98090_MIXADL_LINEB_SHIFT, 1, 0),
  788. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_ADC_MIXER,
  789. M98090_MIXADL_MIC1_SHIFT, 1, 0),
  790. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_ADC_MIXER,
  791. M98090_MIXADL_MIC2_SHIFT, 1, 0),
  792. };
  793. /* Right ADC mixer switch */
  794. static const struct snd_kcontrol_new max98090_right_adc_mixer_controls[] = {
  795. SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_RIGHT_ADC_MIXER,
  796. M98090_MIXADR_IN12DIFF_SHIFT, 1, 0),
  797. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_RIGHT_ADC_MIXER,
  798. M98090_MIXADR_IN34DIFF_SHIFT, 1, 0),
  799. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_RIGHT_ADC_MIXER,
  800. M98090_MIXADR_IN65DIFF_SHIFT, 1, 0),
  801. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_ADC_MIXER,
  802. M98090_MIXADR_LINEA_SHIFT, 1, 0),
  803. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_ADC_MIXER,
  804. M98090_MIXADR_LINEB_SHIFT, 1, 0),
  805. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_ADC_MIXER,
  806. M98090_MIXADR_MIC1_SHIFT, 1, 0),
  807. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_ADC_MIXER,
  808. M98090_MIXADR_MIC2_SHIFT, 1, 0),
  809. };
  810. static const char *lten_mux_text[] = { "Normal", "Loopthrough" };
  811. static const struct soc_enum ltenl_mux_enum =
  812. SOC_ENUM_SINGLE(M98090_REG_IO_CONFIGURATION, M98090_LTEN_SHIFT,
  813. ARRAY_SIZE(lten_mux_text), lten_mux_text);
  814. static const struct soc_enum ltenr_mux_enum =
  815. SOC_ENUM_SINGLE(M98090_REG_IO_CONFIGURATION, M98090_LTEN_SHIFT,
  816. ARRAY_SIZE(lten_mux_text), lten_mux_text);
  817. static const struct snd_kcontrol_new max98090_ltenl_mux =
  818. SOC_DAPM_ENUM("LTENL Mux", ltenl_mux_enum);
  819. static const struct snd_kcontrol_new max98090_ltenr_mux =
  820. SOC_DAPM_ENUM("LTENR Mux", ltenr_mux_enum);
  821. static const char *lben_mux_text[] = { "Normal", "Loopback" };
  822. static const struct soc_enum lbenl_mux_enum =
  823. SOC_ENUM_SINGLE(M98090_REG_IO_CONFIGURATION, M98090_LBEN_SHIFT,
  824. ARRAY_SIZE(lben_mux_text), lben_mux_text);
  825. static const struct soc_enum lbenr_mux_enum =
  826. SOC_ENUM_SINGLE(M98090_REG_IO_CONFIGURATION, M98090_LBEN_SHIFT,
  827. ARRAY_SIZE(lben_mux_text), lben_mux_text);
  828. static const struct snd_kcontrol_new max98090_lbenl_mux =
  829. SOC_DAPM_ENUM("LBENL Mux", lbenl_mux_enum);
  830. static const struct snd_kcontrol_new max98090_lbenr_mux =
  831. SOC_DAPM_ENUM("LBENR Mux", lbenr_mux_enum);
  832. static const char *stenl_mux_text[] = { "Normal", "Sidetone Left" };
  833. static const char *stenr_mux_text[] = { "Normal", "Sidetone Right" };
  834. static const struct soc_enum stenl_mux_enum =
  835. SOC_ENUM_SINGLE(M98090_REG_ADC_SIDETONE, M98090_DSTSL_SHIFT,
  836. ARRAY_SIZE(stenl_mux_text), stenl_mux_text);
  837. static const struct soc_enum stenr_mux_enum =
  838. SOC_ENUM_SINGLE(M98090_REG_ADC_SIDETONE, M98090_DSTSR_SHIFT,
  839. ARRAY_SIZE(stenr_mux_text), stenr_mux_text);
  840. static const struct snd_kcontrol_new max98090_stenl_mux =
  841. SOC_DAPM_ENUM("STENL Mux", stenl_mux_enum);
  842. static const struct snd_kcontrol_new max98090_stenr_mux =
  843. SOC_DAPM_ENUM("STENR Mux", stenr_mux_enum);
  844. /* Left speaker mixer switch */
  845. static const struct
  846. snd_kcontrol_new max98090_left_speaker_mixer_controls[] = {
  847. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_SPK_MIXER,
  848. M98090_MIXSPL_DACL_SHIFT, 1, 0),
  849. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_SPK_MIXER,
  850. M98090_MIXSPL_DACR_SHIFT, 1, 0),
  851. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_SPK_MIXER,
  852. M98090_MIXSPL_LINEA_SHIFT, 1, 0),
  853. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_SPK_MIXER,
  854. M98090_MIXSPL_LINEB_SHIFT, 1, 0),
  855. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_SPK_MIXER,
  856. M98090_MIXSPL_MIC1_SHIFT, 1, 0),
  857. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_SPK_MIXER,
  858. M98090_MIXSPL_MIC2_SHIFT, 1, 0),
  859. };
  860. /* Right speaker mixer switch */
  861. static const struct
  862. snd_kcontrol_new max98090_right_speaker_mixer_controls[] = {
  863. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
  864. M98090_MIXSPR_DACL_SHIFT, 1, 0),
  865. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
  866. M98090_MIXSPR_DACR_SHIFT, 1, 0),
  867. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_SPK_MIXER,
  868. M98090_MIXSPR_LINEA_SHIFT, 1, 0),
  869. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_SPK_MIXER,
  870. M98090_MIXSPR_LINEB_SHIFT, 1, 0),
  871. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_SPK_MIXER,
  872. M98090_MIXSPR_MIC1_SHIFT, 1, 0),
  873. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_SPK_MIXER,
  874. M98090_MIXSPR_MIC2_SHIFT, 1, 0),
  875. };
  876. /* Left headphone mixer switch */
  877. static const struct snd_kcontrol_new max98090_left_hp_mixer_controls[] = {
  878. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_HP_MIXER,
  879. M98090_MIXHPL_DACL_SHIFT, 1, 0),
  880. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_HP_MIXER,
  881. M98090_MIXHPL_DACR_SHIFT, 1, 0),
  882. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_HP_MIXER,
  883. M98090_MIXHPL_LINEA_SHIFT, 1, 0),
  884. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_HP_MIXER,
  885. M98090_MIXHPL_LINEB_SHIFT, 1, 0),
  886. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_HP_MIXER,
  887. M98090_MIXHPL_MIC1_SHIFT, 1, 0),
  888. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_HP_MIXER,
  889. M98090_MIXHPL_MIC2_SHIFT, 1, 0),
  890. };
  891. /* Right headphone mixer switch */
  892. static const struct snd_kcontrol_new max98090_right_hp_mixer_controls[] = {
  893. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_HP_MIXER,
  894. M98090_MIXHPR_DACL_SHIFT, 1, 0),
  895. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_HP_MIXER,
  896. M98090_MIXHPR_DACR_SHIFT, 1, 0),
  897. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_HP_MIXER,
  898. M98090_MIXHPR_LINEA_SHIFT, 1, 0),
  899. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_HP_MIXER,
  900. M98090_MIXHPR_LINEB_SHIFT, 1, 0),
  901. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_HP_MIXER,
  902. M98090_MIXHPR_MIC1_SHIFT, 1, 0),
  903. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_HP_MIXER,
  904. M98090_MIXHPR_MIC2_SHIFT, 1, 0),
  905. };
  906. /* Left receiver mixer switch */
  907. static const struct snd_kcontrol_new max98090_left_rcv_mixer_controls[] = {
  908. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
  909. M98090_MIXRCVL_DACL_SHIFT, 1, 0),
  910. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
  911. M98090_MIXRCVL_DACR_SHIFT, 1, 0),
  912. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RCV_LOUTL_MIXER,
  913. M98090_MIXRCVL_LINEA_SHIFT, 1, 0),
  914. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RCV_LOUTL_MIXER,
  915. M98090_MIXRCVL_LINEB_SHIFT, 1, 0),
  916. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RCV_LOUTL_MIXER,
  917. M98090_MIXRCVL_MIC1_SHIFT, 1, 0),
  918. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RCV_LOUTL_MIXER,
  919. M98090_MIXRCVL_MIC2_SHIFT, 1, 0),
  920. };
  921. /* Right receiver mixer switch */
  922. static const struct snd_kcontrol_new max98090_right_rcv_mixer_controls[] = {
  923. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LOUTR_MIXER,
  924. M98090_MIXRCVR_DACL_SHIFT, 1, 0),
  925. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LOUTR_MIXER,
  926. M98090_MIXRCVR_DACR_SHIFT, 1, 0),
  927. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LOUTR_MIXER,
  928. M98090_MIXRCVR_LINEA_SHIFT, 1, 0),
  929. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LOUTR_MIXER,
  930. M98090_MIXRCVR_LINEB_SHIFT, 1, 0),
  931. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LOUTR_MIXER,
  932. M98090_MIXRCVR_MIC1_SHIFT, 1, 0),
  933. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LOUTR_MIXER,
  934. M98090_MIXRCVR_MIC2_SHIFT, 1, 0),
  935. };
  936. static const char *linmod_mux_text[] = { "Left Only", "Left and Right" };
  937. static const struct soc_enum linmod_mux_enum =
  938. SOC_ENUM_SINGLE(M98090_REG_LOUTR_MIXER, M98090_LINMOD_SHIFT,
  939. ARRAY_SIZE(linmod_mux_text), linmod_mux_text);
  940. static const struct snd_kcontrol_new max98090_linmod_mux =
  941. SOC_DAPM_ENUM("LINMOD Mux", linmod_mux_enum);
  942. static const char *mixhpsel_mux_text[] = { "DAC Only", "HP Mixer" };
  943. /*
  944. * This is a mux as it selects the HP output, but to DAPM it is a Mixer enable
  945. */
  946. static const struct soc_enum mixhplsel_mux_enum =
  947. SOC_ENUM_SINGLE(M98090_REG_HP_CONTROL, M98090_MIXHPLSEL_SHIFT,
  948. ARRAY_SIZE(mixhpsel_mux_text), mixhpsel_mux_text);
  949. static const struct snd_kcontrol_new max98090_mixhplsel_mux =
  950. SOC_DAPM_ENUM("MIXHPLSEL Mux", mixhplsel_mux_enum);
  951. static const struct soc_enum mixhprsel_mux_enum =
  952. SOC_ENUM_SINGLE(M98090_REG_HP_CONTROL, M98090_MIXHPRSEL_SHIFT,
  953. ARRAY_SIZE(mixhpsel_mux_text), mixhpsel_mux_text);
  954. static const struct snd_kcontrol_new max98090_mixhprsel_mux =
  955. SOC_DAPM_ENUM("MIXHPRSEL Mux", mixhprsel_mux_enum);
  956. static const struct snd_soc_dapm_widget max98090_dapm_widgets[] = {
  957. SND_SOC_DAPM_INPUT("MIC1"),
  958. SND_SOC_DAPM_INPUT("MIC2"),
  959. SND_SOC_DAPM_INPUT("DMICL"),
  960. SND_SOC_DAPM_INPUT("DMICR"),
  961. SND_SOC_DAPM_INPUT("IN1"),
  962. SND_SOC_DAPM_INPUT("IN2"),
  963. SND_SOC_DAPM_INPUT("IN3"),
  964. SND_SOC_DAPM_INPUT("IN4"),
  965. SND_SOC_DAPM_INPUT("IN5"),
  966. SND_SOC_DAPM_INPUT("IN6"),
  967. SND_SOC_DAPM_INPUT("IN12"),
  968. SND_SOC_DAPM_INPUT("IN34"),
  969. SND_SOC_DAPM_INPUT("IN56"),
  970. SND_SOC_DAPM_SUPPLY("MICBIAS", M98090_REG_INPUT_ENABLE,
  971. M98090_MBEN_SHIFT, 0, NULL, 0),
  972. SND_SOC_DAPM_SUPPLY("SHDN", M98090_REG_DEVICE_SHUTDOWN,
  973. M98090_SHDNN_SHIFT, 0, NULL, 0),
  974. SND_SOC_DAPM_SUPPLY("SDIEN", M98090_REG_IO_CONFIGURATION,
  975. M98090_SDIEN_SHIFT, 0, NULL, 0),
  976. SND_SOC_DAPM_SUPPLY("SDOEN", M98090_REG_IO_CONFIGURATION,
  977. M98090_SDOEN_SHIFT, 0, NULL, 0),
  978. SND_SOC_DAPM_SUPPLY("DMICL_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  979. M98090_DIGMICL_SHIFT, 0, NULL, 0),
  980. SND_SOC_DAPM_SUPPLY("DMICR_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  981. M98090_DIGMICR_SHIFT, 0, NULL, 0),
  982. SND_SOC_DAPM_SUPPLY("AHPF", M98090_REG_FILTER_CONFIG,
  983. M98090_AHPF_SHIFT, 0, NULL, 0),
  984. /*
  985. * Note: Sysclk and misc power supplies are taken care of by SHDN
  986. */
  987. SND_SOC_DAPM_MUX("MIC1 Mux", SND_SOC_NOPM,
  988. 0, 0, &max98090_mic1_mux),
  989. SND_SOC_DAPM_MUX("MIC2 Mux", SND_SOC_NOPM,
  990. 0, 0, &max98090_mic2_mux),
  991. SND_SOC_DAPM_PGA_E("MIC1 Input", M98090_REG_MIC1_INPUT_LEVEL,
  992. M98090_MIC_PA1EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
  993. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  994. SND_SOC_DAPM_PGA_E("MIC2 Input", M98090_REG_MIC2_INPUT_LEVEL,
  995. M98090_MIC_PA2EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
  996. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  997. SND_SOC_DAPM_MIXER("LINEA Mixer", SND_SOC_NOPM, 0, 0,
  998. &max98090_linea_mixer_controls[0],
  999. ARRAY_SIZE(max98090_linea_mixer_controls)),
  1000. SND_SOC_DAPM_MIXER("LINEB Mixer", SND_SOC_NOPM, 0, 0,
  1001. &max98090_lineb_mixer_controls[0],
  1002. ARRAY_SIZE(max98090_lineb_mixer_controls)),
  1003. SND_SOC_DAPM_PGA("LINEA Input", M98090_REG_INPUT_ENABLE,
  1004. M98090_LINEAEN_SHIFT, 0, NULL, 0),
  1005. SND_SOC_DAPM_PGA("LINEB Input", M98090_REG_INPUT_ENABLE,
  1006. M98090_LINEBEN_SHIFT, 0, NULL, 0),
  1007. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  1008. &max98090_left_adc_mixer_controls[0],
  1009. ARRAY_SIZE(max98090_left_adc_mixer_controls)),
  1010. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  1011. &max98090_right_adc_mixer_controls[0],
  1012. ARRAY_SIZE(max98090_right_adc_mixer_controls)),
  1013. SND_SOC_DAPM_ADC("ADCL", NULL, M98090_REG_INPUT_ENABLE,
  1014. M98090_ADLEN_SHIFT, 0),
  1015. SND_SOC_DAPM_ADC("ADCR", NULL, M98090_REG_INPUT_ENABLE,
  1016. M98090_ADREN_SHIFT, 0),
  1017. SND_SOC_DAPM_AIF_OUT("AIFOUTL", "HiFi Capture", 0,
  1018. SND_SOC_NOPM, 0, 0),
  1019. SND_SOC_DAPM_AIF_OUT("AIFOUTR", "HiFi Capture", 1,
  1020. SND_SOC_NOPM, 0, 0),
  1021. SND_SOC_DAPM_MUX("LBENL Mux", SND_SOC_NOPM,
  1022. 0, 0, &max98090_lbenl_mux),
  1023. SND_SOC_DAPM_MUX("LBENR Mux", SND_SOC_NOPM,
  1024. 0, 0, &max98090_lbenr_mux),
  1025. SND_SOC_DAPM_MUX("LTENL Mux", SND_SOC_NOPM,
  1026. 0, 0, &max98090_ltenl_mux),
  1027. SND_SOC_DAPM_MUX("LTENR Mux", SND_SOC_NOPM,
  1028. 0, 0, &max98090_ltenr_mux),
  1029. SND_SOC_DAPM_MUX("STENL Mux", SND_SOC_NOPM,
  1030. 0, 0, &max98090_stenl_mux),
  1031. SND_SOC_DAPM_MUX("STENR Mux", SND_SOC_NOPM,
  1032. 0, 0, &max98090_stenr_mux),
  1033. SND_SOC_DAPM_AIF_IN("AIFINL", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
  1034. SND_SOC_DAPM_AIF_IN("AIFINR", "HiFi Playback", 1, SND_SOC_NOPM, 0, 0),
  1035. SND_SOC_DAPM_DAC("DACL", NULL, M98090_REG_OUTPUT_ENABLE,
  1036. M98090_DALEN_SHIFT, 0),
  1037. SND_SOC_DAPM_DAC("DACR", NULL, M98090_REG_OUTPUT_ENABLE,
  1038. M98090_DAREN_SHIFT, 0),
  1039. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1040. &max98090_left_hp_mixer_controls[0],
  1041. ARRAY_SIZE(max98090_left_hp_mixer_controls)),
  1042. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1043. &max98090_right_hp_mixer_controls[0],
  1044. ARRAY_SIZE(max98090_right_hp_mixer_controls)),
  1045. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1046. &max98090_left_speaker_mixer_controls[0],
  1047. ARRAY_SIZE(max98090_left_speaker_mixer_controls)),
  1048. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1049. &max98090_right_speaker_mixer_controls[0],
  1050. ARRAY_SIZE(max98090_right_speaker_mixer_controls)),
  1051. SND_SOC_DAPM_MIXER("Left Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1052. &max98090_left_rcv_mixer_controls[0],
  1053. ARRAY_SIZE(max98090_left_rcv_mixer_controls)),
  1054. SND_SOC_DAPM_MIXER("Right Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1055. &max98090_right_rcv_mixer_controls[0],
  1056. ARRAY_SIZE(max98090_right_rcv_mixer_controls)),
  1057. SND_SOC_DAPM_MUX("LINMOD Mux", M98090_REG_LOUTR_MIXER,
  1058. M98090_LINMOD_SHIFT, 0, &max98090_linmod_mux),
  1059. SND_SOC_DAPM_MUX("MIXHPLSEL Mux", M98090_REG_HP_CONTROL,
  1060. M98090_MIXHPLSEL_SHIFT, 0, &max98090_mixhplsel_mux),
  1061. SND_SOC_DAPM_MUX("MIXHPRSEL Mux", M98090_REG_HP_CONTROL,
  1062. M98090_MIXHPRSEL_SHIFT, 0, &max98090_mixhprsel_mux),
  1063. SND_SOC_DAPM_PGA("HP Left Out", M98090_REG_OUTPUT_ENABLE,
  1064. M98090_HPLEN_SHIFT, 0, NULL, 0),
  1065. SND_SOC_DAPM_PGA("HP Right Out", M98090_REG_OUTPUT_ENABLE,
  1066. M98090_HPREN_SHIFT, 0, NULL, 0),
  1067. SND_SOC_DAPM_PGA("SPK Left Out", M98090_REG_OUTPUT_ENABLE,
  1068. M98090_SPLEN_SHIFT, 0, NULL, 0),
  1069. SND_SOC_DAPM_PGA("SPK Right Out", M98090_REG_OUTPUT_ENABLE,
  1070. M98090_SPREN_SHIFT, 0, NULL, 0),
  1071. SND_SOC_DAPM_PGA("RCV Left Out", M98090_REG_OUTPUT_ENABLE,
  1072. M98090_RCVLEN_SHIFT, 0, NULL, 0),
  1073. SND_SOC_DAPM_PGA("RCV Right Out", M98090_REG_OUTPUT_ENABLE,
  1074. M98090_RCVREN_SHIFT, 0, NULL, 0),
  1075. SND_SOC_DAPM_OUTPUT("HPL"),
  1076. SND_SOC_DAPM_OUTPUT("HPR"),
  1077. SND_SOC_DAPM_OUTPUT("SPKL"),
  1078. SND_SOC_DAPM_OUTPUT("SPKR"),
  1079. SND_SOC_DAPM_OUTPUT("RCVL"),
  1080. SND_SOC_DAPM_OUTPUT("RCVR"),
  1081. };
  1082. static const struct snd_soc_dapm_widget max98091_dapm_widgets[] = {
  1083. SND_SOC_DAPM_INPUT("DMIC3"),
  1084. SND_SOC_DAPM_INPUT("DMIC4"),
  1085. SND_SOC_DAPM_SUPPLY("DMIC3_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1086. M98090_DIGMIC3_SHIFT, 0, NULL, 0),
  1087. SND_SOC_DAPM_SUPPLY("DMIC4_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1088. M98090_DIGMIC4_SHIFT, 0, NULL, 0),
  1089. };
  1090. static const struct snd_soc_dapm_route max98090_dapm_routes[] = {
  1091. {"MIC1 Input", NULL, "MIC1"},
  1092. {"MIC2 Input", NULL, "MIC2"},
  1093. {"DMICL", NULL, "DMICL_ENA"},
  1094. {"DMICR", NULL, "DMICR_ENA"},
  1095. {"DMICL", NULL, "AHPF"},
  1096. {"DMICR", NULL, "AHPF"},
  1097. /* MIC1 input mux */
  1098. {"MIC1 Mux", "IN12", "IN12"},
  1099. {"MIC1 Mux", "IN56", "IN56"},
  1100. /* MIC2 input mux */
  1101. {"MIC2 Mux", "IN34", "IN34"},
  1102. {"MIC2 Mux", "IN56", "IN56"},
  1103. {"MIC1 Input", NULL, "MIC1 Mux"},
  1104. {"MIC2 Input", NULL, "MIC2 Mux"},
  1105. /* Left ADC input mixer */
  1106. {"Left ADC Mixer", "IN12 Switch", "IN12"},
  1107. {"Left ADC Mixer", "IN34 Switch", "IN34"},
  1108. {"Left ADC Mixer", "IN56 Switch", "IN56"},
  1109. {"Left ADC Mixer", "LINEA Switch", "LINEA Input"},
  1110. {"Left ADC Mixer", "LINEB Switch", "LINEB Input"},
  1111. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1112. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1113. /* Right ADC input mixer */
  1114. {"Right ADC Mixer", "IN12 Switch", "IN12"},
  1115. {"Right ADC Mixer", "IN34 Switch", "IN34"},
  1116. {"Right ADC Mixer", "IN56 Switch", "IN56"},
  1117. {"Right ADC Mixer", "LINEA Switch", "LINEA Input"},
  1118. {"Right ADC Mixer", "LINEB Switch", "LINEB Input"},
  1119. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1120. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1121. /* Line A input mixer */
  1122. {"LINEA Mixer", "IN1 Switch", "IN1"},
  1123. {"LINEA Mixer", "IN3 Switch", "IN3"},
  1124. {"LINEA Mixer", "IN5 Switch", "IN5"},
  1125. {"LINEA Mixer", "IN34 Switch", "IN34"},
  1126. /* Line B input mixer */
  1127. {"LINEB Mixer", "IN2 Switch", "IN2"},
  1128. {"LINEB Mixer", "IN4 Switch", "IN4"},
  1129. {"LINEB Mixer", "IN6 Switch", "IN6"},
  1130. {"LINEB Mixer", "IN56 Switch", "IN56"},
  1131. {"LINEA Input", NULL, "LINEA Mixer"},
  1132. {"LINEB Input", NULL, "LINEB Mixer"},
  1133. /* Inputs */
  1134. {"ADCL", NULL, "Left ADC Mixer"},
  1135. {"ADCR", NULL, "Right ADC Mixer"},
  1136. {"ADCL", NULL, "SHDN"},
  1137. {"ADCR", NULL, "SHDN"},
  1138. {"LBENL Mux", "Normal", "ADCL"},
  1139. {"LBENL Mux", "Normal", "DMICL"},
  1140. {"LBENL Mux", "Loopback", "LTENL Mux"},
  1141. {"LBENR Mux", "Normal", "ADCR"},
  1142. {"LBENR Mux", "Normal", "DMICR"},
  1143. {"LBENR Mux", "Loopback", "LTENR Mux"},
  1144. {"AIFOUTL", NULL, "LBENL Mux"},
  1145. {"AIFOUTR", NULL, "LBENR Mux"},
  1146. {"AIFOUTL", NULL, "SHDN"},
  1147. {"AIFOUTR", NULL, "SHDN"},
  1148. {"AIFOUTL", NULL, "SDOEN"},
  1149. {"AIFOUTR", NULL, "SDOEN"},
  1150. {"LTENL Mux", "Normal", "AIFINL"},
  1151. {"LTENL Mux", "Loopthrough", "LBENL Mux"},
  1152. {"LTENR Mux", "Normal", "AIFINR"},
  1153. {"LTENR Mux", "Loopthrough", "LBENR Mux"},
  1154. {"DACL", NULL, "LTENL Mux"},
  1155. {"DACR", NULL, "LTENR Mux"},
  1156. {"STENL Mux", "Sidetone Left", "ADCL"},
  1157. {"STENL Mux", "Sidetone Left", "DMICL"},
  1158. {"STENR Mux", "Sidetone Right", "ADCR"},
  1159. {"STENR Mux", "Sidetone Right", "DMICR"},
  1160. {"DACL", "NULL", "STENL Mux"},
  1161. {"DACR", "NULL", "STENL Mux"},
  1162. {"AIFINL", NULL, "SHDN"},
  1163. {"AIFINR", NULL, "SHDN"},
  1164. {"AIFINL", NULL, "SDIEN"},
  1165. {"AIFINR", NULL, "SDIEN"},
  1166. {"DACL", NULL, "SHDN"},
  1167. {"DACR", NULL, "SHDN"},
  1168. /* Left headphone output mixer */
  1169. {"Left Headphone Mixer", "Left DAC Switch", "DACL"},
  1170. {"Left Headphone Mixer", "Right DAC Switch", "DACR"},
  1171. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1172. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1173. {"Left Headphone Mixer", "LINEA Switch", "LINEA Input"},
  1174. {"Left Headphone Mixer", "LINEB Switch", "LINEB Input"},
  1175. /* Right headphone output mixer */
  1176. {"Right Headphone Mixer", "Left DAC Switch", "DACL"},
  1177. {"Right Headphone Mixer", "Right DAC Switch", "DACR"},
  1178. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1179. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1180. {"Right Headphone Mixer", "LINEA Switch", "LINEA Input"},
  1181. {"Right Headphone Mixer", "LINEB Switch", "LINEB Input"},
  1182. /* Left speaker output mixer */
  1183. {"Left Speaker Mixer", "Left DAC Switch", "DACL"},
  1184. {"Left Speaker Mixer", "Right DAC Switch", "DACR"},
  1185. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1186. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1187. {"Left Speaker Mixer", "LINEA Switch", "LINEA Input"},
  1188. {"Left Speaker Mixer", "LINEB Switch", "LINEB Input"},
  1189. /* Right speaker output mixer */
  1190. {"Right Speaker Mixer", "Left DAC Switch", "DACL"},
  1191. {"Right Speaker Mixer", "Right DAC Switch", "DACR"},
  1192. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1193. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1194. {"Right Speaker Mixer", "LINEA Switch", "LINEA Input"},
  1195. {"Right Speaker Mixer", "LINEB Switch", "LINEB Input"},
  1196. /* Left Receiver output mixer */
  1197. {"Left Receiver Mixer", "Left DAC Switch", "DACL"},
  1198. {"Left Receiver Mixer", "Right DAC Switch", "DACR"},
  1199. {"Left Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1200. {"Left Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1201. {"Left Receiver Mixer", "LINEA Switch", "LINEA Input"},
  1202. {"Left Receiver Mixer", "LINEB Switch", "LINEB Input"},
  1203. /* Right Receiver output mixer */
  1204. {"Right Receiver Mixer", "Left DAC Switch", "DACL"},
  1205. {"Right Receiver Mixer", "Right DAC Switch", "DACR"},
  1206. {"Right Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1207. {"Right Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1208. {"Right Receiver Mixer", "LINEA Switch", "LINEA Input"},
  1209. {"Right Receiver Mixer", "LINEB Switch", "LINEB Input"},
  1210. {"MIXHPLSEL Mux", "HP Mixer", "Left Headphone Mixer"},
  1211. /*
  1212. * Disable this for lowest power if bypassing
  1213. * the DAC with an analog signal
  1214. */
  1215. {"HP Left Out", NULL, "DACL"},
  1216. {"HP Left Out", NULL, "MIXHPLSEL Mux"},
  1217. {"MIXHPRSEL Mux", "HP Mixer", "Right Headphone Mixer"},
  1218. /*
  1219. * Disable this for lowest power if bypassing
  1220. * the DAC with an analog signal
  1221. */
  1222. {"HP Right Out", NULL, "DACR"},
  1223. {"HP Right Out", NULL, "MIXHPRSEL Mux"},
  1224. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  1225. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  1226. {"RCV Left Out", NULL, "Left Receiver Mixer"},
  1227. {"LINMOD Mux", "Left and Right", "Right Receiver Mixer"},
  1228. {"LINMOD Mux", "Left Only", "Left Receiver Mixer"},
  1229. {"RCV Right Out", NULL, "LINMOD Mux"},
  1230. {"HPL", NULL, "HP Left Out"},
  1231. {"HPR", NULL, "HP Right Out"},
  1232. {"SPKL", NULL, "SPK Left Out"},
  1233. {"SPKR", NULL, "SPK Right Out"},
  1234. {"RCVL", NULL, "RCV Left Out"},
  1235. {"RCVR", NULL, "RCV Right Out"},
  1236. };
  1237. static const struct snd_soc_dapm_route max98091_dapm_routes[] = {
  1238. /* DMIC inputs */
  1239. {"DMIC3", NULL, "DMIC3_ENA"},
  1240. {"DMIC4", NULL, "DMIC4_ENA"},
  1241. {"DMIC3", NULL, "AHPF"},
  1242. {"DMIC4", NULL, "AHPF"},
  1243. };
  1244. static int max98090_add_widgets(struct snd_soc_codec *codec)
  1245. {
  1246. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1247. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1248. snd_soc_add_codec_controls(codec, max98090_snd_controls,
  1249. ARRAY_SIZE(max98090_snd_controls));
  1250. if (max98090->devtype == MAX98091) {
  1251. snd_soc_add_codec_controls(codec, max98091_snd_controls,
  1252. ARRAY_SIZE(max98091_snd_controls));
  1253. }
  1254. snd_soc_dapm_new_controls(dapm, max98090_dapm_widgets,
  1255. ARRAY_SIZE(max98090_dapm_widgets));
  1256. snd_soc_dapm_add_routes(dapm, max98090_dapm_routes,
  1257. ARRAY_SIZE(max98090_dapm_routes));
  1258. if (max98090->devtype == MAX98091) {
  1259. snd_soc_dapm_new_controls(dapm, max98091_dapm_widgets,
  1260. ARRAY_SIZE(max98091_dapm_widgets));
  1261. snd_soc_dapm_add_routes(dapm, max98091_dapm_routes,
  1262. ARRAY_SIZE(max98091_dapm_routes));
  1263. }
  1264. return 0;
  1265. }
  1266. static const int pclk_rates[] = {
  1267. 12000000, 12000000, 13000000, 13000000,
  1268. 16000000, 16000000, 19200000, 19200000
  1269. };
  1270. static const int lrclk_rates[] = {
  1271. 8000, 16000, 8000, 16000,
  1272. 8000, 16000, 8000, 16000
  1273. };
  1274. static const int user_pclk_rates[] = {
  1275. 13000000, 13000000
  1276. };
  1277. static const int user_lrclk_rates[] = {
  1278. 44100, 48000
  1279. };
  1280. static const unsigned long long ni_value[] = {
  1281. 3528, 768
  1282. };
  1283. static const unsigned long long mi_value[] = {
  1284. 8125, 1625
  1285. };
  1286. static void max98090_configure_bclk(struct snd_soc_codec *codec)
  1287. {
  1288. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1289. unsigned long long ni;
  1290. int i;
  1291. if (!max98090->sysclk) {
  1292. dev_err(codec->dev, "No SYSCLK configured\n");
  1293. return;
  1294. }
  1295. if (!max98090->bclk || !max98090->lrclk) {
  1296. dev_err(codec->dev, "No audio clocks configured\n");
  1297. return;
  1298. }
  1299. /* Skip configuration when operating as slave */
  1300. if (!(snd_soc_read(codec, M98090_REG_MASTER_MODE) &
  1301. M98090_MAS_MASK)) {
  1302. return;
  1303. }
  1304. /* Check for supported PCLK to LRCLK ratios */
  1305. for (i = 0; i < ARRAY_SIZE(pclk_rates); i++) {
  1306. if ((pclk_rates[i] == max98090->sysclk) &&
  1307. (lrclk_rates[i] == max98090->lrclk)) {
  1308. dev_dbg(codec->dev,
  1309. "Found supported PCLK to LRCLK rates 0x%x\n",
  1310. i + 0x8);
  1311. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1312. M98090_FREQ_MASK,
  1313. (i + 0x8) << M98090_FREQ_SHIFT);
  1314. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1315. M98090_USE_M1_MASK, 0);
  1316. return;
  1317. }
  1318. }
  1319. /* Check for user calculated MI and NI ratios */
  1320. for (i = 0; i < ARRAY_SIZE(user_pclk_rates); i++) {
  1321. if ((user_pclk_rates[i] == max98090->sysclk) &&
  1322. (user_lrclk_rates[i] == max98090->lrclk)) {
  1323. dev_dbg(codec->dev,
  1324. "Found user supported PCLK to LRCLK rates\n");
  1325. dev_dbg(codec->dev, "i %d ni %lld mi %lld\n",
  1326. i, ni_value[i], mi_value[i]);
  1327. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1328. M98090_FREQ_MASK, 0);
  1329. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1330. M98090_USE_M1_MASK,
  1331. 1 << M98090_USE_M1_SHIFT);
  1332. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
  1333. (ni_value[i] >> 8) & 0x7F);
  1334. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB,
  1335. ni_value[i] & 0xFF);
  1336. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_MSB,
  1337. (mi_value[i] >> 8) & 0x7F);
  1338. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_LSB,
  1339. mi_value[i] & 0xFF);
  1340. return;
  1341. }
  1342. }
  1343. /*
  1344. * Calculate based on MI = 65536 (not as good as either method above)
  1345. */
  1346. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1347. M98090_FREQ_MASK, 0);
  1348. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1349. M98090_USE_M1_MASK, 0);
  1350. /*
  1351. * Configure NI when operating as master
  1352. * Note: There is a small, but significant audio quality improvement
  1353. * by calculating ni and mi.
  1354. */
  1355. ni = 65536ULL * (max98090->lrclk < 50000 ? 96ULL : 48ULL)
  1356. * (unsigned long long int)max98090->lrclk;
  1357. do_div(ni, (unsigned long long int)max98090->sysclk);
  1358. dev_info(codec->dev, "No better method found\n");
  1359. dev_info(codec->dev, "Calculating ni %lld with mi 65536\n", ni);
  1360. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
  1361. (ni >> 8) & 0x7F);
  1362. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB, ni & 0xFF);
  1363. }
  1364. static int max98090_dai_set_fmt(struct snd_soc_dai *codec_dai,
  1365. unsigned int fmt)
  1366. {
  1367. struct snd_soc_codec *codec = codec_dai->codec;
  1368. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1369. struct max98090_cdata *cdata;
  1370. u8 regval;
  1371. max98090->dai_fmt = fmt;
  1372. cdata = &max98090->dai[0];
  1373. if (fmt != cdata->fmt) {
  1374. cdata->fmt = fmt;
  1375. regval = 0;
  1376. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1377. case SND_SOC_DAIFMT_CBS_CFS:
  1378. /* Set to slave mode PLL - MAS mode off */
  1379. snd_soc_write(codec,
  1380. M98090_REG_CLOCK_RATIO_NI_MSB, 0x00);
  1381. snd_soc_write(codec,
  1382. M98090_REG_CLOCK_RATIO_NI_LSB, 0x00);
  1383. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1384. M98090_USE_M1_MASK, 0);
  1385. break;
  1386. case SND_SOC_DAIFMT_CBM_CFM:
  1387. /* Set to master mode */
  1388. if (max98090->tdm_slots == 4) {
  1389. /* TDM */
  1390. regval |= M98090_MAS_MASK |
  1391. M98090_BSEL_64;
  1392. } else if (max98090->tdm_slots == 3) {
  1393. /* TDM */
  1394. regval |= M98090_MAS_MASK |
  1395. M98090_BSEL_48;
  1396. } else {
  1397. /* Few TDM slots, or No TDM */
  1398. regval |= M98090_MAS_MASK |
  1399. M98090_BSEL_32;
  1400. }
  1401. break;
  1402. case SND_SOC_DAIFMT_CBS_CFM:
  1403. case SND_SOC_DAIFMT_CBM_CFS:
  1404. default:
  1405. dev_err(codec->dev, "DAI clock mode unsupported");
  1406. return -EINVAL;
  1407. }
  1408. snd_soc_write(codec, M98090_REG_MASTER_MODE, regval);
  1409. regval = 0;
  1410. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1411. case SND_SOC_DAIFMT_I2S:
  1412. regval |= M98090_DLY_MASK;
  1413. break;
  1414. case SND_SOC_DAIFMT_LEFT_J:
  1415. break;
  1416. case SND_SOC_DAIFMT_RIGHT_J:
  1417. regval |= M98090_RJ_MASK;
  1418. break;
  1419. case SND_SOC_DAIFMT_DSP_A:
  1420. /* Not supported mode */
  1421. default:
  1422. dev_err(codec->dev, "DAI format unsupported");
  1423. return -EINVAL;
  1424. }
  1425. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1426. case SND_SOC_DAIFMT_NB_NF:
  1427. break;
  1428. case SND_SOC_DAIFMT_NB_IF:
  1429. regval |= M98090_WCI_MASK;
  1430. break;
  1431. case SND_SOC_DAIFMT_IB_NF:
  1432. regval |= M98090_BCI_MASK;
  1433. break;
  1434. case SND_SOC_DAIFMT_IB_IF:
  1435. regval |= M98090_BCI_MASK|M98090_WCI_MASK;
  1436. break;
  1437. default:
  1438. dev_err(codec->dev, "DAI invert mode unsupported");
  1439. return -EINVAL;
  1440. }
  1441. /*
  1442. * This accommodates an inverted logic in the MAX98090 chip
  1443. * for Bit Clock Invert (BCI). The inverted logic is only
  1444. * seen for the case of TDM mode. The remaining cases have
  1445. * normal logic.
  1446. */
  1447. if (max98090->tdm_slots > 1) {
  1448. regval ^= M98090_BCI_MASK;
  1449. }
  1450. snd_soc_write(codec,
  1451. M98090_REG_INTERFACE_FORMAT, regval);
  1452. }
  1453. return 0;
  1454. }
  1455. static int max98090_set_tdm_slot(struct snd_soc_dai *codec_dai,
  1456. unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
  1457. {
  1458. struct snd_soc_codec *codec = codec_dai->codec;
  1459. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1460. struct max98090_cdata *cdata;
  1461. cdata = &max98090->dai[0];
  1462. if (slots < 0 || slots > 4)
  1463. return -EINVAL;
  1464. max98090->tdm_slots = slots;
  1465. max98090->tdm_width = slot_width;
  1466. if (max98090->tdm_slots > 1) {
  1467. /* SLOTL SLOTR SLOTDLY */
  1468. snd_soc_write(codec, M98090_REG_TDM_FORMAT,
  1469. 0 << M98090_TDM_SLOTL_SHIFT |
  1470. 1 << M98090_TDM_SLOTR_SHIFT |
  1471. 0 << M98090_TDM_SLOTDLY_SHIFT);
  1472. /* FSW TDM */
  1473. snd_soc_update_bits(codec, M98090_REG_TDM_CONTROL,
  1474. M98090_TDM_MASK,
  1475. M98090_TDM_MASK);
  1476. }
  1477. /*
  1478. * Normally advisable to set TDM first, but this permits either order
  1479. */
  1480. cdata->fmt = 0;
  1481. max98090_dai_set_fmt(codec_dai, max98090->dai_fmt);
  1482. return 0;
  1483. }
  1484. static int max98090_set_bias_level(struct snd_soc_codec *codec,
  1485. enum snd_soc_bias_level level)
  1486. {
  1487. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1488. int ret;
  1489. switch (level) {
  1490. case SND_SOC_BIAS_ON:
  1491. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1492. ret = regcache_sync(max98090->regmap);
  1493. if (ret != 0) {
  1494. dev_err(codec->dev,
  1495. "Failed to sync cache: %d\n", ret);
  1496. return ret;
  1497. }
  1498. }
  1499. if (max98090->jack_state == M98090_JACK_STATE_HEADSET) {
  1500. /*
  1501. * Set to normal bias level.
  1502. */
  1503. snd_soc_update_bits(codec, M98090_REG_MIC_BIAS_VOLTAGE,
  1504. M98090_MBVSEL_MASK, M98090_MBVSEL_2V8);
  1505. }
  1506. break;
  1507. case SND_SOC_BIAS_PREPARE:
  1508. break;
  1509. case SND_SOC_BIAS_STANDBY:
  1510. case SND_SOC_BIAS_OFF:
  1511. /* Set internal pull-up to lowest power mode */
  1512. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1513. M98090_JDWK_MASK, M98090_JDWK_MASK);
  1514. regcache_mark_dirty(max98090->regmap);
  1515. break;
  1516. }
  1517. codec->dapm.bias_level = level;
  1518. return 0;
  1519. }
  1520. static const int comp_pclk_rates[] = {
  1521. 11289600, 12288000, 12000000, 13000000, 19200000
  1522. };
  1523. static const int dmic_micclk[] = {
  1524. 2, 2, 2, 2, 4, 2
  1525. };
  1526. static const int comp_lrclk_rates[] = {
  1527. 8000, 16000, 32000, 44100, 48000, 96000
  1528. };
  1529. static const int dmic_comp[6][6] = {
  1530. {7, 8, 3, 3, 3, 3},
  1531. {7, 8, 3, 3, 3, 3},
  1532. {7, 8, 3, 3, 3, 3},
  1533. {7, 8, 3, 1, 1, 1},
  1534. {7, 8, 3, 1, 2, 2},
  1535. {7, 8, 3, 3, 3, 3}
  1536. };
  1537. static int max98090_dai_hw_params(struct snd_pcm_substream *substream,
  1538. struct snd_pcm_hw_params *params,
  1539. struct snd_soc_dai *dai)
  1540. {
  1541. struct snd_soc_codec *codec = dai->codec;
  1542. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1543. struct max98090_cdata *cdata;
  1544. int i, j;
  1545. cdata = &max98090->dai[0];
  1546. max98090->bclk = snd_soc_params_to_bclk(params);
  1547. if (params_channels(params) == 1)
  1548. max98090->bclk *= 2;
  1549. max98090->lrclk = params_rate(params);
  1550. switch (params_format(params)) {
  1551. case SNDRV_PCM_FORMAT_S16_LE:
  1552. snd_soc_update_bits(codec, M98090_REG_INTERFACE_FORMAT,
  1553. M98090_WS_MASK, 0);
  1554. break;
  1555. default:
  1556. return -EINVAL;
  1557. }
  1558. max98090_configure_bclk(codec);
  1559. cdata->rate = max98090->lrclk;
  1560. /* Update filter mode */
  1561. if (max98090->lrclk < 24000)
  1562. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1563. M98090_MODE_MASK, 0);
  1564. else
  1565. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1566. M98090_MODE_MASK, M98090_MODE_MASK);
  1567. /* Update sample rate mode */
  1568. if (max98090->lrclk < 50000)
  1569. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1570. M98090_DHF_MASK, 0);
  1571. else
  1572. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1573. M98090_DHF_MASK, M98090_DHF_MASK);
  1574. /* Check for supported PCLK to LRCLK ratios */
  1575. for (j = 0; j < ARRAY_SIZE(comp_pclk_rates); j++) {
  1576. if (comp_pclk_rates[j] == max98090->sysclk) {
  1577. break;
  1578. }
  1579. }
  1580. for (i = 0; i < ARRAY_SIZE(comp_lrclk_rates) - 1; i++) {
  1581. if (max98090->lrclk <= (comp_lrclk_rates[i] +
  1582. comp_lrclk_rates[i + 1]) / 2) {
  1583. break;
  1584. }
  1585. }
  1586. snd_soc_update_bits(codec, M98090_REG_DIGITAL_MIC_ENABLE,
  1587. M98090_MICCLK_MASK,
  1588. dmic_micclk[j] << M98090_MICCLK_SHIFT);
  1589. snd_soc_update_bits(codec, M98090_REG_DIGITAL_MIC_CONFIG,
  1590. M98090_DMIC_COMP_MASK,
  1591. dmic_comp[j][i] << M98090_DMIC_COMP_SHIFT);
  1592. return 0;
  1593. }
  1594. /*
  1595. * PLL / Sysclk
  1596. */
  1597. static int max98090_dai_set_sysclk(struct snd_soc_dai *dai,
  1598. int clk_id, unsigned int freq, int dir)
  1599. {
  1600. struct snd_soc_codec *codec = dai->codec;
  1601. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1602. /* Requested clock frequency is already setup */
  1603. if (freq == max98090->sysclk)
  1604. return 0;
  1605. /* Setup clocks for slave mode, and using the PLL
  1606. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1607. * 0x02 (when master clk is 20MHz to 40MHz)..
  1608. * 0x03 (when master clk is 40MHz to 60MHz)..
  1609. */
  1610. if ((freq >= 10000000) && (freq < 20000000)) {
  1611. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1612. M98090_PSCLK_DIV1);
  1613. } else if ((freq >= 20000000) && (freq < 40000000)) {
  1614. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1615. M98090_PSCLK_DIV2);
  1616. } else if ((freq >= 40000000) && (freq < 60000000)) {
  1617. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1618. M98090_PSCLK_DIV4);
  1619. } else {
  1620. dev_err(codec->dev, "Invalid master clock frequency\n");
  1621. return -EINVAL;
  1622. }
  1623. max98090->sysclk = freq;
  1624. max98090_configure_bclk(codec);
  1625. return 0;
  1626. }
  1627. static int max98090_dai_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1628. {
  1629. struct snd_soc_codec *codec = codec_dai->codec;
  1630. int regval;
  1631. regval = mute ? M98090_DVM_MASK : 0;
  1632. snd_soc_update_bits(codec, M98090_REG_DAI_PLAYBACK_LEVEL,
  1633. M98090_DVM_MASK, regval);
  1634. return 0;
  1635. }
  1636. static void max98090_jack_work(struct work_struct *work)
  1637. {
  1638. struct max98090_priv *max98090 = container_of(work,
  1639. struct max98090_priv,
  1640. jack_work.work);
  1641. struct snd_soc_codec *codec = max98090->codec;
  1642. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1643. int status = 0;
  1644. int reg;
  1645. /* Read a second time */
  1646. if (max98090->jack_state == M98090_JACK_STATE_NO_HEADSET) {
  1647. /* Strong pull up allows mic detection */
  1648. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1649. M98090_JDWK_MASK, 0);
  1650. msleep(50);
  1651. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1652. /* Weak pull up allows only insertion detection */
  1653. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1654. M98090_JDWK_MASK, M98090_JDWK_MASK);
  1655. } else {
  1656. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1657. }
  1658. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1659. switch (reg & (M98090_LSNS_MASK | M98090_JKSNS_MASK)) {
  1660. case M98090_LSNS_MASK | M98090_JKSNS_MASK:
  1661. dev_dbg(codec->dev, "No Headset Detected\n");
  1662. max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
  1663. status |= 0;
  1664. break;
  1665. case 0:
  1666. if (max98090->jack_state ==
  1667. M98090_JACK_STATE_HEADSET) {
  1668. dev_dbg(codec->dev,
  1669. "Headset Button Down Detected\n");
  1670. /*
  1671. * max98090_headset_button_event(codec)
  1672. * could be defined, then called here.
  1673. */
  1674. status |= SND_JACK_HEADSET;
  1675. status |= SND_JACK_BTN_0;
  1676. break;
  1677. }
  1678. /* Line is reported as Headphone */
  1679. /* Nokia Headset is reported as Headphone */
  1680. /* Mono Headphone is reported as Headphone */
  1681. dev_dbg(codec->dev, "Headphone Detected\n");
  1682. max98090->jack_state = M98090_JACK_STATE_HEADPHONE;
  1683. status |= SND_JACK_HEADPHONE;
  1684. break;
  1685. case M98090_JKSNS_MASK:
  1686. dev_dbg(codec->dev, "Headset Detected\n");
  1687. max98090->jack_state = M98090_JACK_STATE_HEADSET;
  1688. status |= SND_JACK_HEADSET;
  1689. break;
  1690. default:
  1691. dev_dbg(codec->dev, "Unrecognized Jack Status\n");
  1692. break;
  1693. }
  1694. snd_soc_jack_report(max98090->jack, status,
  1695. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1696. snd_soc_dapm_sync(dapm);
  1697. }
  1698. static irqreturn_t max98090_interrupt(int irq, void *data)
  1699. {
  1700. struct snd_soc_codec *codec = data;
  1701. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1702. int ret;
  1703. unsigned int mask;
  1704. unsigned int active;
  1705. dev_dbg(codec->dev, "***** max98090_interrupt *****\n");
  1706. ret = regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
  1707. if (ret != 0) {
  1708. dev_err(codec->dev,
  1709. "failed to read M98090_REG_INTERRUPT_S: %d\n",
  1710. ret);
  1711. return IRQ_NONE;
  1712. }
  1713. ret = regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &active);
  1714. if (ret != 0) {
  1715. dev_err(codec->dev,
  1716. "failed to read M98090_REG_DEVICE_STATUS: %d\n",
  1717. ret);
  1718. return IRQ_NONE;
  1719. }
  1720. dev_dbg(codec->dev, "active=0x%02x mask=0x%02x -> active=0x%02x\n",
  1721. active, mask, active & mask);
  1722. active &= mask;
  1723. if (!active)
  1724. return IRQ_NONE;
  1725. if (active & M98090_CLD_MASK) {
  1726. dev_err(codec->dev, "M98090_CLD_MASK\n");
  1727. }
  1728. if (active & M98090_SLD_MASK) {
  1729. dev_dbg(codec->dev, "M98090_SLD_MASK\n");
  1730. }
  1731. if (active & M98090_ULK_MASK) {
  1732. dev_err(codec->dev, "M98090_ULK_MASK\n");
  1733. }
  1734. if (active & M98090_JDET_MASK) {
  1735. dev_dbg(codec->dev, "M98090_JDET_MASK\n");
  1736. pm_wakeup_event(codec->dev, 100);
  1737. schedule_delayed_work(&max98090->jack_work,
  1738. msecs_to_jiffies(100));
  1739. }
  1740. if (active & M98090_DRCACT_MASK) {
  1741. dev_dbg(codec->dev, "M98090_DRCACT_MASK\n");
  1742. }
  1743. if (active & M98090_DRCCLP_MASK) {
  1744. dev_err(codec->dev, "M98090_DRCCLP_MASK\n");
  1745. }
  1746. return IRQ_HANDLED;
  1747. }
  1748. /**
  1749. * max98090_mic_detect - Enable microphone detection via the MAX98090 IRQ
  1750. *
  1751. * @codec: MAX98090 codec
  1752. * @jack: jack to report detection events on
  1753. *
  1754. * Enable microphone detection via IRQ on the MAX98090. If GPIOs are
  1755. * being used to bring out signals to the processor then only platform
  1756. * data configuration is needed for MAX98090 and processor GPIOs should
  1757. * be configured using snd_soc_jack_add_gpios() instead.
  1758. *
  1759. * If no jack is supplied detection will be disabled.
  1760. */
  1761. int max98090_mic_detect(struct snd_soc_codec *codec,
  1762. struct snd_soc_jack *jack)
  1763. {
  1764. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1765. dev_dbg(codec->dev, "max98090_mic_detect\n");
  1766. max98090->jack = jack;
  1767. if (jack) {
  1768. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1769. M98090_IJDET_MASK,
  1770. 1 << M98090_IJDET_SHIFT);
  1771. } else {
  1772. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1773. M98090_IJDET_MASK,
  1774. 0);
  1775. }
  1776. /* Send an initial empty report */
  1777. snd_soc_jack_report(max98090->jack, 0,
  1778. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1779. schedule_delayed_work(&max98090->jack_work,
  1780. msecs_to_jiffies(100));
  1781. return 0;
  1782. }
  1783. EXPORT_SYMBOL_GPL(max98090_mic_detect);
  1784. #define MAX98090_RATES SNDRV_PCM_RATE_8000_96000
  1785. #define MAX98090_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1786. static struct snd_soc_dai_ops max98090_dai_ops = {
  1787. .set_sysclk = max98090_dai_set_sysclk,
  1788. .set_fmt = max98090_dai_set_fmt,
  1789. .set_tdm_slot = max98090_set_tdm_slot,
  1790. .hw_params = max98090_dai_hw_params,
  1791. .digital_mute = max98090_dai_digital_mute,
  1792. };
  1793. static struct snd_soc_dai_driver max98090_dai[] = {
  1794. {
  1795. .name = "HiFi",
  1796. .playback = {
  1797. .stream_name = "HiFi Playback",
  1798. .channels_min = 2,
  1799. .channels_max = 2,
  1800. .rates = MAX98090_RATES,
  1801. .formats = MAX98090_FORMATS,
  1802. },
  1803. .capture = {
  1804. .stream_name = "HiFi Capture",
  1805. .channels_min = 1,
  1806. .channels_max = 2,
  1807. .rates = MAX98090_RATES,
  1808. .formats = MAX98090_FORMATS,
  1809. },
  1810. .ops = &max98090_dai_ops,
  1811. }
  1812. };
  1813. static void max98090_handle_pdata(struct snd_soc_codec *codec)
  1814. {
  1815. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1816. struct max98090_pdata *pdata = max98090->pdata;
  1817. if (!pdata) {
  1818. dev_err(codec->dev, "No platform data\n");
  1819. return;
  1820. }
  1821. }
  1822. static int max98090_probe(struct snd_soc_codec *codec)
  1823. {
  1824. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1825. struct max98090_cdata *cdata;
  1826. int ret = 0;
  1827. dev_dbg(codec->dev, "max98090_probe\n");
  1828. max98090->codec = codec;
  1829. codec->control_data = max98090->regmap;
  1830. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1831. if (ret != 0) {
  1832. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1833. return ret;
  1834. }
  1835. /* Reset the codec, the DSP core, and disable all interrupts */
  1836. max98090_reset(max98090);
  1837. /* Initialize private data */
  1838. max98090->sysclk = (unsigned)-1;
  1839. cdata = &max98090->dai[0];
  1840. cdata->rate = (unsigned)-1;
  1841. cdata->fmt = (unsigned)-1;
  1842. max98090->lin_state = 0;
  1843. max98090->pa1en = 0;
  1844. max98090->pa2en = 0;
  1845. max98090->extmic_mux = 0;
  1846. ret = snd_soc_read(codec, M98090_REG_REVISION_ID);
  1847. if (ret < 0) {
  1848. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1849. ret);
  1850. goto err_access;
  1851. }
  1852. if ((ret >= M98090_REVA) && (ret <= M98090_REVA + 0x0f)) {
  1853. max98090->devtype = MAX98090;
  1854. dev_info(codec->dev, "MAX98090 REVID=0x%02x\n", ret);
  1855. } else if ((ret >= M98091_REVA) && (ret <= M98091_REVA + 0x0f)) {
  1856. max98090->devtype = MAX98091;
  1857. dev_info(codec->dev, "MAX98091 REVID=0x%02x\n", ret);
  1858. } else {
  1859. max98090->devtype = MAX98090;
  1860. dev_err(codec->dev, "Unrecognized revision 0x%02x\n", ret);
  1861. }
  1862. max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
  1863. INIT_DELAYED_WORK(&max98090->jack_work, max98090_jack_work);
  1864. /* Enable jack detection */
  1865. snd_soc_write(codec, M98090_REG_JACK_DETECT,
  1866. M98090_JDETEN_MASK | M98090_JDEB_25MS);
  1867. /* Register for interrupts */
  1868. dev_dbg(codec->dev, "irq = %d\n", max98090->irq);
  1869. ret = request_threaded_irq(max98090->irq, NULL,
  1870. max98090_interrupt, IRQF_TRIGGER_FALLING,
  1871. "max98090_interrupt", codec);
  1872. if (ret < 0) {
  1873. dev_err(codec->dev, "request_irq failed: %d\n",
  1874. ret);
  1875. }
  1876. /*
  1877. * Clear any old interrupts.
  1878. * An old interrupt ocurring prior to installing the ISR
  1879. * can keep a new interrupt from generating a trigger.
  1880. */
  1881. snd_soc_read(codec, M98090_REG_DEVICE_STATUS);
  1882. /* High Performance is default */
  1883. snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
  1884. M98090_DACHP_MASK,
  1885. 1 << M98090_DACHP_SHIFT);
  1886. snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
  1887. M98090_PERFMODE_MASK,
  1888. 0 << M98090_PERFMODE_SHIFT);
  1889. snd_soc_update_bits(codec, M98090_REG_ADC_CONTROL,
  1890. M98090_ADCHP_MASK,
  1891. 1 << M98090_ADCHP_SHIFT);
  1892. /* Turn on VCM bandgap reference */
  1893. snd_soc_write(codec, M98090_REG_BIAS_CONTROL,
  1894. M98090_VCM_MODE_MASK);
  1895. max98090_handle_pdata(codec);
  1896. max98090_add_widgets(codec);
  1897. err_access:
  1898. return ret;
  1899. }
  1900. static int max98090_remove(struct snd_soc_codec *codec)
  1901. {
  1902. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1903. cancel_delayed_work_sync(&max98090->jack_work);
  1904. return 0;
  1905. }
  1906. static struct snd_soc_codec_driver soc_codec_dev_max98090 = {
  1907. .probe = max98090_probe,
  1908. .remove = max98090_remove,
  1909. .set_bias_level = max98090_set_bias_level,
  1910. };
  1911. static const struct regmap_config max98090_regmap = {
  1912. .reg_bits = 8,
  1913. .val_bits = 8,
  1914. .max_register = MAX98090_MAX_REGISTER,
  1915. .reg_defaults = max98090_reg,
  1916. .num_reg_defaults = ARRAY_SIZE(max98090_reg),
  1917. .volatile_reg = max98090_volatile_register,
  1918. .readable_reg = max98090_readable_register,
  1919. .cache_type = REGCACHE_RBTREE,
  1920. };
  1921. static int max98090_i2c_probe(struct i2c_client *i2c,
  1922. const struct i2c_device_id *id)
  1923. {
  1924. struct max98090_priv *max98090;
  1925. int ret;
  1926. pr_debug("max98090_i2c_probe\n");
  1927. max98090 = devm_kzalloc(&i2c->dev, sizeof(struct max98090_priv),
  1928. GFP_KERNEL);
  1929. if (max98090 == NULL)
  1930. return -ENOMEM;
  1931. max98090->devtype = id->driver_data;
  1932. i2c_set_clientdata(i2c, max98090);
  1933. max98090->control_data = i2c;
  1934. max98090->pdata = i2c->dev.platform_data;
  1935. max98090->irq = i2c->irq;
  1936. max98090->regmap = devm_regmap_init_i2c(i2c, &max98090_regmap);
  1937. if (IS_ERR(max98090->regmap)) {
  1938. ret = PTR_ERR(max98090->regmap);
  1939. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  1940. goto err_enable;
  1941. }
  1942. ret = snd_soc_register_codec(&i2c->dev,
  1943. &soc_codec_dev_max98090, max98090_dai,
  1944. ARRAY_SIZE(max98090_dai));
  1945. err_enable:
  1946. return ret;
  1947. }
  1948. static int max98090_i2c_remove(struct i2c_client *client)
  1949. {
  1950. snd_soc_unregister_codec(&client->dev);
  1951. return 0;
  1952. }
  1953. static int max98090_runtime_resume(struct device *dev)
  1954. {
  1955. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  1956. regcache_cache_only(max98090->regmap, false);
  1957. regcache_sync(max98090->regmap);
  1958. return 0;
  1959. }
  1960. static int max98090_runtime_suspend(struct device *dev)
  1961. {
  1962. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  1963. regcache_cache_only(max98090->regmap, true);
  1964. return 0;
  1965. }
  1966. static struct dev_pm_ops max98090_pm = {
  1967. SET_RUNTIME_PM_OPS(max98090_runtime_suspend,
  1968. max98090_runtime_resume, NULL)
  1969. };
  1970. static const struct i2c_device_id max98090_i2c_id[] = {
  1971. { "max98090", MAX98090 },
  1972. { }
  1973. };
  1974. MODULE_DEVICE_TABLE(i2c, max98090_i2c_id);
  1975. static struct i2c_driver max98090_i2c_driver = {
  1976. .driver = {
  1977. .name = "max98090",
  1978. .owner = THIS_MODULE,
  1979. .pm = &max98090_pm,
  1980. },
  1981. .probe = max98090_i2c_probe,
  1982. .remove = max98090_i2c_remove,
  1983. .id_table = max98090_i2c_id,
  1984. };
  1985. module_i2c_driver(max98090_i2c_driver);
  1986. MODULE_DESCRIPTION("ALSA SoC MAX98090 driver");
  1987. MODULE_AUTHOR("Peter Hsiang, Jesse Marroqin, Jerry Wong");
  1988. MODULE_LICENSE("GPL");