radeon_atombios.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id,
  38. uint32_t supported_device);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. bool linkb, uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd);
  49. /* from radeon_legacy_encoder.c */
  50. extern void
  51. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id,
  52. uint32_t supported_device);
  53. union atom_supported_devices {
  54. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  55. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  57. };
  58. static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  59. uint8_t id)
  60. {
  61. struct atom_context *ctx = rdev->mode_info.atom_context;
  62. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  63. struct radeon_i2c_bus_rec i2c;
  64. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  65. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  66. uint16_t data_offset, size;
  67. int i, num_indices;
  68. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  69. i2c.valid = false;
  70. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  71. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  72. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  73. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  74. for (i = 0; i < num_indices; i++) {
  75. gpio = &i2c_info->asGPIO_Info[i];
  76. if (gpio->sucI2cId.ucAccess == id) {
  77. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  78. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  79. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  80. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  81. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  82. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  83. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  84. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  85. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  86. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  87. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  88. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  89. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  90. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  91. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  92. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  93. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  94. i2c.hw_capable = true;
  95. else
  96. i2c.hw_capable = false;
  97. if (gpio->sucI2cId.ucAccess == 0xa0)
  98. i2c.mm_i2c = true;
  99. else
  100. i2c.mm_i2c = false;
  101. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  102. i2c.valid = true;
  103. break;
  104. }
  105. }
  106. }
  107. return i2c;
  108. }
  109. static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  110. u8 id)
  111. {
  112. struct atom_context *ctx = rdev->mode_info.atom_context;
  113. struct radeon_gpio_rec gpio;
  114. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  115. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  116. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  117. u16 data_offset, size;
  118. int i, num_indices;
  119. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  120. gpio.valid = false;
  121. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  122. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  123. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  124. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  125. for (i = 0; i < num_indices; i++) {
  126. pin = &gpio_info->asGPIO_Pin[i];
  127. if (id == pin->ucGPIO_ID) {
  128. gpio.id = pin->ucGPIO_ID;
  129. gpio.reg = pin->usGpioPin_AIndex * 4;
  130. gpio.mask = (1 << pin->ucGpioPinBitShift);
  131. gpio.valid = true;
  132. break;
  133. }
  134. }
  135. }
  136. return gpio;
  137. }
  138. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  139. struct radeon_gpio_rec *gpio)
  140. {
  141. struct radeon_hpd hpd;
  142. u32 reg;
  143. if (ASIC_IS_DCE4(rdev))
  144. reg = EVERGREEN_DC_GPIO_HPD_A;
  145. else
  146. reg = AVIVO_DC_GPIO_HPD_A;
  147. hpd.gpio = *gpio;
  148. if (gpio->reg == reg) {
  149. switch(gpio->mask) {
  150. case (1 << 0):
  151. hpd.hpd = RADEON_HPD_1;
  152. break;
  153. case (1 << 8):
  154. hpd.hpd = RADEON_HPD_2;
  155. break;
  156. case (1 << 16):
  157. hpd.hpd = RADEON_HPD_3;
  158. break;
  159. case (1 << 24):
  160. hpd.hpd = RADEON_HPD_4;
  161. break;
  162. case (1 << 26):
  163. hpd.hpd = RADEON_HPD_5;
  164. break;
  165. case (1 << 28):
  166. hpd.hpd = RADEON_HPD_6;
  167. break;
  168. default:
  169. hpd.hpd = RADEON_HPD_NONE;
  170. break;
  171. }
  172. } else
  173. hpd.hpd = RADEON_HPD_NONE;
  174. return hpd;
  175. }
  176. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  177. uint32_t supported_device,
  178. int *connector_type,
  179. struct radeon_i2c_bus_rec *i2c_bus,
  180. uint16_t *line_mux,
  181. struct radeon_hpd *hpd)
  182. {
  183. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  184. if ((dev->pdev->device == 0x791e) &&
  185. (dev->pdev->subsystem_vendor == 0x1043) &&
  186. (dev->pdev->subsystem_device == 0x826d)) {
  187. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  188. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  189. *connector_type = DRM_MODE_CONNECTOR_DVID;
  190. }
  191. /* Asrock RS600 board lists the DVI port as HDMI */
  192. if ((dev->pdev->device == 0x7941) &&
  193. (dev->pdev->subsystem_vendor == 0x1849) &&
  194. (dev->pdev->subsystem_device == 0x7941)) {
  195. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  196. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  197. *connector_type = DRM_MODE_CONNECTOR_DVID;
  198. }
  199. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  200. if ((dev->pdev->device == 0x7941) &&
  201. (dev->pdev->subsystem_vendor == 0x147b) &&
  202. (dev->pdev->subsystem_device == 0x2412)) {
  203. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  204. return false;
  205. }
  206. /* Falcon NW laptop lists vga ddc line for LVDS */
  207. if ((dev->pdev->device == 0x5653) &&
  208. (dev->pdev->subsystem_vendor == 0x1462) &&
  209. (dev->pdev->subsystem_device == 0x0291)) {
  210. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  211. i2c_bus->valid = false;
  212. *line_mux = 53;
  213. }
  214. }
  215. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  216. if ((dev->pdev->device == 0x7146) &&
  217. (dev->pdev->subsystem_vendor == 0x17af) &&
  218. (dev->pdev->subsystem_device == 0x2058)) {
  219. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  220. return false;
  221. }
  222. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  223. if ((dev->pdev->device == 0x7142) &&
  224. (dev->pdev->subsystem_vendor == 0x1458) &&
  225. (dev->pdev->subsystem_device == 0x2134)) {
  226. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  227. return false;
  228. }
  229. /* Funky macbooks */
  230. if ((dev->pdev->device == 0x71C5) &&
  231. (dev->pdev->subsystem_vendor == 0x106b) &&
  232. (dev->pdev->subsystem_device == 0x0080)) {
  233. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  234. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  235. return false;
  236. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  237. *line_mux = 0x90;
  238. }
  239. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  240. if ((dev->pdev->device == 0x9598) &&
  241. (dev->pdev->subsystem_vendor == 0x1043) &&
  242. (dev->pdev->subsystem_device == 0x01da)) {
  243. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  244. *connector_type = DRM_MODE_CONNECTOR_DVII;
  245. }
  246. }
  247. /* ASUS HD 3450 board lists the DVI port as HDMI */
  248. if ((dev->pdev->device == 0x95C5) &&
  249. (dev->pdev->subsystem_vendor == 0x1043) &&
  250. (dev->pdev->subsystem_device == 0x01e2)) {
  251. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  252. *connector_type = DRM_MODE_CONNECTOR_DVII;
  253. }
  254. }
  255. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  256. * HDMI + VGA reporting as HDMI
  257. */
  258. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  259. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  260. *connector_type = DRM_MODE_CONNECTOR_VGA;
  261. *line_mux = 0;
  262. }
  263. }
  264. /* Acer laptop reports DVI-D as DVI-I */
  265. if ((dev->pdev->device == 0x95c4) &&
  266. (dev->pdev->subsystem_vendor == 0x1025) &&
  267. (dev->pdev->subsystem_device == 0x013c)) {
  268. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  269. (supported_device == ATOM_DEVICE_DFP1_SUPPORT))
  270. *connector_type = DRM_MODE_CONNECTOR_DVID;
  271. }
  272. /* XFX Pine Group device rv730 reports no VGA DDC lines
  273. * even though they are wired up to record 0x93
  274. */
  275. if ((dev->pdev->device == 0x9498) &&
  276. (dev->pdev->subsystem_vendor == 0x1682) &&
  277. (dev->pdev->subsystem_device == 0x2452)) {
  278. struct radeon_device *rdev = dev->dev_private;
  279. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  280. }
  281. return true;
  282. }
  283. const int supported_devices_connector_convert[] = {
  284. DRM_MODE_CONNECTOR_Unknown,
  285. DRM_MODE_CONNECTOR_VGA,
  286. DRM_MODE_CONNECTOR_DVII,
  287. DRM_MODE_CONNECTOR_DVID,
  288. DRM_MODE_CONNECTOR_DVIA,
  289. DRM_MODE_CONNECTOR_SVIDEO,
  290. DRM_MODE_CONNECTOR_Composite,
  291. DRM_MODE_CONNECTOR_LVDS,
  292. DRM_MODE_CONNECTOR_Unknown,
  293. DRM_MODE_CONNECTOR_Unknown,
  294. DRM_MODE_CONNECTOR_HDMIA,
  295. DRM_MODE_CONNECTOR_HDMIB,
  296. DRM_MODE_CONNECTOR_Unknown,
  297. DRM_MODE_CONNECTOR_Unknown,
  298. DRM_MODE_CONNECTOR_9PinDIN,
  299. DRM_MODE_CONNECTOR_DisplayPort
  300. };
  301. const uint16_t supported_devices_connector_object_id_convert[] = {
  302. CONNECTOR_OBJECT_ID_NONE,
  303. CONNECTOR_OBJECT_ID_VGA,
  304. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  305. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  306. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  307. CONNECTOR_OBJECT_ID_COMPOSITE,
  308. CONNECTOR_OBJECT_ID_SVIDEO,
  309. CONNECTOR_OBJECT_ID_LVDS,
  310. CONNECTOR_OBJECT_ID_9PIN_DIN,
  311. CONNECTOR_OBJECT_ID_9PIN_DIN,
  312. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  313. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  314. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  315. CONNECTOR_OBJECT_ID_SVIDEO
  316. };
  317. const int object_connector_convert[] = {
  318. DRM_MODE_CONNECTOR_Unknown,
  319. DRM_MODE_CONNECTOR_DVII,
  320. DRM_MODE_CONNECTOR_DVII,
  321. DRM_MODE_CONNECTOR_DVID,
  322. DRM_MODE_CONNECTOR_DVID,
  323. DRM_MODE_CONNECTOR_VGA,
  324. DRM_MODE_CONNECTOR_Composite,
  325. DRM_MODE_CONNECTOR_SVIDEO,
  326. DRM_MODE_CONNECTOR_Unknown,
  327. DRM_MODE_CONNECTOR_Unknown,
  328. DRM_MODE_CONNECTOR_9PinDIN,
  329. DRM_MODE_CONNECTOR_Unknown,
  330. DRM_MODE_CONNECTOR_HDMIA,
  331. DRM_MODE_CONNECTOR_HDMIB,
  332. DRM_MODE_CONNECTOR_LVDS,
  333. DRM_MODE_CONNECTOR_9PinDIN,
  334. DRM_MODE_CONNECTOR_Unknown,
  335. DRM_MODE_CONNECTOR_Unknown,
  336. DRM_MODE_CONNECTOR_Unknown,
  337. DRM_MODE_CONNECTOR_DisplayPort,
  338. DRM_MODE_CONNECTOR_eDP,
  339. DRM_MODE_CONNECTOR_Unknown
  340. };
  341. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  342. {
  343. struct radeon_device *rdev = dev->dev_private;
  344. struct radeon_mode_info *mode_info = &rdev->mode_info;
  345. struct atom_context *ctx = mode_info->atom_context;
  346. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  347. u16 size, data_offset;
  348. u8 frev, crev;
  349. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  350. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  351. ATOM_OBJECT_HEADER *obj_header;
  352. int i, j, path_size, device_support;
  353. int connector_type;
  354. u16 igp_lane_info, conn_id, connector_object_id;
  355. bool linkb;
  356. struct radeon_i2c_bus_rec ddc_bus;
  357. struct radeon_gpio_rec gpio;
  358. struct radeon_hpd hpd;
  359. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  360. return false;
  361. if (crev < 2)
  362. return false;
  363. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  364. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  365. (ctx->bios + data_offset +
  366. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  367. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  368. (ctx->bios + data_offset +
  369. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  370. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  371. path_size = 0;
  372. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  373. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  374. ATOM_DISPLAY_OBJECT_PATH *path;
  375. addr += path_size;
  376. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  377. path_size += le16_to_cpu(path->usSize);
  378. linkb = false;
  379. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  380. uint8_t con_obj_id, con_obj_num, con_obj_type;
  381. con_obj_id =
  382. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  383. >> OBJECT_ID_SHIFT;
  384. con_obj_num =
  385. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  386. >> ENUM_ID_SHIFT;
  387. con_obj_type =
  388. (le16_to_cpu(path->usConnObjectId) &
  389. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  390. /* TODO CV support */
  391. if (le16_to_cpu(path->usDeviceTag) ==
  392. ATOM_DEVICE_CV_SUPPORT)
  393. continue;
  394. /* IGP chips */
  395. if ((rdev->flags & RADEON_IS_IGP) &&
  396. (con_obj_id ==
  397. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  398. uint16_t igp_offset = 0;
  399. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  400. index =
  401. GetIndexIntoMasterTable(DATA,
  402. IntegratedSystemInfo);
  403. if (atom_parse_data_header(ctx, index, &size, &frev,
  404. &crev, &igp_offset)) {
  405. if (crev >= 2) {
  406. igp_obj =
  407. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  408. *) (ctx->bios + igp_offset);
  409. if (igp_obj) {
  410. uint32_t slot_config, ct;
  411. if (con_obj_num == 1)
  412. slot_config =
  413. igp_obj->
  414. ulDDISlot1Config;
  415. else
  416. slot_config =
  417. igp_obj->
  418. ulDDISlot2Config;
  419. ct = (slot_config >> 16) & 0xff;
  420. connector_type =
  421. object_connector_convert
  422. [ct];
  423. connector_object_id = ct;
  424. igp_lane_info =
  425. slot_config & 0xffff;
  426. } else
  427. continue;
  428. } else
  429. continue;
  430. } else {
  431. igp_lane_info = 0;
  432. connector_type =
  433. object_connector_convert[con_obj_id];
  434. connector_object_id = con_obj_id;
  435. }
  436. } else {
  437. igp_lane_info = 0;
  438. connector_type =
  439. object_connector_convert[con_obj_id];
  440. connector_object_id = con_obj_id;
  441. }
  442. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  443. continue;
  444. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2);
  445. j++) {
  446. uint8_t enc_obj_id, enc_obj_num, enc_obj_type;
  447. enc_obj_id =
  448. (le16_to_cpu(path->usGraphicObjIds[j]) &
  449. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  450. enc_obj_num =
  451. (le16_to_cpu(path->usGraphicObjIds[j]) &
  452. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  453. enc_obj_type =
  454. (le16_to_cpu(path->usGraphicObjIds[j]) &
  455. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  456. /* FIXME: add support for router objects */
  457. if (enc_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  458. if (enc_obj_num == 2)
  459. linkb = true;
  460. else
  461. linkb = false;
  462. radeon_add_atom_encoder(dev,
  463. enc_obj_id,
  464. le16_to_cpu
  465. (path->
  466. usDeviceTag));
  467. }
  468. }
  469. /* look up gpio for ddc, hpd */
  470. ddc_bus.valid = false;
  471. hpd.hpd = RADEON_HPD_NONE;
  472. if ((le16_to_cpu(path->usDeviceTag) &
  473. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  474. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  475. if (le16_to_cpu(path->usConnObjectId) ==
  476. le16_to_cpu(con_obj->asObjects[j].
  477. usObjectID)) {
  478. ATOM_COMMON_RECORD_HEADER
  479. *record =
  480. (ATOM_COMMON_RECORD_HEADER
  481. *)
  482. (ctx->bios + data_offset +
  483. le16_to_cpu(con_obj->
  484. asObjects[j].
  485. usRecordOffset));
  486. ATOM_I2C_RECORD *i2c_record;
  487. ATOM_HPD_INT_RECORD *hpd_record;
  488. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  489. while (record->ucRecordType > 0
  490. && record->
  491. ucRecordType <=
  492. ATOM_MAX_OBJECT_RECORD_NUMBER) {
  493. switch (record->ucRecordType) {
  494. case ATOM_I2C_RECORD_TYPE:
  495. i2c_record =
  496. (ATOM_I2C_RECORD *)
  497. record;
  498. i2c_config =
  499. (ATOM_I2C_ID_CONFIG_ACCESS *)
  500. &i2c_record->sucI2cId;
  501. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  502. i2c_config->
  503. ucAccess);
  504. break;
  505. case ATOM_HPD_INT_RECORD_TYPE:
  506. hpd_record =
  507. (ATOM_HPD_INT_RECORD *)
  508. record;
  509. gpio = radeon_lookup_gpio(rdev,
  510. hpd_record->ucHPDIntGPIOID);
  511. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  512. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  513. break;
  514. }
  515. record =
  516. (ATOM_COMMON_RECORD_HEADER
  517. *) ((char *)record
  518. +
  519. record->
  520. ucRecordSize);
  521. }
  522. break;
  523. }
  524. }
  525. }
  526. /* needed for aux chan transactions */
  527. ddc_bus.hpd = hpd.hpd;
  528. conn_id = le16_to_cpu(path->usConnObjectId);
  529. if (!radeon_atom_apply_quirks
  530. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  531. &ddc_bus, &conn_id, &hpd))
  532. continue;
  533. radeon_add_atom_connector(dev,
  534. conn_id,
  535. le16_to_cpu(path->
  536. usDeviceTag),
  537. connector_type, &ddc_bus,
  538. linkb, igp_lane_info,
  539. connector_object_id,
  540. &hpd);
  541. }
  542. }
  543. radeon_link_encoder_connector(dev);
  544. return true;
  545. }
  546. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  547. int connector_type,
  548. uint16_t devices)
  549. {
  550. struct radeon_device *rdev = dev->dev_private;
  551. if (rdev->flags & RADEON_IS_IGP) {
  552. return supported_devices_connector_object_id_convert
  553. [connector_type];
  554. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  555. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  556. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  557. struct radeon_mode_info *mode_info = &rdev->mode_info;
  558. struct atom_context *ctx = mode_info->atom_context;
  559. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  560. uint16_t size, data_offset;
  561. uint8_t frev, crev;
  562. ATOM_XTMDS_INFO *xtmds;
  563. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  564. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  565. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  566. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  567. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  568. else
  569. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  570. } else {
  571. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  572. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  573. else
  574. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  575. }
  576. } else
  577. return supported_devices_connector_object_id_convert
  578. [connector_type];
  579. } else {
  580. return supported_devices_connector_object_id_convert
  581. [connector_type];
  582. }
  583. }
  584. struct bios_connector {
  585. bool valid;
  586. uint16_t line_mux;
  587. uint16_t devices;
  588. int connector_type;
  589. struct radeon_i2c_bus_rec ddc_bus;
  590. struct radeon_hpd hpd;
  591. };
  592. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  593. drm_device
  594. *dev)
  595. {
  596. struct radeon_device *rdev = dev->dev_private;
  597. struct radeon_mode_info *mode_info = &rdev->mode_info;
  598. struct atom_context *ctx = mode_info->atom_context;
  599. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  600. uint16_t size, data_offset;
  601. uint8_t frev, crev;
  602. uint16_t device_support;
  603. uint8_t dac;
  604. union atom_supported_devices *supported_devices;
  605. int i, j, max_device;
  606. struct bios_connector *bios_connectors;
  607. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  608. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  609. if (!bios_connectors)
  610. return false;
  611. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  612. &data_offset)) {
  613. kfree(bios_connectors);
  614. return false;
  615. }
  616. supported_devices =
  617. (union atom_supported_devices *)(ctx->bios + data_offset);
  618. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  619. if (frev > 1)
  620. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  621. else
  622. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  623. for (i = 0; i < max_device; i++) {
  624. ATOM_CONNECTOR_INFO_I2C ci =
  625. supported_devices->info.asConnInfo[i];
  626. bios_connectors[i].valid = false;
  627. if (!(device_support & (1 << i))) {
  628. continue;
  629. }
  630. if (i == ATOM_DEVICE_CV_INDEX) {
  631. DRM_DEBUG("Skipping Component Video\n");
  632. continue;
  633. }
  634. bios_connectors[i].connector_type =
  635. supported_devices_connector_convert[ci.sucConnectorInfo.
  636. sbfAccess.
  637. bfConnectorType];
  638. if (bios_connectors[i].connector_type ==
  639. DRM_MODE_CONNECTOR_Unknown)
  640. continue;
  641. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  642. bios_connectors[i].line_mux =
  643. ci.sucI2cId.ucAccess;
  644. /* give tv unique connector ids */
  645. if (i == ATOM_DEVICE_TV1_INDEX) {
  646. bios_connectors[i].ddc_bus.valid = false;
  647. bios_connectors[i].line_mux = 50;
  648. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  649. bios_connectors[i].ddc_bus.valid = false;
  650. bios_connectors[i].line_mux = 51;
  651. } else if (i == ATOM_DEVICE_CV_INDEX) {
  652. bios_connectors[i].ddc_bus.valid = false;
  653. bios_connectors[i].line_mux = 52;
  654. } else
  655. bios_connectors[i].ddc_bus =
  656. radeon_lookup_i2c_gpio(rdev,
  657. bios_connectors[i].line_mux);
  658. if ((crev > 1) && (frev > 1)) {
  659. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  660. switch (isb) {
  661. case 0x4:
  662. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  663. break;
  664. case 0xa:
  665. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  666. break;
  667. default:
  668. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  669. break;
  670. }
  671. } else {
  672. if (i == ATOM_DEVICE_DFP1_INDEX)
  673. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  674. else if (i == ATOM_DEVICE_DFP2_INDEX)
  675. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  676. else
  677. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  678. }
  679. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  680. * shared with a DVI port, we'll pick up the DVI connector when we
  681. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  682. */
  683. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  684. bios_connectors[i].connector_type =
  685. DRM_MODE_CONNECTOR_VGA;
  686. if (!radeon_atom_apply_quirks
  687. (dev, (1 << i), &bios_connectors[i].connector_type,
  688. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  689. &bios_connectors[i].hpd))
  690. continue;
  691. bios_connectors[i].valid = true;
  692. bios_connectors[i].devices = (1 << i);
  693. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  694. radeon_add_atom_encoder(dev,
  695. radeon_get_encoder_id(dev,
  696. (1 << i),
  697. dac),
  698. (1 << i));
  699. else
  700. radeon_add_legacy_encoder(dev,
  701. radeon_get_encoder_id(dev,
  702. (1 << i),
  703. dac),
  704. (1 << i));
  705. }
  706. /* combine shared connectors */
  707. for (i = 0; i < max_device; i++) {
  708. if (bios_connectors[i].valid) {
  709. for (j = 0; j < max_device; j++) {
  710. if (bios_connectors[j].valid && (i != j)) {
  711. if (bios_connectors[i].line_mux ==
  712. bios_connectors[j].line_mux) {
  713. /* make sure not to combine LVDS */
  714. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  715. bios_connectors[i].line_mux = 53;
  716. bios_connectors[i].ddc_bus.valid = false;
  717. continue;
  718. }
  719. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  720. bios_connectors[j].line_mux = 53;
  721. bios_connectors[j].ddc_bus.valid = false;
  722. continue;
  723. }
  724. /* combine analog and digital for DVI-I */
  725. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  726. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  727. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  728. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  729. bios_connectors[i].devices |=
  730. bios_connectors[j].devices;
  731. bios_connectors[i].connector_type =
  732. DRM_MODE_CONNECTOR_DVII;
  733. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  734. bios_connectors[i].hpd =
  735. bios_connectors[j].hpd;
  736. bios_connectors[j].valid = false;
  737. }
  738. }
  739. }
  740. }
  741. }
  742. }
  743. /* add the connectors */
  744. for (i = 0; i < max_device; i++) {
  745. if (bios_connectors[i].valid) {
  746. uint16_t connector_object_id =
  747. atombios_get_connector_object_id(dev,
  748. bios_connectors[i].connector_type,
  749. bios_connectors[i].devices);
  750. radeon_add_atom_connector(dev,
  751. bios_connectors[i].line_mux,
  752. bios_connectors[i].devices,
  753. bios_connectors[i].
  754. connector_type,
  755. &bios_connectors[i].ddc_bus,
  756. false, 0,
  757. connector_object_id,
  758. &bios_connectors[i].hpd);
  759. }
  760. }
  761. radeon_link_encoder_connector(dev);
  762. kfree(bios_connectors);
  763. return true;
  764. }
  765. union firmware_info {
  766. ATOM_FIRMWARE_INFO info;
  767. ATOM_FIRMWARE_INFO_V1_2 info_12;
  768. ATOM_FIRMWARE_INFO_V1_3 info_13;
  769. ATOM_FIRMWARE_INFO_V1_4 info_14;
  770. ATOM_FIRMWARE_INFO_V2_1 info_21;
  771. };
  772. bool radeon_atom_get_clock_info(struct drm_device *dev)
  773. {
  774. struct radeon_device *rdev = dev->dev_private;
  775. struct radeon_mode_info *mode_info = &rdev->mode_info;
  776. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  777. union firmware_info *firmware_info;
  778. uint8_t frev, crev;
  779. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  780. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  781. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  782. struct radeon_pll *spll = &rdev->clock.spll;
  783. struct radeon_pll *mpll = &rdev->clock.mpll;
  784. uint16_t data_offset;
  785. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  786. &frev, &crev, &data_offset)) {
  787. firmware_info =
  788. (union firmware_info *)(mode_info->atom_context->bios +
  789. data_offset);
  790. /* pixel clocks */
  791. p1pll->reference_freq =
  792. le16_to_cpu(firmware_info->info.usReferenceClock);
  793. p1pll->reference_div = 0;
  794. if (crev < 2)
  795. p1pll->pll_out_min =
  796. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  797. else
  798. p1pll->pll_out_min =
  799. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  800. p1pll->pll_out_max =
  801. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  802. if (crev >= 4) {
  803. p1pll->lcd_pll_out_min =
  804. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  805. if (p1pll->lcd_pll_out_min == 0)
  806. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  807. p1pll->lcd_pll_out_max =
  808. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  809. if (p1pll->lcd_pll_out_max == 0)
  810. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  811. } else {
  812. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  813. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  814. }
  815. if (p1pll->pll_out_min == 0) {
  816. if (ASIC_IS_AVIVO(rdev))
  817. p1pll->pll_out_min = 64800;
  818. else
  819. p1pll->pll_out_min = 20000;
  820. } else if (p1pll->pll_out_min > 64800) {
  821. /* Limiting the pll output range is a good thing generally as
  822. * it limits the number of possible pll combinations for a given
  823. * frequency presumably to the ones that work best on each card.
  824. * However, certain duallink DVI monitors seem to like
  825. * pll combinations that would be limited by this at least on
  826. * pre-DCE 3.0 r6xx hardware. This might need to be adjusted per
  827. * family.
  828. */
  829. if (!radeon_new_pll)
  830. p1pll->pll_out_min = 64800;
  831. }
  832. p1pll->pll_in_min =
  833. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  834. p1pll->pll_in_max =
  835. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  836. *p2pll = *p1pll;
  837. /* system clock */
  838. spll->reference_freq =
  839. le16_to_cpu(firmware_info->info.usReferenceClock);
  840. spll->reference_div = 0;
  841. spll->pll_out_min =
  842. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  843. spll->pll_out_max =
  844. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  845. /* ??? */
  846. if (spll->pll_out_min == 0) {
  847. if (ASIC_IS_AVIVO(rdev))
  848. spll->pll_out_min = 64800;
  849. else
  850. spll->pll_out_min = 20000;
  851. }
  852. spll->pll_in_min =
  853. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  854. spll->pll_in_max =
  855. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  856. /* memory clock */
  857. mpll->reference_freq =
  858. le16_to_cpu(firmware_info->info.usReferenceClock);
  859. mpll->reference_div = 0;
  860. mpll->pll_out_min =
  861. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  862. mpll->pll_out_max =
  863. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  864. /* ??? */
  865. if (mpll->pll_out_min == 0) {
  866. if (ASIC_IS_AVIVO(rdev))
  867. mpll->pll_out_min = 64800;
  868. else
  869. mpll->pll_out_min = 20000;
  870. }
  871. mpll->pll_in_min =
  872. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  873. mpll->pll_in_max =
  874. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  875. rdev->clock.default_sclk =
  876. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  877. rdev->clock.default_mclk =
  878. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  879. if (ASIC_IS_DCE4(rdev)) {
  880. rdev->clock.default_dispclk =
  881. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  882. if (rdev->clock.default_dispclk == 0)
  883. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  884. rdev->clock.dp_extclk =
  885. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  886. }
  887. *dcpll = *p1pll;
  888. return true;
  889. }
  890. return false;
  891. }
  892. union igp_info {
  893. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  894. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  895. };
  896. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  897. {
  898. struct radeon_mode_info *mode_info = &rdev->mode_info;
  899. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  900. union igp_info *igp_info;
  901. u8 frev, crev;
  902. u16 data_offset;
  903. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  904. &frev, &crev, &data_offset)) {
  905. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  906. data_offset);
  907. switch (crev) {
  908. case 1:
  909. if (igp_info->info.ucMemoryType & 0xf0)
  910. return true;
  911. break;
  912. case 2:
  913. if (igp_info->info_2.ucMemoryType & 0x0f)
  914. return true;
  915. break;
  916. default:
  917. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  918. break;
  919. }
  920. }
  921. return false;
  922. }
  923. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  924. struct radeon_encoder_int_tmds *tmds)
  925. {
  926. struct drm_device *dev = encoder->base.dev;
  927. struct radeon_device *rdev = dev->dev_private;
  928. struct radeon_mode_info *mode_info = &rdev->mode_info;
  929. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  930. uint16_t data_offset;
  931. struct _ATOM_TMDS_INFO *tmds_info;
  932. uint8_t frev, crev;
  933. uint16_t maxfreq;
  934. int i;
  935. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  936. &frev, &crev, &data_offset)) {
  937. tmds_info =
  938. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  939. data_offset);
  940. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  941. for (i = 0; i < 4; i++) {
  942. tmds->tmds_pll[i].freq =
  943. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  944. tmds->tmds_pll[i].value =
  945. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  946. tmds->tmds_pll[i].value |=
  947. (tmds_info->asMiscInfo[i].
  948. ucPLL_VCO_Gain & 0x3f) << 6;
  949. tmds->tmds_pll[i].value |=
  950. (tmds_info->asMiscInfo[i].
  951. ucPLL_DutyCycle & 0xf) << 12;
  952. tmds->tmds_pll[i].value |=
  953. (tmds_info->asMiscInfo[i].
  954. ucPLL_VoltageSwing & 0xf) << 16;
  955. DRM_DEBUG("TMDS PLL From ATOMBIOS %u %x\n",
  956. tmds->tmds_pll[i].freq,
  957. tmds->tmds_pll[i].value);
  958. if (maxfreq == tmds->tmds_pll[i].freq) {
  959. tmds->tmds_pll[i].freq = 0xffffffff;
  960. break;
  961. }
  962. }
  963. return true;
  964. }
  965. return false;
  966. }
  967. static struct radeon_atom_ss *radeon_atombios_get_ss_info(struct
  968. radeon_encoder
  969. *encoder,
  970. int id)
  971. {
  972. struct drm_device *dev = encoder->base.dev;
  973. struct radeon_device *rdev = dev->dev_private;
  974. struct radeon_mode_info *mode_info = &rdev->mode_info;
  975. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  976. uint16_t data_offset;
  977. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  978. uint8_t frev, crev;
  979. struct radeon_atom_ss *ss = NULL;
  980. int i;
  981. if (id > ATOM_MAX_SS_ENTRY)
  982. return NULL;
  983. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  984. &frev, &crev, &data_offset)) {
  985. ss_info =
  986. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  987. ss =
  988. kzalloc(sizeof(struct radeon_atom_ss), GFP_KERNEL);
  989. if (!ss)
  990. return NULL;
  991. for (i = 0; i < ATOM_MAX_SS_ENTRY; i++) {
  992. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  993. ss->percentage =
  994. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  995. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  996. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  997. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  998. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  999. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1000. break;
  1001. }
  1002. }
  1003. }
  1004. return ss;
  1005. }
  1006. union lvds_info {
  1007. struct _ATOM_LVDS_INFO info;
  1008. struct _ATOM_LVDS_INFO_V12 info_12;
  1009. };
  1010. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1011. radeon_encoder
  1012. *encoder)
  1013. {
  1014. struct drm_device *dev = encoder->base.dev;
  1015. struct radeon_device *rdev = dev->dev_private;
  1016. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1017. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1018. uint16_t data_offset, misc;
  1019. union lvds_info *lvds_info;
  1020. uint8_t frev, crev;
  1021. struct radeon_encoder_atom_dig *lvds = NULL;
  1022. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1023. &frev, &crev, &data_offset)) {
  1024. lvds_info =
  1025. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1026. lvds =
  1027. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1028. if (!lvds)
  1029. return NULL;
  1030. lvds->native_mode.clock =
  1031. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1032. lvds->native_mode.hdisplay =
  1033. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1034. lvds->native_mode.vdisplay =
  1035. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1036. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1037. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1038. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1039. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1040. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1041. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1042. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1043. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1044. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1045. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1046. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1047. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1048. lvds->panel_pwr_delay =
  1049. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1050. lvds->lvds_misc = lvds_info->info.ucLVDS_Misc;
  1051. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1052. if (misc & ATOM_VSYNC_POLARITY)
  1053. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1054. if (misc & ATOM_HSYNC_POLARITY)
  1055. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1056. if (misc & ATOM_COMPOSITESYNC)
  1057. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1058. if (misc & ATOM_INTERLACE)
  1059. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1060. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1061. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1062. /* set crtc values */
  1063. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1064. lvds->ss = radeon_atombios_get_ss_info(encoder, lvds_info->info.ucSS_Id);
  1065. if (ASIC_IS_AVIVO(rdev)) {
  1066. if (radeon_new_pll == 0)
  1067. lvds->pll_algo = PLL_ALGO_LEGACY;
  1068. else
  1069. lvds->pll_algo = PLL_ALGO_NEW;
  1070. } else {
  1071. if (radeon_new_pll == 1)
  1072. lvds->pll_algo = PLL_ALGO_NEW;
  1073. else
  1074. lvds->pll_algo = PLL_ALGO_LEGACY;
  1075. }
  1076. encoder->native_mode = lvds->native_mode;
  1077. }
  1078. return lvds;
  1079. }
  1080. struct radeon_encoder_primary_dac *
  1081. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1082. {
  1083. struct drm_device *dev = encoder->base.dev;
  1084. struct radeon_device *rdev = dev->dev_private;
  1085. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1086. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1087. uint16_t data_offset;
  1088. struct _COMPASSIONATE_DATA *dac_info;
  1089. uint8_t frev, crev;
  1090. uint8_t bg, dac;
  1091. struct radeon_encoder_primary_dac *p_dac = NULL;
  1092. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1093. &frev, &crev, &data_offset)) {
  1094. dac_info = (struct _COMPASSIONATE_DATA *)
  1095. (mode_info->atom_context->bios + data_offset);
  1096. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1097. if (!p_dac)
  1098. return NULL;
  1099. bg = dac_info->ucDAC1_BG_Adjustment;
  1100. dac = dac_info->ucDAC1_DAC_Adjustment;
  1101. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1102. }
  1103. return p_dac;
  1104. }
  1105. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1106. struct drm_display_mode *mode)
  1107. {
  1108. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1109. ATOM_ANALOG_TV_INFO *tv_info;
  1110. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1111. ATOM_DTD_FORMAT *dtd_timings;
  1112. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1113. u8 frev, crev;
  1114. u16 data_offset, misc;
  1115. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1116. &frev, &crev, &data_offset))
  1117. return false;
  1118. switch (crev) {
  1119. case 1:
  1120. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1121. if (index >= MAX_SUPPORTED_TV_TIMING)
  1122. return false;
  1123. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1124. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1125. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1126. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1127. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1128. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1129. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1130. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1131. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1132. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1133. mode->flags = 0;
  1134. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1135. if (misc & ATOM_VSYNC_POLARITY)
  1136. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1137. if (misc & ATOM_HSYNC_POLARITY)
  1138. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1139. if (misc & ATOM_COMPOSITESYNC)
  1140. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1141. if (misc & ATOM_INTERLACE)
  1142. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1143. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1144. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1145. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1146. if (index == 1) {
  1147. /* PAL timings appear to have wrong values for totals */
  1148. mode->crtc_htotal -= 1;
  1149. mode->crtc_vtotal -= 1;
  1150. }
  1151. break;
  1152. case 2:
  1153. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1154. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1155. return false;
  1156. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1157. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1158. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1159. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1160. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1161. le16_to_cpu(dtd_timings->usHSyncOffset);
  1162. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1163. le16_to_cpu(dtd_timings->usHSyncWidth);
  1164. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1165. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1166. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1167. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1168. le16_to_cpu(dtd_timings->usVSyncOffset);
  1169. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1170. le16_to_cpu(dtd_timings->usVSyncWidth);
  1171. mode->flags = 0;
  1172. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1173. if (misc & ATOM_VSYNC_POLARITY)
  1174. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1175. if (misc & ATOM_HSYNC_POLARITY)
  1176. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1177. if (misc & ATOM_COMPOSITESYNC)
  1178. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1179. if (misc & ATOM_INTERLACE)
  1180. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1181. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1182. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1183. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1184. break;
  1185. }
  1186. return true;
  1187. }
  1188. enum radeon_tv_std
  1189. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1190. {
  1191. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1192. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1193. uint16_t data_offset;
  1194. uint8_t frev, crev;
  1195. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1196. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1197. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1198. &frev, &crev, &data_offset)) {
  1199. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1200. (mode_info->atom_context->bios + data_offset);
  1201. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1202. case ATOM_TV_NTSC:
  1203. tv_std = TV_STD_NTSC;
  1204. DRM_INFO("Default TV standard: NTSC\n");
  1205. break;
  1206. case ATOM_TV_NTSCJ:
  1207. tv_std = TV_STD_NTSC_J;
  1208. DRM_INFO("Default TV standard: NTSC-J\n");
  1209. break;
  1210. case ATOM_TV_PAL:
  1211. tv_std = TV_STD_PAL;
  1212. DRM_INFO("Default TV standard: PAL\n");
  1213. break;
  1214. case ATOM_TV_PALM:
  1215. tv_std = TV_STD_PAL_M;
  1216. DRM_INFO("Default TV standard: PAL-M\n");
  1217. break;
  1218. case ATOM_TV_PALN:
  1219. tv_std = TV_STD_PAL_N;
  1220. DRM_INFO("Default TV standard: PAL-N\n");
  1221. break;
  1222. case ATOM_TV_PALCN:
  1223. tv_std = TV_STD_PAL_CN;
  1224. DRM_INFO("Default TV standard: PAL-CN\n");
  1225. break;
  1226. case ATOM_TV_PAL60:
  1227. tv_std = TV_STD_PAL_60;
  1228. DRM_INFO("Default TV standard: PAL-60\n");
  1229. break;
  1230. case ATOM_TV_SECAM:
  1231. tv_std = TV_STD_SECAM;
  1232. DRM_INFO("Default TV standard: SECAM\n");
  1233. break;
  1234. default:
  1235. tv_std = TV_STD_NTSC;
  1236. DRM_INFO("Unknown TV standard; defaulting to NTSC\n");
  1237. break;
  1238. }
  1239. }
  1240. return tv_std;
  1241. }
  1242. struct radeon_encoder_tv_dac *
  1243. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1244. {
  1245. struct drm_device *dev = encoder->base.dev;
  1246. struct radeon_device *rdev = dev->dev_private;
  1247. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1248. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1249. uint16_t data_offset;
  1250. struct _COMPASSIONATE_DATA *dac_info;
  1251. uint8_t frev, crev;
  1252. uint8_t bg, dac;
  1253. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1254. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1255. &frev, &crev, &data_offset)) {
  1256. dac_info = (struct _COMPASSIONATE_DATA *)
  1257. (mode_info->atom_context->bios + data_offset);
  1258. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1259. if (!tv_dac)
  1260. return NULL;
  1261. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1262. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1263. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1264. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1265. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1266. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1267. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1268. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1269. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1270. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1271. }
  1272. return tv_dac;
  1273. }
  1274. static const char *thermal_controller_names[] = {
  1275. "NONE",
  1276. "lm63",
  1277. "adm1032",
  1278. "adm1030",
  1279. "max6649",
  1280. "lm64",
  1281. "f75375",
  1282. "asc7xxx",
  1283. };
  1284. static const char *pp_lib_thermal_controller_names[] = {
  1285. "NONE",
  1286. "lm63",
  1287. "adm1032",
  1288. "adm1030",
  1289. "max6649",
  1290. "lm64",
  1291. "f75375",
  1292. "RV6xx",
  1293. "RV770",
  1294. "adt7473",
  1295. "External GPIO",
  1296. "Evergreen",
  1297. "adt7473 with internal",
  1298. };
  1299. union power_info {
  1300. struct _ATOM_POWERPLAY_INFO info;
  1301. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1302. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1303. struct _ATOM_PPLIB_POWERPLAYTABLE info_4;
  1304. };
  1305. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  1306. {
  1307. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1308. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1309. u16 data_offset;
  1310. u8 frev, crev;
  1311. u32 misc, misc2 = 0, sclk, mclk;
  1312. union power_info *power_info;
  1313. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1314. struct _ATOM_PPLIB_STATE *power_state;
  1315. int num_modes = 0, i, j;
  1316. int state_index = 0, mode_index = 0;
  1317. struct radeon_i2c_bus_rec i2c_bus;
  1318. rdev->pm.default_power_state_index = -1;
  1319. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1320. &frev, &crev, &data_offset)) {
  1321. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1322. if (frev < 4) {
  1323. /* add the i2c bus for thermal/fan chip */
  1324. if (power_info->info.ucOverdriveThermalController > 0) {
  1325. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1326. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1327. power_info->info.ucOverdriveControllerAddress >> 1);
  1328. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1329. rdev->pm.i2c_bus = radeon_i2c_create(rdev->ddev, &i2c_bus, "Thermal");
  1330. if (rdev->pm.i2c_bus) {
  1331. struct i2c_board_info info = { };
  1332. const char *name = thermal_controller_names[power_info->info.
  1333. ucOverdriveThermalController];
  1334. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1335. strlcpy(info.type, name, sizeof(info.type));
  1336. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1337. }
  1338. }
  1339. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1340. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1341. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1342. /* last mode is usually default, array is low to high */
  1343. for (i = 0; i < num_modes; i++) {
  1344. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1345. switch (frev) {
  1346. case 1:
  1347. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1348. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1349. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1350. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1351. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1352. /* skip invalid modes */
  1353. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1354. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1355. continue;
  1356. rdev->pm.power_state[state_index].pcie_lanes =
  1357. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1358. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1359. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1360. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1361. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1362. VOLTAGE_GPIO;
  1363. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1364. radeon_lookup_gpio(rdev,
  1365. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1366. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1367. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1368. true;
  1369. else
  1370. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1371. false;
  1372. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1373. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1374. VOLTAGE_VDDC;
  1375. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1376. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1377. }
  1378. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1379. rdev->pm.power_state[state_index].misc = misc;
  1380. /* order matters! */
  1381. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1382. rdev->pm.power_state[state_index].type =
  1383. POWER_STATE_TYPE_POWERSAVE;
  1384. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1385. rdev->pm.power_state[state_index].type =
  1386. POWER_STATE_TYPE_BATTERY;
  1387. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1388. rdev->pm.power_state[state_index].type =
  1389. POWER_STATE_TYPE_BATTERY;
  1390. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1391. rdev->pm.power_state[state_index].type =
  1392. POWER_STATE_TYPE_BALANCED;
  1393. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1394. rdev->pm.power_state[state_index].type =
  1395. POWER_STATE_TYPE_PERFORMANCE;
  1396. rdev->pm.power_state[state_index].flags &=
  1397. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1398. }
  1399. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1400. rdev->pm.power_state[state_index].type =
  1401. POWER_STATE_TYPE_DEFAULT;
  1402. rdev->pm.default_power_state_index = state_index;
  1403. rdev->pm.power_state[state_index].default_clock_mode =
  1404. &rdev->pm.power_state[state_index].clock_info[0];
  1405. rdev->pm.power_state[state_index].flags &=
  1406. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1407. } else if (state_index == 0) {
  1408. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1409. RADEON_PM_MODE_NO_DISPLAY;
  1410. }
  1411. state_index++;
  1412. break;
  1413. case 2:
  1414. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1415. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1416. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1417. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1418. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1419. /* skip invalid modes */
  1420. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1421. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1422. continue;
  1423. rdev->pm.power_state[state_index].pcie_lanes =
  1424. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1425. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1426. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1427. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1428. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1429. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1430. VOLTAGE_GPIO;
  1431. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1432. radeon_lookup_gpio(rdev,
  1433. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1434. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1435. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1436. true;
  1437. else
  1438. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1439. false;
  1440. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1441. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1442. VOLTAGE_VDDC;
  1443. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1444. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1445. }
  1446. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1447. rdev->pm.power_state[state_index].misc = misc;
  1448. rdev->pm.power_state[state_index].misc2 = misc2;
  1449. /* order matters! */
  1450. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1451. rdev->pm.power_state[state_index].type =
  1452. POWER_STATE_TYPE_POWERSAVE;
  1453. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1454. rdev->pm.power_state[state_index].type =
  1455. POWER_STATE_TYPE_BATTERY;
  1456. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1457. rdev->pm.power_state[state_index].type =
  1458. POWER_STATE_TYPE_BATTERY;
  1459. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1460. rdev->pm.power_state[state_index].type =
  1461. POWER_STATE_TYPE_BALANCED;
  1462. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1463. rdev->pm.power_state[state_index].type =
  1464. POWER_STATE_TYPE_PERFORMANCE;
  1465. rdev->pm.power_state[state_index].flags &=
  1466. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1467. }
  1468. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1469. rdev->pm.power_state[state_index].type =
  1470. POWER_STATE_TYPE_BALANCED;
  1471. if (misc2 & ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT)
  1472. rdev->pm.power_state[state_index].flags &=
  1473. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1474. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1475. rdev->pm.power_state[state_index].type =
  1476. POWER_STATE_TYPE_DEFAULT;
  1477. rdev->pm.default_power_state_index = state_index;
  1478. rdev->pm.power_state[state_index].default_clock_mode =
  1479. &rdev->pm.power_state[state_index].clock_info[0];
  1480. rdev->pm.power_state[state_index].flags &=
  1481. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1482. } else if (state_index == 0) {
  1483. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1484. RADEON_PM_MODE_NO_DISPLAY;
  1485. }
  1486. state_index++;
  1487. break;
  1488. case 3:
  1489. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1490. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1491. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1492. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1493. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1494. /* skip invalid modes */
  1495. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1496. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1497. continue;
  1498. rdev->pm.power_state[state_index].pcie_lanes =
  1499. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1500. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1501. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1502. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1503. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1504. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1505. VOLTAGE_GPIO;
  1506. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1507. radeon_lookup_gpio(rdev,
  1508. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1509. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1510. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1511. true;
  1512. else
  1513. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1514. false;
  1515. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1516. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1517. VOLTAGE_VDDC;
  1518. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1519. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1520. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1521. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1522. true;
  1523. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1524. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1525. }
  1526. }
  1527. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1528. rdev->pm.power_state[state_index].misc = misc;
  1529. rdev->pm.power_state[state_index].misc2 = misc2;
  1530. /* order matters! */
  1531. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1532. rdev->pm.power_state[state_index].type =
  1533. POWER_STATE_TYPE_POWERSAVE;
  1534. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1535. rdev->pm.power_state[state_index].type =
  1536. POWER_STATE_TYPE_BATTERY;
  1537. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1538. rdev->pm.power_state[state_index].type =
  1539. POWER_STATE_TYPE_BATTERY;
  1540. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1541. rdev->pm.power_state[state_index].type =
  1542. POWER_STATE_TYPE_BALANCED;
  1543. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1544. rdev->pm.power_state[state_index].type =
  1545. POWER_STATE_TYPE_PERFORMANCE;
  1546. rdev->pm.power_state[state_index].flags &=
  1547. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1548. }
  1549. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1550. rdev->pm.power_state[state_index].type =
  1551. POWER_STATE_TYPE_BALANCED;
  1552. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1553. rdev->pm.power_state[state_index].type =
  1554. POWER_STATE_TYPE_DEFAULT;
  1555. rdev->pm.default_power_state_index = state_index;
  1556. rdev->pm.power_state[state_index].default_clock_mode =
  1557. &rdev->pm.power_state[state_index].clock_info[0];
  1558. } else if (state_index == 0) {
  1559. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1560. RADEON_PM_MODE_NO_DISPLAY;
  1561. }
  1562. state_index++;
  1563. break;
  1564. }
  1565. }
  1566. /* last mode is usually default */
  1567. if (rdev->pm.default_power_state_index == -1) {
  1568. rdev->pm.power_state[state_index - 1].type =
  1569. POWER_STATE_TYPE_DEFAULT;
  1570. rdev->pm.default_power_state_index = state_index - 1;
  1571. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1572. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1573. rdev->pm.power_state[state_index].flags &=
  1574. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1575. rdev->pm.power_state[state_index].misc = 0;
  1576. rdev->pm.power_state[state_index].misc2 = 0;
  1577. }
  1578. } else {
  1579. int fw_index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1580. uint8_t fw_frev, fw_crev;
  1581. uint16_t fw_data_offset, vddc = 0;
  1582. union firmware_info *firmware_info;
  1583. ATOM_PPLIB_THERMALCONTROLLER *controller = &power_info->info_4.sThermalController;
  1584. if (atom_parse_data_header(mode_info->atom_context, fw_index, NULL,
  1585. &fw_frev, &fw_crev, &fw_data_offset)) {
  1586. firmware_info =
  1587. (union firmware_info *)(mode_info->atom_context->bios +
  1588. fw_data_offset);
  1589. vddc = firmware_info->info_14.usBootUpVDDCVoltage;
  1590. }
  1591. /* add the i2c bus for thermal/fan chip */
  1592. /* no support for internal controller yet */
  1593. if (controller->ucType > 0) {
  1594. if ((controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) ||
  1595. (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) ||
  1596. (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN)) {
  1597. DRM_INFO("Internal thermal controller %s fan control\n",
  1598. (controller->ucFanParameters &
  1599. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1600. } else if ((controller->ucType ==
  1601. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  1602. (controller->ucType ==
  1603. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL)) {
  1604. DRM_INFO("Special thermal controller config\n");
  1605. } else {
  1606. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  1607. pp_lib_thermal_controller_names[controller->ucType],
  1608. controller->ucI2cAddress >> 1,
  1609. (controller->ucFanParameters &
  1610. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1611. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  1612. rdev->pm.i2c_bus = radeon_i2c_create(rdev->ddev, &i2c_bus, "Thermal");
  1613. if (rdev->pm.i2c_bus) {
  1614. struct i2c_board_info info = { };
  1615. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  1616. info.addr = controller->ucI2cAddress >> 1;
  1617. strlcpy(info.type, name, sizeof(info.type));
  1618. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1619. }
  1620. }
  1621. }
  1622. /* first mode is usually default, followed by low to high */
  1623. for (i = 0; i < power_info->info_4.ucNumStates; i++) {
  1624. mode_index = 0;
  1625. power_state = (struct _ATOM_PPLIB_STATE *)
  1626. (mode_info->atom_context->bios +
  1627. data_offset +
  1628. le16_to_cpu(power_info->info_4.usStateArrayOffset) +
  1629. i * power_info->info_4.ucStateEntrySize);
  1630. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1631. (mode_info->atom_context->bios +
  1632. data_offset +
  1633. le16_to_cpu(power_info->info_4.usNonClockInfoArrayOffset) +
  1634. (power_state->ucNonClockStateIndex *
  1635. power_info->info_4.ucNonClockSize));
  1636. for (j = 0; j < (power_info->info_4.ucStateEntrySize - 1); j++) {
  1637. if (rdev->flags & RADEON_IS_IGP) {
  1638. struct _ATOM_PPLIB_RS780_CLOCK_INFO *clock_info =
  1639. (struct _ATOM_PPLIB_RS780_CLOCK_INFO *)
  1640. (mode_info->atom_context->bios +
  1641. data_offset +
  1642. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1643. (power_state->ucClockStateIndices[j] *
  1644. power_info->info_4.ucClockInfoSize));
  1645. sclk = le16_to_cpu(clock_info->usLowEngineClockLow);
  1646. sclk |= clock_info->ucLowEngineClockHigh << 16;
  1647. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1648. /* skip invalid modes */
  1649. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  1650. continue;
  1651. /* voltage works differently on IGPs */
  1652. mode_index++;
  1653. } else if (ASIC_IS_DCE4(rdev)) {
  1654. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *clock_info =
  1655. (struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *)
  1656. (mode_info->atom_context->bios +
  1657. data_offset +
  1658. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1659. (power_state->ucClockStateIndices[j] *
  1660. power_info->info_4.ucClockInfoSize));
  1661. sclk = le16_to_cpu(clock_info->usEngineClockLow);
  1662. sclk |= clock_info->ucEngineClockHigh << 16;
  1663. mclk = le16_to_cpu(clock_info->usMemoryClockLow);
  1664. mclk |= clock_info->ucMemoryClockHigh << 16;
  1665. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  1666. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1667. /* skip invalid modes */
  1668. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  1669. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  1670. continue;
  1671. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  1672. VOLTAGE_SW;
  1673. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  1674. clock_info->usVDDC;
  1675. /* XXX usVDDCI */
  1676. mode_index++;
  1677. } else {
  1678. struct _ATOM_PPLIB_R600_CLOCK_INFO *clock_info =
  1679. (struct _ATOM_PPLIB_R600_CLOCK_INFO *)
  1680. (mode_info->atom_context->bios +
  1681. data_offset +
  1682. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1683. (power_state->ucClockStateIndices[j] *
  1684. power_info->info_4.ucClockInfoSize));
  1685. sclk = le16_to_cpu(clock_info->usEngineClockLow);
  1686. sclk |= clock_info->ucEngineClockHigh << 16;
  1687. mclk = le16_to_cpu(clock_info->usMemoryClockLow);
  1688. mclk |= clock_info->ucMemoryClockHigh << 16;
  1689. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  1690. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1691. /* skip invalid modes */
  1692. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  1693. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  1694. continue;
  1695. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  1696. VOLTAGE_SW;
  1697. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  1698. clock_info->usVDDC;
  1699. mode_index++;
  1700. }
  1701. }
  1702. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  1703. if (mode_index) {
  1704. misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1705. misc2 = le16_to_cpu(non_clock_info->usClassification);
  1706. rdev->pm.power_state[state_index].misc = misc;
  1707. rdev->pm.power_state[state_index].misc2 = misc2;
  1708. rdev->pm.power_state[state_index].pcie_lanes =
  1709. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  1710. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  1711. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  1712. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  1713. rdev->pm.power_state[state_index].type =
  1714. POWER_STATE_TYPE_BATTERY;
  1715. break;
  1716. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  1717. rdev->pm.power_state[state_index].type =
  1718. POWER_STATE_TYPE_BALANCED;
  1719. break;
  1720. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  1721. rdev->pm.power_state[state_index].type =
  1722. POWER_STATE_TYPE_PERFORMANCE;
  1723. break;
  1724. }
  1725. rdev->pm.power_state[state_index].flags = 0;
  1726. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  1727. rdev->pm.power_state[state_index].flags |=
  1728. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1729. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1730. rdev->pm.power_state[state_index].type =
  1731. POWER_STATE_TYPE_DEFAULT;
  1732. rdev->pm.default_power_state_index = state_index;
  1733. rdev->pm.power_state[state_index].default_clock_mode =
  1734. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  1735. /* patch the table values with the default slck/mclk from firmware info */
  1736. for (j = 0; j < mode_index; j++) {
  1737. rdev->pm.power_state[state_index].clock_info[j].mclk =
  1738. rdev->clock.default_mclk;
  1739. rdev->pm.power_state[state_index].clock_info[j].sclk =
  1740. rdev->clock.default_sclk;
  1741. if (vddc)
  1742. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  1743. vddc;
  1744. }
  1745. }
  1746. state_index++;
  1747. }
  1748. }
  1749. /* if multiple clock modes, mark the lowest as no display */
  1750. for (i = 0; i < state_index; i++) {
  1751. if (rdev->pm.power_state[i].num_clock_modes > 1)
  1752. rdev->pm.power_state[i].clock_info[0].flags |=
  1753. RADEON_PM_MODE_NO_DISPLAY;
  1754. }
  1755. /* first mode is usually default */
  1756. if (rdev->pm.default_power_state_index == -1) {
  1757. rdev->pm.power_state[0].type =
  1758. POWER_STATE_TYPE_DEFAULT;
  1759. rdev->pm.default_power_state_index = 0;
  1760. rdev->pm.power_state[0].default_clock_mode =
  1761. &rdev->pm.power_state[0].clock_info[0];
  1762. }
  1763. }
  1764. } else {
  1765. /* add the default mode */
  1766. rdev->pm.power_state[state_index].type =
  1767. POWER_STATE_TYPE_DEFAULT;
  1768. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1769. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  1770. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  1771. rdev->pm.power_state[state_index].default_clock_mode =
  1772. &rdev->pm.power_state[state_index].clock_info[0];
  1773. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1774. rdev->pm.power_state[state_index].pcie_lanes = 16;
  1775. rdev->pm.default_power_state_index = state_index;
  1776. rdev->pm.power_state[state_index].flags = 0;
  1777. state_index++;
  1778. }
  1779. rdev->pm.num_power_states = state_index;
  1780. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  1781. rdev->pm.current_clock_mode_index = 0;
  1782. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  1783. }
  1784. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  1785. {
  1786. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  1787. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  1788. args.ucEnable = enable;
  1789. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1790. }
  1791. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  1792. {
  1793. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  1794. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  1795. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1796. return args.ulReturnEngineClock;
  1797. }
  1798. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  1799. {
  1800. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  1801. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  1802. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1803. return args.ulReturnMemoryClock;
  1804. }
  1805. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  1806. uint32_t eng_clock)
  1807. {
  1808. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  1809. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  1810. args.ulTargetEngineClock = eng_clock; /* 10 khz */
  1811. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1812. }
  1813. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  1814. uint32_t mem_clock)
  1815. {
  1816. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  1817. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  1818. if (rdev->flags & RADEON_IS_IGP)
  1819. return;
  1820. args.ulTargetMemoryClock = mem_clock; /* 10 khz */
  1821. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1822. }
  1823. union set_voltage {
  1824. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  1825. struct _SET_VOLTAGE_PARAMETERS v1;
  1826. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  1827. };
  1828. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
  1829. {
  1830. union set_voltage args;
  1831. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1832. u8 frev, crev, volt_index = level;
  1833. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1834. return;
  1835. switch (crev) {
  1836. case 1:
  1837. args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  1838. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  1839. args.v1.ucVoltageIndex = volt_index;
  1840. break;
  1841. case 2:
  1842. args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  1843. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  1844. args.v2.usVoltageLevel = cpu_to_le16(level);
  1845. break;
  1846. default:
  1847. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1848. return;
  1849. }
  1850. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1851. }
  1852. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  1853. {
  1854. struct radeon_device *rdev = dev->dev_private;
  1855. uint32_t bios_2_scratch, bios_6_scratch;
  1856. if (rdev->family >= CHIP_R600) {
  1857. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  1858. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1859. } else {
  1860. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  1861. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1862. }
  1863. /* let the bios control the backlight */
  1864. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  1865. /* tell the bios not to handle mode switching */
  1866. bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | ATOM_S6_ACC_MODE);
  1867. if (rdev->family >= CHIP_R600) {
  1868. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  1869. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  1870. } else {
  1871. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  1872. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  1873. }
  1874. }
  1875. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  1876. {
  1877. uint32_t scratch_reg;
  1878. int i;
  1879. if (rdev->family >= CHIP_R600)
  1880. scratch_reg = R600_BIOS_0_SCRATCH;
  1881. else
  1882. scratch_reg = RADEON_BIOS_0_SCRATCH;
  1883. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  1884. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  1885. }
  1886. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  1887. {
  1888. uint32_t scratch_reg;
  1889. int i;
  1890. if (rdev->family >= CHIP_R600)
  1891. scratch_reg = R600_BIOS_0_SCRATCH;
  1892. else
  1893. scratch_reg = RADEON_BIOS_0_SCRATCH;
  1894. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  1895. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  1896. }
  1897. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  1898. {
  1899. struct drm_device *dev = encoder->dev;
  1900. struct radeon_device *rdev = dev->dev_private;
  1901. uint32_t bios_6_scratch;
  1902. if (rdev->family >= CHIP_R600)
  1903. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1904. else
  1905. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1906. if (lock)
  1907. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  1908. else
  1909. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  1910. if (rdev->family >= CHIP_R600)
  1911. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  1912. else
  1913. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  1914. }
  1915. /* at some point we may want to break this out into individual functions */
  1916. void
  1917. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  1918. struct drm_encoder *encoder,
  1919. bool connected)
  1920. {
  1921. struct drm_device *dev = connector->dev;
  1922. struct radeon_device *rdev = dev->dev_private;
  1923. struct radeon_connector *radeon_connector =
  1924. to_radeon_connector(connector);
  1925. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1926. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  1927. if (rdev->family >= CHIP_R600) {
  1928. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1929. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  1930. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1931. } else {
  1932. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1933. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  1934. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1935. }
  1936. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  1937. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  1938. if (connected) {
  1939. DRM_DEBUG("TV1 connected\n");
  1940. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  1941. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  1942. } else {
  1943. DRM_DEBUG("TV1 disconnected\n");
  1944. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  1945. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  1946. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  1947. }
  1948. }
  1949. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  1950. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  1951. if (connected) {
  1952. DRM_DEBUG("CV connected\n");
  1953. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  1954. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  1955. } else {
  1956. DRM_DEBUG("CV disconnected\n");
  1957. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  1958. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  1959. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  1960. }
  1961. }
  1962. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  1963. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  1964. if (connected) {
  1965. DRM_DEBUG("LCD1 connected\n");
  1966. bios_0_scratch |= ATOM_S0_LCD1;
  1967. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  1968. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  1969. } else {
  1970. DRM_DEBUG("LCD1 disconnected\n");
  1971. bios_0_scratch &= ~ATOM_S0_LCD1;
  1972. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  1973. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  1974. }
  1975. }
  1976. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  1977. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  1978. if (connected) {
  1979. DRM_DEBUG("CRT1 connected\n");
  1980. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  1981. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  1982. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  1983. } else {
  1984. DRM_DEBUG("CRT1 disconnected\n");
  1985. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  1986. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  1987. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  1988. }
  1989. }
  1990. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  1991. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  1992. if (connected) {
  1993. DRM_DEBUG("CRT2 connected\n");
  1994. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  1995. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  1996. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  1997. } else {
  1998. DRM_DEBUG("CRT2 disconnected\n");
  1999. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  2000. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  2001. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  2002. }
  2003. }
  2004. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2005. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2006. if (connected) {
  2007. DRM_DEBUG("DFP1 connected\n");
  2008. bios_0_scratch |= ATOM_S0_DFP1;
  2009. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  2010. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  2011. } else {
  2012. DRM_DEBUG("DFP1 disconnected\n");
  2013. bios_0_scratch &= ~ATOM_S0_DFP1;
  2014. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  2015. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  2016. }
  2017. }
  2018. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2019. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2020. if (connected) {
  2021. DRM_DEBUG("DFP2 connected\n");
  2022. bios_0_scratch |= ATOM_S0_DFP2;
  2023. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  2024. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  2025. } else {
  2026. DRM_DEBUG("DFP2 disconnected\n");
  2027. bios_0_scratch &= ~ATOM_S0_DFP2;
  2028. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  2029. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  2030. }
  2031. }
  2032. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  2033. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  2034. if (connected) {
  2035. DRM_DEBUG("DFP3 connected\n");
  2036. bios_0_scratch |= ATOM_S0_DFP3;
  2037. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  2038. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  2039. } else {
  2040. DRM_DEBUG("DFP3 disconnected\n");
  2041. bios_0_scratch &= ~ATOM_S0_DFP3;
  2042. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  2043. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  2044. }
  2045. }
  2046. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  2047. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  2048. if (connected) {
  2049. DRM_DEBUG("DFP4 connected\n");
  2050. bios_0_scratch |= ATOM_S0_DFP4;
  2051. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  2052. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  2053. } else {
  2054. DRM_DEBUG("DFP4 disconnected\n");
  2055. bios_0_scratch &= ~ATOM_S0_DFP4;
  2056. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  2057. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  2058. }
  2059. }
  2060. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  2061. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  2062. if (connected) {
  2063. DRM_DEBUG("DFP5 connected\n");
  2064. bios_0_scratch |= ATOM_S0_DFP5;
  2065. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  2066. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  2067. } else {
  2068. DRM_DEBUG("DFP5 disconnected\n");
  2069. bios_0_scratch &= ~ATOM_S0_DFP5;
  2070. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  2071. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  2072. }
  2073. }
  2074. if (rdev->family >= CHIP_R600) {
  2075. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  2076. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2077. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2078. } else {
  2079. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2080. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2081. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2082. }
  2083. }
  2084. void
  2085. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2086. {
  2087. struct drm_device *dev = encoder->dev;
  2088. struct radeon_device *rdev = dev->dev_private;
  2089. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2090. uint32_t bios_3_scratch;
  2091. if (rdev->family >= CHIP_R600)
  2092. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2093. else
  2094. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2095. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2096. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  2097. bios_3_scratch |= (crtc << 18);
  2098. }
  2099. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2100. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  2101. bios_3_scratch |= (crtc << 24);
  2102. }
  2103. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2104. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  2105. bios_3_scratch |= (crtc << 16);
  2106. }
  2107. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2108. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  2109. bios_3_scratch |= (crtc << 20);
  2110. }
  2111. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2112. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  2113. bios_3_scratch |= (crtc << 17);
  2114. }
  2115. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2116. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  2117. bios_3_scratch |= (crtc << 19);
  2118. }
  2119. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2120. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  2121. bios_3_scratch |= (crtc << 23);
  2122. }
  2123. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2124. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  2125. bios_3_scratch |= (crtc << 25);
  2126. }
  2127. if (rdev->family >= CHIP_R600)
  2128. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2129. else
  2130. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2131. }
  2132. void
  2133. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2134. {
  2135. struct drm_device *dev = encoder->dev;
  2136. struct radeon_device *rdev = dev->dev_private;
  2137. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2138. uint32_t bios_2_scratch;
  2139. if (rdev->family >= CHIP_R600)
  2140. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2141. else
  2142. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2143. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2144. if (on)
  2145. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  2146. else
  2147. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  2148. }
  2149. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2150. if (on)
  2151. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  2152. else
  2153. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  2154. }
  2155. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2156. if (on)
  2157. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  2158. else
  2159. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  2160. }
  2161. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2162. if (on)
  2163. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  2164. else
  2165. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  2166. }
  2167. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2168. if (on)
  2169. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  2170. else
  2171. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  2172. }
  2173. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2174. if (on)
  2175. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  2176. else
  2177. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  2178. }
  2179. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2180. if (on)
  2181. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  2182. else
  2183. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  2184. }
  2185. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2186. if (on)
  2187. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  2188. else
  2189. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  2190. }
  2191. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  2192. if (on)
  2193. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  2194. else
  2195. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  2196. }
  2197. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  2198. if (on)
  2199. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  2200. else
  2201. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  2202. }
  2203. if (rdev->family >= CHIP_R600)
  2204. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2205. else
  2206. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2207. }