r600.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  91. {
  92. int i;
  93. rdev->pm.dynpm_can_upclock = true;
  94. rdev->pm.dynpm_can_downclock = true;
  95. /* power state array is low to high, default is first */
  96. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  97. int min_power_state_index = 0;
  98. if (rdev->pm.num_power_states > 2)
  99. min_power_state_index = 1;
  100. switch (rdev->pm.dynpm_planned_action) {
  101. case DYNPM_ACTION_MINIMUM:
  102. rdev->pm.requested_power_state_index = min_power_state_index;
  103. rdev->pm.requested_clock_mode_index = 0;
  104. rdev->pm.dynpm_can_downclock = false;
  105. break;
  106. case DYNPM_ACTION_DOWNCLOCK:
  107. if (rdev->pm.current_power_state_index == min_power_state_index) {
  108. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  109. rdev->pm.dynpm_can_downclock = false;
  110. } else {
  111. if (rdev->pm.active_crtc_count > 1) {
  112. for (i = 0; i < rdev->pm.num_power_states; i++) {
  113. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  114. continue;
  115. else if (i >= rdev->pm.current_power_state_index) {
  116. rdev->pm.requested_power_state_index =
  117. rdev->pm.current_power_state_index;
  118. break;
  119. } else {
  120. rdev->pm.requested_power_state_index = i;
  121. break;
  122. }
  123. }
  124. } else {
  125. if (rdev->pm.current_power_state_index == 0)
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.num_power_states - 1;
  128. else
  129. rdev->pm.requested_power_state_index =
  130. rdev->pm.current_power_state_index - 1;
  131. }
  132. }
  133. rdev->pm.requested_clock_mode_index = 0;
  134. /* don't use the power state if crtcs are active and no display flag is set */
  135. if ((rdev->pm.active_crtc_count > 0) &&
  136. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].flags &
  138. RADEON_PM_MODE_NO_DISPLAY)) {
  139. rdev->pm.requested_power_state_index++;
  140. }
  141. break;
  142. case DYNPM_ACTION_UPCLOCK:
  143. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  144. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  145. rdev->pm.dynpm_can_upclock = false;
  146. } else {
  147. if (rdev->pm.active_crtc_count > 1) {
  148. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  149. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  150. continue;
  151. else if (i <= rdev->pm.current_power_state_index) {
  152. rdev->pm.requested_power_state_index =
  153. rdev->pm.current_power_state_index;
  154. break;
  155. } else {
  156. rdev->pm.requested_power_state_index = i;
  157. break;
  158. }
  159. }
  160. } else
  161. rdev->pm.requested_power_state_index =
  162. rdev->pm.current_power_state_index + 1;
  163. }
  164. rdev->pm.requested_clock_mode_index = 0;
  165. break;
  166. case DYNPM_ACTION_DEFAULT:
  167. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  168. rdev->pm.requested_clock_mode_index = 0;
  169. rdev->pm.dynpm_can_upclock = false;
  170. break;
  171. case DYNPM_ACTION_NONE:
  172. default:
  173. DRM_ERROR("Requested mode for not defined action\n");
  174. return;
  175. }
  176. } else {
  177. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  178. /* for now just select the first power state and switch between clock modes */
  179. /* power state array is low to high, default is first (0) */
  180. if (rdev->pm.active_crtc_count > 1) {
  181. rdev->pm.requested_power_state_index = -1;
  182. /* start at 1 as we don't want the default mode */
  183. for (i = 1; i < rdev->pm.num_power_states; i++) {
  184. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  185. continue;
  186. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  187. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  188. rdev->pm.requested_power_state_index = i;
  189. break;
  190. }
  191. }
  192. /* if nothing selected, grab the default state. */
  193. if (rdev->pm.requested_power_state_index == -1)
  194. rdev->pm.requested_power_state_index = 0;
  195. } else
  196. rdev->pm.requested_power_state_index = 1;
  197. switch (rdev->pm.dynpm_planned_action) {
  198. case DYNPM_ACTION_MINIMUM:
  199. rdev->pm.requested_clock_mode_index = 0;
  200. rdev->pm.dynpm_can_downclock = false;
  201. break;
  202. case DYNPM_ACTION_DOWNCLOCK:
  203. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  204. if (rdev->pm.current_clock_mode_index == 0) {
  205. rdev->pm.requested_clock_mode_index = 0;
  206. rdev->pm.dynpm_can_downclock = false;
  207. } else
  208. rdev->pm.requested_clock_mode_index =
  209. rdev->pm.current_clock_mode_index - 1;
  210. } else {
  211. rdev->pm.requested_clock_mode_index = 0;
  212. rdev->pm.dynpm_can_downclock = false;
  213. }
  214. /* don't use the power state if crtcs are active and no display flag is set */
  215. if ((rdev->pm.active_crtc_count > 0) &&
  216. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  217. clock_info[rdev->pm.requested_clock_mode_index].flags &
  218. RADEON_PM_MODE_NO_DISPLAY)) {
  219. rdev->pm.requested_clock_mode_index++;
  220. }
  221. break;
  222. case DYNPM_ACTION_UPCLOCK:
  223. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  224. if (rdev->pm.current_clock_mode_index ==
  225. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  226. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  227. rdev->pm.dynpm_can_upclock = false;
  228. } else
  229. rdev->pm.requested_clock_mode_index =
  230. rdev->pm.current_clock_mode_index + 1;
  231. } else {
  232. rdev->pm.requested_clock_mode_index =
  233. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  234. rdev->pm.dynpm_can_upclock = false;
  235. }
  236. break;
  237. case DYNPM_ACTION_DEFAULT:
  238. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  239. rdev->pm.requested_clock_mode_index = 0;
  240. rdev->pm.dynpm_can_upclock = false;
  241. break;
  242. case DYNPM_ACTION_NONE:
  243. default:
  244. DRM_ERROR("Requested mode for not defined action\n");
  245. return;
  246. }
  247. }
  248. DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
  249. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  251. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  252. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  253. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  254. pcie_lanes);
  255. }
  256. static int r600_pm_get_type_index(struct radeon_device *rdev,
  257. enum radeon_pm_state_type ps_type,
  258. int instance)
  259. {
  260. int i;
  261. int found_instance = -1;
  262. for (i = 0; i < rdev->pm.num_power_states; i++) {
  263. if (rdev->pm.power_state[i].type == ps_type) {
  264. found_instance++;
  265. if (found_instance == instance)
  266. return i;
  267. }
  268. }
  269. /* return default if no match */
  270. return rdev->pm.default_power_state_index;
  271. }
  272. void rs780_pm_init_profile(struct radeon_device *rdev)
  273. {
  274. if (rdev->pm.num_power_states == 2) {
  275. /* default */
  276. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  277. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  278. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  280. /* low sh */
  281. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  283. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  285. /* mid sh */
  286. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  290. /* high sh */
  291. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  293. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  295. /* low mh */
  296. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  300. /* mid mh */
  301. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  305. /* high mh */
  306. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  310. } else if (rdev->pm.num_power_states == 3) {
  311. /* default */
  312. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  313. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  314. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  316. /* low sh */
  317. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  318. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  319. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  321. /* mid sh */
  322. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  324. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  326. /* high sh */
  327. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  331. /* low mh */
  332. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  336. /* mid mh */
  337. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  341. /* high mh */
  342. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  344. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  346. } else {
  347. /* default */
  348. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  349. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  350. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  351. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  352. /* low sh */
  353. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  354. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  355. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  357. /* mid sh */
  358. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  360. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  362. /* high sh */
  363. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  367. /* low mh */
  368. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  372. /* mid mh */
  373. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  377. /* high mh */
  378. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  380. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  382. }
  383. }
  384. void r600_pm_init_profile(struct radeon_device *rdev)
  385. {
  386. if (rdev->family == CHIP_R600) {
  387. /* XXX */
  388. /* default */
  389. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  390. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  391. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  392. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  393. /* low sh */
  394. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  395. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  398. /* mid sh */
  399. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  400. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  402. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  403. /* high sh */
  404. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  405. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  407. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  408. /* low mh */
  409. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  413. /* mid mh */
  414. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  418. /* high mh */
  419. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  423. } else {
  424. if (rdev->pm.num_power_states < 4) {
  425. /* default */
  426. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  430. /* low sh */
  431. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  432. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  433. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  434. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  435. /* mid sh */
  436. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  437. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  439. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  440. /* high sh */
  441. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  445. /* low mh */
  446. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  447. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  448. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  450. /* low mh */
  451. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  452. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  455. /* high mh */
  456. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  457. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  460. } else {
  461. /* default */
  462. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  463. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  464. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  466. /* low sh */
  467. if (rdev->flags & RADEON_IS_MOBILITY) {
  468. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  469. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  470. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  471. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  472. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  473. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  474. } else {
  475. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  476. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  478. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. }
  482. /* mid sh */
  483. if (rdev->flags & RADEON_IS_MOBILITY) {
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  485. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  486. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  487. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  488. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  489. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  490. } else {
  491. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  492. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  493. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  494. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  495. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  497. }
  498. /* high sh */
  499. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  500. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  501. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  502. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  503. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  504. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  505. /* low mh */
  506. if (rdev->flags & RADEON_IS_MOBILITY) {
  507. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  508. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  509. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  510. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  511. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  512. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  513. } else {
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  515. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  517. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  520. }
  521. /* mid mh */
  522. if (rdev->flags & RADEON_IS_MOBILITY) {
  523. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  524. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  525. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  526. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  527. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  528. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  529. } else {
  530. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  531. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  532. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  533. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  534. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  535. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  536. }
  537. /* high mh */
  538. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  539. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  540. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  541. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  542. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  543. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  544. }
  545. }
  546. }
  547. void r600_pm_misc(struct radeon_device *rdev)
  548. {
  549. int req_ps_idx = rdev->pm.requested_power_state_index;
  550. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  551. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  552. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  553. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  554. if (voltage->voltage != rdev->pm.current_vddc) {
  555. radeon_atom_set_voltage(rdev, voltage->voltage);
  556. rdev->pm.current_vddc = voltage->voltage;
  557. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  558. }
  559. }
  560. }
  561. bool r600_gui_idle(struct radeon_device *rdev)
  562. {
  563. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  564. return false;
  565. else
  566. return true;
  567. }
  568. /* hpd for digital panel detect/disconnect */
  569. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  570. {
  571. bool connected = false;
  572. if (ASIC_IS_DCE3(rdev)) {
  573. switch (hpd) {
  574. case RADEON_HPD_1:
  575. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  576. connected = true;
  577. break;
  578. case RADEON_HPD_2:
  579. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  580. connected = true;
  581. break;
  582. case RADEON_HPD_3:
  583. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  584. connected = true;
  585. break;
  586. case RADEON_HPD_4:
  587. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  588. connected = true;
  589. break;
  590. /* DCE 3.2 */
  591. case RADEON_HPD_5:
  592. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  593. connected = true;
  594. break;
  595. case RADEON_HPD_6:
  596. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  597. connected = true;
  598. break;
  599. default:
  600. break;
  601. }
  602. } else {
  603. switch (hpd) {
  604. case RADEON_HPD_1:
  605. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  606. connected = true;
  607. break;
  608. case RADEON_HPD_2:
  609. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  610. connected = true;
  611. break;
  612. case RADEON_HPD_3:
  613. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  614. connected = true;
  615. break;
  616. default:
  617. break;
  618. }
  619. }
  620. return connected;
  621. }
  622. void r600_hpd_set_polarity(struct radeon_device *rdev,
  623. enum radeon_hpd_id hpd)
  624. {
  625. u32 tmp;
  626. bool connected = r600_hpd_sense(rdev, hpd);
  627. if (ASIC_IS_DCE3(rdev)) {
  628. switch (hpd) {
  629. case RADEON_HPD_1:
  630. tmp = RREG32(DC_HPD1_INT_CONTROL);
  631. if (connected)
  632. tmp &= ~DC_HPDx_INT_POLARITY;
  633. else
  634. tmp |= DC_HPDx_INT_POLARITY;
  635. WREG32(DC_HPD1_INT_CONTROL, tmp);
  636. break;
  637. case RADEON_HPD_2:
  638. tmp = RREG32(DC_HPD2_INT_CONTROL);
  639. if (connected)
  640. tmp &= ~DC_HPDx_INT_POLARITY;
  641. else
  642. tmp |= DC_HPDx_INT_POLARITY;
  643. WREG32(DC_HPD2_INT_CONTROL, tmp);
  644. break;
  645. case RADEON_HPD_3:
  646. tmp = RREG32(DC_HPD3_INT_CONTROL);
  647. if (connected)
  648. tmp &= ~DC_HPDx_INT_POLARITY;
  649. else
  650. tmp |= DC_HPDx_INT_POLARITY;
  651. WREG32(DC_HPD3_INT_CONTROL, tmp);
  652. break;
  653. case RADEON_HPD_4:
  654. tmp = RREG32(DC_HPD4_INT_CONTROL);
  655. if (connected)
  656. tmp &= ~DC_HPDx_INT_POLARITY;
  657. else
  658. tmp |= DC_HPDx_INT_POLARITY;
  659. WREG32(DC_HPD4_INT_CONTROL, tmp);
  660. break;
  661. case RADEON_HPD_5:
  662. tmp = RREG32(DC_HPD5_INT_CONTROL);
  663. if (connected)
  664. tmp &= ~DC_HPDx_INT_POLARITY;
  665. else
  666. tmp |= DC_HPDx_INT_POLARITY;
  667. WREG32(DC_HPD5_INT_CONTROL, tmp);
  668. break;
  669. /* DCE 3.2 */
  670. case RADEON_HPD_6:
  671. tmp = RREG32(DC_HPD6_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HPDx_INT_POLARITY;
  674. else
  675. tmp |= DC_HPDx_INT_POLARITY;
  676. WREG32(DC_HPD6_INT_CONTROL, tmp);
  677. break;
  678. default:
  679. break;
  680. }
  681. } else {
  682. switch (hpd) {
  683. case RADEON_HPD_1:
  684. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  685. if (connected)
  686. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  687. else
  688. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  689. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  690. break;
  691. case RADEON_HPD_2:
  692. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  693. if (connected)
  694. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  695. else
  696. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  697. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  698. break;
  699. case RADEON_HPD_3:
  700. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  701. if (connected)
  702. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  703. else
  704. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  705. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  706. break;
  707. default:
  708. break;
  709. }
  710. }
  711. }
  712. void r600_hpd_init(struct radeon_device *rdev)
  713. {
  714. struct drm_device *dev = rdev->ddev;
  715. struct drm_connector *connector;
  716. if (ASIC_IS_DCE3(rdev)) {
  717. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  718. if (ASIC_IS_DCE32(rdev))
  719. tmp |= DC_HPDx_EN;
  720. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  721. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  722. switch (radeon_connector->hpd.hpd) {
  723. case RADEON_HPD_1:
  724. WREG32(DC_HPD1_CONTROL, tmp);
  725. rdev->irq.hpd[0] = true;
  726. break;
  727. case RADEON_HPD_2:
  728. WREG32(DC_HPD2_CONTROL, tmp);
  729. rdev->irq.hpd[1] = true;
  730. break;
  731. case RADEON_HPD_3:
  732. WREG32(DC_HPD3_CONTROL, tmp);
  733. rdev->irq.hpd[2] = true;
  734. break;
  735. case RADEON_HPD_4:
  736. WREG32(DC_HPD4_CONTROL, tmp);
  737. rdev->irq.hpd[3] = true;
  738. break;
  739. /* DCE 3.2 */
  740. case RADEON_HPD_5:
  741. WREG32(DC_HPD5_CONTROL, tmp);
  742. rdev->irq.hpd[4] = true;
  743. break;
  744. case RADEON_HPD_6:
  745. WREG32(DC_HPD6_CONTROL, tmp);
  746. rdev->irq.hpd[5] = true;
  747. break;
  748. default:
  749. break;
  750. }
  751. }
  752. } else {
  753. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  754. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  755. switch (radeon_connector->hpd.hpd) {
  756. case RADEON_HPD_1:
  757. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  758. rdev->irq.hpd[0] = true;
  759. break;
  760. case RADEON_HPD_2:
  761. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  762. rdev->irq.hpd[1] = true;
  763. break;
  764. case RADEON_HPD_3:
  765. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  766. rdev->irq.hpd[2] = true;
  767. break;
  768. default:
  769. break;
  770. }
  771. }
  772. }
  773. if (rdev->irq.installed)
  774. r600_irq_set(rdev);
  775. }
  776. void r600_hpd_fini(struct radeon_device *rdev)
  777. {
  778. struct drm_device *dev = rdev->ddev;
  779. struct drm_connector *connector;
  780. if (ASIC_IS_DCE3(rdev)) {
  781. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  782. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  783. switch (radeon_connector->hpd.hpd) {
  784. case RADEON_HPD_1:
  785. WREG32(DC_HPD1_CONTROL, 0);
  786. rdev->irq.hpd[0] = false;
  787. break;
  788. case RADEON_HPD_2:
  789. WREG32(DC_HPD2_CONTROL, 0);
  790. rdev->irq.hpd[1] = false;
  791. break;
  792. case RADEON_HPD_3:
  793. WREG32(DC_HPD3_CONTROL, 0);
  794. rdev->irq.hpd[2] = false;
  795. break;
  796. case RADEON_HPD_4:
  797. WREG32(DC_HPD4_CONTROL, 0);
  798. rdev->irq.hpd[3] = false;
  799. break;
  800. /* DCE 3.2 */
  801. case RADEON_HPD_5:
  802. WREG32(DC_HPD5_CONTROL, 0);
  803. rdev->irq.hpd[4] = false;
  804. break;
  805. case RADEON_HPD_6:
  806. WREG32(DC_HPD6_CONTROL, 0);
  807. rdev->irq.hpd[5] = false;
  808. break;
  809. default:
  810. break;
  811. }
  812. }
  813. } else {
  814. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  815. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  816. switch (radeon_connector->hpd.hpd) {
  817. case RADEON_HPD_1:
  818. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  819. rdev->irq.hpd[0] = false;
  820. break;
  821. case RADEON_HPD_2:
  822. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  823. rdev->irq.hpd[1] = false;
  824. break;
  825. case RADEON_HPD_3:
  826. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  827. rdev->irq.hpd[2] = false;
  828. break;
  829. default:
  830. break;
  831. }
  832. }
  833. }
  834. }
  835. /*
  836. * R600 PCIE GART
  837. */
  838. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  839. {
  840. unsigned i;
  841. u32 tmp;
  842. /* flush hdp cache so updates hit vram */
  843. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  844. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  845. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  846. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  847. for (i = 0; i < rdev->usec_timeout; i++) {
  848. /* read MC_STATUS */
  849. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  850. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  851. if (tmp == 2) {
  852. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  853. return;
  854. }
  855. if (tmp) {
  856. return;
  857. }
  858. udelay(1);
  859. }
  860. }
  861. int r600_pcie_gart_init(struct radeon_device *rdev)
  862. {
  863. int r;
  864. if (rdev->gart.table.vram.robj) {
  865. WARN(1, "R600 PCIE GART already initialized.\n");
  866. return 0;
  867. }
  868. /* Initialize common gart structure */
  869. r = radeon_gart_init(rdev);
  870. if (r)
  871. return r;
  872. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  873. return radeon_gart_table_vram_alloc(rdev);
  874. }
  875. int r600_pcie_gart_enable(struct radeon_device *rdev)
  876. {
  877. u32 tmp;
  878. int r, i;
  879. if (rdev->gart.table.vram.robj == NULL) {
  880. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  881. return -EINVAL;
  882. }
  883. r = radeon_gart_table_vram_pin(rdev);
  884. if (r)
  885. return r;
  886. radeon_gart_restore(rdev);
  887. /* Setup L2 cache */
  888. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  889. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  890. EFFECTIVE_L2_QUEUE_SIZE(7));
  891. WREG32(VM_L2_CNTL2, 0);
  892. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  893. /* Setup TLB control */
  894. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  895. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  896. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  897. ENABLE_WAIT_L2_QUERY;
  898. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  900. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  901. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  902. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  903. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  904. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  905. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  906. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  907. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  908. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  909. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  910. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  911. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  912. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  913. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  914. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  915. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  916. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  917. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  918. (u32)(rdev->dummy_page.addr >> 12));
  919. for (i = 1; i < 7; i++)
  920. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  921. r600_pcie_gart_tlb_flush(rdev);
  922. rdev->gart.ready = true;
  923. return 0;
  924. }
  925. void r600_pcie_gart_disable(struct radeon_device *rdev)
  926. {
  927. u32 tmp;
  928. int i, r;
  929. /* Disable all tables */
  930. for (i = 0; i < 7; i++)
  931. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  932. /* Disable L2 cache */
  933. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  934. EFFECTIVE_L2_QUEUE_SIZE(7));
  935. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  936. /* Setup L1 TLB control */
  937. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  938. ENABLE_WAIT_L2_QUERY;
  939. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  945. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  946. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  947. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  948. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  949. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  950. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  951. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  952. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  953. if (rdev->gart.table.vram.robj) {
  954. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  955. if (likely(r == 0)) {
  956. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  957. radeon_bo_unpin(rdev->gart.table.vram.robj);
  958. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  959. }
  960. }
  961. }
  962. void r600_pcie_gart_fini(struct radeon_device *rdev)
  963. {
  964. radeon_gart_fini(rdev);
  965. r600_pcie_gart_disable(rdev);
  966. radeon_gart_table_vram_free(rdev);
  967. }
  968. void r600_agp_enable(struct radeon_device *rdev)
  969. {
  970. u32 tmp;
  971. int i;
  972. /* Setup L2 cache */
  973. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  974. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  975. EFFECTIVE_L2_QUEUE_SIZE(7));
  976. WREG32(VM_L2_CNTL2, 0);
  977. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  978. /* Setup TLB control */
  979. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  980. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  981. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  982. ENABLE_WAIT_L2_QUERY;
  983. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  986. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  988. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  989. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  990. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  991. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  992. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  993. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  994. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  995. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  996. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  997. for (i = 0; i < 7; i++)
  998. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  999. }
  1000. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1001. {
  1002. unsigned i;
  1003. u32 tmp;
  1004. for (i = 0; i < rdev->usec_timeout; i++) {
  1005. /* read MC_STATUS */
  1006. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1007. if (!tmp)
  1008. return 0;
  1009. udelay(1);
  1010. }
  1011. return -1;
  1012. }
  1013. static void r600_mc_program(struct radeon_device *rdev)
  1014. {
  1015. struct rv515_mc_save save;
  1016. u32 tmp;
  1017. int i, j;
  1018. /* Initialize HDP */
  1019. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1020. WREG32((0x2c14 + j), 0x00000000);
  1021. WREG32((0x2c18 + j), 0x00000000);
  1022. WREG32((0x2c1c + j), 0x00000000);
  1023. WREG32((0x2c20 + j), 0x00000000);
  1024. WREG32((0x2c24 + j), 0x00000000);
  1025. }
  1026. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1027. rv515_mc_stop(rdev, &save);
  1028. if (r600_mc_wait_for_idle(rdev)) {
  1029. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1030. }
  1031. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1032. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1033. /* Update configuration */
  1034. if (rdev->flags & RADEON_IS_AGP) {
  1035. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1036. /* VRAM before AGP */
  1037. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1038. rdev->mc.vram_start >> 12);
  1039. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1040. rdev->mc.gtt_end >> 12);
  1041. } else {
  1042. /* VRAM after AGP */
  1043. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1044. rdev->mc.gtt_start >> 12);
  1045. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1046. rdev->mc.vram_end >> 12);
  1047. }
  1048. } else {
  1049. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1050. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1051. }
  1052. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1053. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1054. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1055. WREG32(MC_VM_FB_LOCATION, tmp);
  1056. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1057. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1058. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1059. if (rdev->flags & RADEON_IS_AGP) {
  1060. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1061. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1062. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1063. } else {
  1064. WREG32(MC_VM_AGP_BASE, 0);
  1065. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1066. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1067. }
  1068. if (r600_mc_wait_for_idle(rdev)) {
  1069. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1070. }
  1071. rv515_mc_resume(rdev, &save);
  1072. /* we need to own VRAM, so turn off the VGA renderer here
  1073. * to stop it overwriting our objects */
  1074. rv515_vga_render_disable(rdev);
  1075. }
  1076. /**
  1077. * r600_vram_gtt_location - try to find VRAM & GTT location
  1078. * @rdev: radeon device structure holding all necessary informations
  1079. * @mc: memory controller structure holding memory informations
  1080. *
  1081. * Function will place try to place VRAM at same place as in CPU (PCI)
  1082. * address space as some GPU seems to have issue when we reprogram at
  1083. * different address space.
  1084. *
  1085. * If there is not enough space to fit the unvisible VRAM after the
  1086. * aperture then we limit the VRAM size to the aperture.
  1087. *
  1088. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1089. * them to be in one from GPU point of view so that we can program GPU to
  1090. * catch access outside them (weird GPU policy see ??).
  1091. *
  1092. * This function will never fails, worst case are limiting VRAM or GTT.
  1093. *
  1094. * Note: GTT start, end, size should be initialized before calling this
  1095. * function on AGP platform.
  1096. */
  1097. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1098. {
  1099. u64 size_bf, size_af;
  1100. if (mc->mc_vram_size > 0xE0000000) {
  1101. /* leave room for at least 512M GTT */
  1102. dev_warn(rdev->dev, "limiting VRAM\n");
  1103. mc->real_vram_size = 0xE0000000;
  1104. mc->mc_vram_size = 0xE0000000;
  1105. }
  1106. if (rdev->flags & RADEON_IS_AGP) {
  1107. size_bf = mc->gtt_start;
  1108. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1109. if (size_bf > size_af) {
  1110. if (mc->mc_vram_size > size_bf) {
  1111. dev_warn(rdev->dev, "limiting VRAM\n");
  1112. mc->real_vram_size = size_bf;
  1113. mc->mc_vram_size = size_bf;
  1114. }
  1115. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1116. } else {
  1117. if (mc->mc_vram_size > size_af) {
  1118. dev_warn(rdev->dev, "limiting VRAM\n");
  1119. mc->real_vram_size = size_af;
  1120. mc->mc_vram_size = size_af;
  1121. }
  1122. mc->vram_start = mc->gtt_end;
  1123. }
  1124. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1125. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1126. mc->mc_vram_size >> 20, mc->vram_start,
  1127. mc->vram_end, mc->real_vram_size >> 20);
  1128. } else {
  1129. u64 base = 0;
  1130. if (rdev->flags & RADEON_IS_IGP)
  1131. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1132. radeon_vram_location(rdev, &rdev->mc, base);
  1133. radeon_gtt_location(rdev, mc);
  1134. }
  1135. }
  1136. int r600_mc_init(struct radeon_device *rdev)
  1137. {
  1138. u32 tmp;
  1139. int chansize, numchan;
  1140. /* Get VRAM informations */
  1141. rdev->mc.vram_is_ddr = true;
  1142. tmp = RREG32(RAMCFG);
  1143. if (tmp & CHANSIZE_OVERRIDE) {
  1144. chansize = 16;
  1145. } else if (tmp & CHANSIZE_MASK) {
  1146. chansize = 64;
  1147. } else {
  1148. chansize = 32;
  1149. }
  1150. tmp = RREG32(CHMAP);
  1151. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1152. case 0:
  1153. default:
  1154. numchan = 1;
  1155. break;
  1156. case 1:
  1157. numchan = 2;
  1158. break;
  1159. case 2:
  1160. numchan = 4;
  1161. break;
  1162. case 3:
  1163. numchan = 8;
  1164. break;
  1165. }
  1166. rdev->mc.vram_width = numchan * chansize;
  1167. /* Could aper size report 0 ? */
  1168. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1169. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1170. /* Setup GPU memory space */
  1171. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1172. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1173. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1174. r600_vram_gtt_location(rdev, &rdev->mc);
  1175. if (rdev->flags & RADEON_IS_IGP) {
  1176. rs690_pm_info(rdev);
  1177. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1178. }
  1179. radeon_update_bandwidth_info(rdev);
  1180. return 0;
  1181. }
  1182. /* We doesn't check that the GPU really needs a reset we simply do the
  1183. * reset, it's up to the caller to determine if the GPU needs one. We
  1184. * might add an helper function to check that.
  1185. */
  1186. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1187. {
  1188. struct rv515_mc_save save;
  1189. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1190. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1191. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1192. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1193. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1194. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1195. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1196. S_008010_GUI_ACTIVE(1);
  1197. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1198. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1199. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1200. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1201. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1202. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1203. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1204. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1205. u32 tmp;
  1206. dev_info(rdev->dev, "GPU softreset \n");
  1207. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1208. RREG32(R_008010_GRBM_STATUS));
  1209. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1210. RREG32(R_008014_GRBM_STATUS2));
  1211. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1212. RREG32(R_000E50_SRBM_STATUS));
  1213. rv515_mc_stop(rdev, &save);
  1214. if (r600_mc_wait_for_idle(rdev)) {
  1215. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1216. }
  1217. /* Disable CP parsing/prefetching */
  1218. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1219. /* Check if any of the rendering block is busy and reset it */
  1220. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1221. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1222. tmp = S_008020_SOFT_RESET_CR(1) |
  1223. S_008020_SOFT_RESET_DB(1) |
  1224. S_008020_SOFT_RESET_CB(1) |
  1225. S_008020_SOFT_RESET_PA(1) |
  1226. S_008020_SOFT_RESET_SC(1) |
  1227. S_008020_SOFT_RESET_SMX(1) |
  1228. S_008020_SOFT_RESET_SPI(1) |
  1229. S_008020_SOFT_RESET_SX(1) |
  1230. S_008020_SOFT_RESET_SH(1) |
  1231. S_008020_SOFT_RESET_TC(1) |
  1232. S_008020_SOFT_RESET_TA(1) |
  1233. S_008020_SOFT_RESET_VC(1) |
  1234. S_008020_SOFT_RESET_VGT(1);
  1235. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1236. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1237. RREG32(R_008020_GRBM_SOFT_RESET);
  1238. mdelay(15);
  1239. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1240. }
  1241. /* Reset CP (we always reset CP) */
  1242. tmp = S_008020_SOFT_RESET_CP(1);
  1243. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1244. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1245. RREG32(R_008020_GRBM_SOFT_RESET);
  1246. mdelay(15);
  1247. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1248. /* Wait a little for things to settle down */
  1249. mdelay(1);
  1250. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1251. RREG32(R_008010_GRBM_STATUS));
  1252. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1253. RREG32(R_008014_GRBM_STATUS2));
  1254. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1255. RREG32(R_000E50_SRBM_STATUS));
  1256. rv515_mc_resume(rdev, &save);
  1257. return 0;
  1258. }
  1259. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1260. {
  1261. u32 srbm_status;
  1262. u32 grbm_status;
  1263. u32 grbm_status2;
  1264. int r;
  1265. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1266. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1267. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1268. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1269. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1270. return false;
  1271. }
  1272. /* force CP activities */
  1273. r = radeon_ring_lock(rdev, 2);
  1274. if (!r) {
  1275. /* PACKET2 NOP */
  1276. radeon_ring_write(rdev, 0x80000000);
  1277. radeon_ring_write(rdev, 0x80000000);
  1278. radeon_ring_unlock_commit(rdev);
  1279. }
  1280. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1281. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1282. }
  1283. int r600_asic_reset(struct radeon_device *rdev)
  1284. {
  1285. return r600_gpu_soft_reset(rdev);
  1286. }
  1287. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1288. u32 num_backends,
  1289. u32 backend_disable_mask)
  1290. {
  1291. u32 backend_map = 0;
  1292. u32 enabled_backends_mask;
  1293. u32 enabled_backends_count;
  1294. u32 cur_pipe;
  1295. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1296. u32 cur_backend;
  1297. u32 i;
  1298. if (num_tile_pipes > R6XX_MAX_PIPES)
  1299. num_tile_pipes = R6XX_MAX_PIPES;
  1300. if (num_tile_pipes < 1)
  1301. num_tile_pipes = 1;
  1302. if (num_backends > R6XX_MAX_BACKENDS)
  1303. num_backends = R6XX_MAX_BACKENDS;
  1304. if (num_backends < 1)
  1305. num_backends = 1;
  1306. enabled_backends_mask = 0;
  1307. enabled_backends_count = 0;
  1308. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1309. if (((backend_disable_mask >> i) & 1) == 0) {
  1310. enabled_backends_mask |= (1 << i);
  1311. ++enabled_backends_count;
  1312. }
  1313. if (enabled_backends_count == num_backends)
  1314. break;
  1315. }
  1316. if (enabled_backends_count == 0) {
  1317. enabled_backends_mask = 1;
  1318. enabled_backends_count = 1;
  1319. }
  1320. if (enabled_backends_count != num_backends)
  1321. num_backends = enabled_backends_count;
  1322. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1323. switch (num_tile_pipes) {
  1324. case 1:
  1325. swizzle_pipe[0] = 0;
  1326. break;
  1327. case 2:
  1328. swizzle_pipe[0] = 0;
  1329. swizzle_pipe[1] = 1;
  1330. break;
  1331. case 3:
  1332. swizzle_pipe[0] = 0;
  1333. swizzle_pipe[1] = 1;
  1334. swizzle_pipe[2] = 2;
  1335. break;
  1336. case 4:
  1337. swizzle_pipe[0] = 0;
  1338. swizzle_pipe[1] = 1;
  1339. swizzle_pipe[2] = 2;
  1340. swizzle_pipe[3] = 3;
  1341. break;
  1342. case 5:
  1343. swizzle_pipe[0] = 0;
  1344. swizzle_pipe[1] = 1;
  1345. swizzle_pipe[2] = 2;
  1346. swizzle_pipe[3] = 3;
  1347. swizzle_pipe[4] = 4;
  1348. break;
  1349. case 6:
  1350. swizzle_pipe[0] = 0;
  1351. swizzle_pipe[1] = 2;
  1352. swizzle_pipe[2] = 4;
  1353. swizzle_pipe[3] = 5;
  1354. swizzle_pipe[4] = 1;
  1355. swizzle_pipe[5] = 3;
  1356. break;
  1357. case 7:
  1358. swizzle_pipe[0] = 0;
  1359. swizzle_pipe[1] = 2;
  1360. swizzle_pipe[2] = 4;
  1361. swizzle_pipe[3] = 6;
  1362. swizzle_pipe[4] = 1;
  1363. swizzle_pipe[5] = 3;
  1364. swizzle_pipe[6] = 5;
  1365. break;
  1366. case 8:
  1367. swizzle_pipe[0] = 0;
  1368. swizzle_pipe[1] = 2;
  1369. swizzle_pipe[2] = 4;
  1370. swizzle_pipe[3] = 6;
  1371. swizzle_pipe[4] = 1;
  1372. swizzle_pipe[5] = 3;
  1373. swizzle_pipe[6] = 5;
  1374. swizzle_pipe[7] = 7;
  1375. break;
  1376. }
  1377. cur_backend = 0;
  1378. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1379. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1380. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1381. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1382. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1383. }
  1384. return backend_map;
  1385. }
  1386. int r600_count_pipe_bits(uint32_t val)
  1387. {
  1388. int i, ret = 0;
  1389. for (i = 0; i < 32; i++) {
  1390. ret += val & 1;
  1391. val >>= 1;
  1392. }
  1393. return ret;
  1394. }
  1395. void r600_gpu_init(struct radeon_device *rdev)
  1396. {
  1397. u32 tiling_config;
  1398. u32 ramcfg;
  1399. u32 backend_map;
  1400. u32 cc_rb_backend_disable;
  1401. u32 cc_gc_shader_pipe_config;
  1402. u32 tmp;
  1403. int i, j;
  1404. u32 sq_config;
  1405. u32 sq_gpr_resource_mgmt_1 = 0;
  1406. u32 sq_gpr_resource_mgmt_2 = 0;
  1407. u32 sq_thread_resource_mgmt = 0;
  1408. u32 sq_stack_resource_mgmt_1 = 0;
  1409. u32 sq_stack_resource_mgmt_2 = 0;
  1410. /* FIXME: implement */
  1411. switch (rdev->family) {
  1412. case CHIP_R600:
  1413. rdev->config.r600.max_pipes = 4;
  1414. rdev->config.r600.max_tile_pipes = 8;
  1415. rdev->config.r600.max_simds = 4;
  1416. rdev->config.r600.max_backends = 4;
  1417. rdev->config.r600.max_gprs = 256;
  1418. rdev->config.r600.max_threads = 192;
  1419. rdev->config.r600.max_stack_entries = 256;
  1420. rdev->config.r600.max_hw_contexts = 8;
  1421. rdev->config.r600.max_gs_threads = 16;
  1422. rdev->config.r600.sx_max_export_size = 128;
  1423. rdev->config.r600.sx_max_export_pos_size = 16;
  1424. rdev->config.r600.sx_max_export_smx_size = 128;
  1425. rdev->config.r600.sq_num_cf_insts = 2;
  1426. break;
  1427. case CHIP_RV630:
  1428. case CHIP_RV635:
  1429. rdev->config.r600.max_pipes = 2;
  1430. rdev->config.r600.max_tile_pipes = 2;
  1431. rdev->config.r600.max_simds = 3;
  1432. rdev->config.r600.max_backends = 1;
  1433. rdev->config.r600.max_gprs = 128;
  1434. rdev->config.r600.max_threads = 192;
  1435. rdev->config.r600.max_stack_entries = 128;
  1436. rdev->config.r600.max_hw_contexts = 8;
  1437. rdev->config.r600.max_gs_threads = 4;
  1438. rdev->config.r600.sx_max_export_size = 128;
  1439. rdev->config.r600.sx_max_export_pos_size = 16;
  1440. rdev->config.r600.sx_max_export_smx_size = 128;
  1441. rdev->config.r600.sq_num_cf_insts = 2;
  1442. break;
  1443. case CHIP_RV610:
  1444. case CHIP_RV620:
  1445. case CHIP_RS780:
  1446. case CHIP_RS880:
  1447. rdev->config.r600.max_pipes = 1;
  1448. rdev->config.r600.max_tile_pipes = 1;
  1449. rdev->config.r600.max_simds = 2;
  1450. rdev->config.r600.max_backends = 1;
  1451. rdev->config.r600.max_gprs = 128;
  1452. rdev->config.r600.max_threads = 192;
  1453. rdev->config.r600.max_stack_entries = 128;
  1454. rdev->config.r600.max_hw_contexts = 4;
  1455. rdev->config.r600.max_gs_threads = 4;
  1456. rdev->config.r600.sx_max_export_size = 128;
  1457. rdev->config.r600.sx_max_export_pos_size = 16;
  1458. rdev->config.r600.sx_max_export_smx_size = 128;
  1459. rdev->config.r600.sq_num_cf_insts = 1;
  1460. break;
  1461. case CHIP_RV670:
  1462. rdev->config.r600.max_pipes = 4;
  1463. rdev->config.r600.max_tile_pipes = 4;
  1464. rdev->config.r600.max_simds = 4;
  1465. rdev->config.r600.max_backends = 4;
  1466. rdev->config.r600.max_gprs = 192;
  1467. rdev->config.r600.max_threads = 192;
  1468. rdev->config.r600.max_stack_entries = 256;
  1469. rdev->config.r600.max_hw_contexts = 8;
  1470. rdev->config.r600.max_gs_threads = 16;
  1471. rdev->config.r600.sx_max_export_size = 128;
  1472. rdev->config.r600.sx_max_export_pos_size = 16;
  1473. rdev->config.r600.sx_max_export_smx_size = 128;
  1474. rdev->config.r600.sq_num_cf_insts = 2;
  1475. break;
  1476. default:
  1477. break;
  1478. }
  1479. /* Initialize HDP */
  1480. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1481. WREG32((0x2c14 + j), 0x00000000);
  1482. WREG32((0x2c18 + j), 0x00000000);
  1483. WREG32((0x2c1c + j), 0x00000000);
  1484. WREG32((0x2c20 + j), 0x00000000);
  1485. WREG32((0x2c24 + j), 0x00000000);
  1486. }
  1487. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1488. /* Setup tiling */
  1489. tiling_config = 0;
  1490. ramcfg = RREG32(RAMCFG);
  1491. switch (rdev->config.r600.max_tile_pipes) {
  1492. case 1:
  1493. tiling_config |= PIPE_TILING(0);
  1494. break;
  1495. case 2:
  1496. tiling_config |= PIPE_TILING(1);
  1497. break;
  1498. case 4:
  1499. tiling_config |= PIPE_TILING(2);
  1500. break;
  1501. case 8:
  1502. tiling_config |= PIPE_TILING(3);
  1503. break;
  1504. default:
  1505. break;
  1506. }
  1507. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1508. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1509. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1510. tiling_config |= GROUP_SIZE(0);
  1511. rdev->config.r600.tiling_group_size = 256;
  1512. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1513. if (tmp > 3) {
  1514. tiling_config |= ROW_TILING(3);
  1515. tiling_config |= SAMPLE_SPLIT(3);
  1516. } else {
  1517. tiling_config |= ROW_TILING(tmp);
  1518. tiling_config |= SAMPLE_SPLIT(tmp);
  1519. }
  1520. tiling_config |= BANK_SWAPS(1);
  1521. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1522. cc_rb_backend_disable |=
  1523. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1524. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1525. cc_gc_shader_pipe_config |=
  1526. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1527. cc_gc_shader_pipe_config |=
  1528. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1529. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1530. (R6XX_MAX_BACKENDS -
  1531. r600_count_pipe_bits((cc_rb_backend_disable &
  1532. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1533. (cc_rb_backend_disable >> 16));
  1534. tiling_config |= BACKEND_MAP(backend_map);
  1535. WREG32(GB_TILING_CONFIG, tiling_config);
  1536. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1537. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1538. /* Setup pipes */
  1539. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1540. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1541. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1542. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1543. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1544. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1545. /* Setup some CP states */
  1546. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1547. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1548. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1549. SYNC_WALKER | SYNC_ALIGNER));
  1550. /* Setup various GPU states */
  1551. if (rdev->family == CHIP_RV670)
  1552. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1553. tmp = RREG32(SX_DEBUG_1);
  1554. tmp |= SMX_EVENT_RELEASE;
  1555. if ((rdev->family > CHIP_R600))
  1556. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1557. WREG32(SX_DEBUG_1, tmp);
  1558. if (((rdev->family) == CHIP_R600) ||
  1559. ((rdev->family) == CHIP_RV630) ||
  1560. ((rdev->family) == CHIP_RV610) ||
  1561. ((rdev->family) == CHIP_RV620) ||
  1562. ((rdev->family) == CHIP_RS780) ||
  1563. ((rdev->family) == CHIP_RS880)) {
  1564. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1565. } else {
  1566. WREG32(DB_DEBUG, 0);
  1567. }
  1568. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1569. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1570. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1571. WREG32(VGT_NUM_INSTANCES, 0);
  1572. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1573. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1574. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1575. if (((rdev->family) == CHIP_RV610) ||
  1576. ((rdev->family) == CHIP_RV620) ||
  1577. ((rdev->family) == CHIP_RS780) ||
  1578. ((rdev->family) == CHIP_RS880)) {
  1579. tmp = (CACHE_FIFO_SIZE(0xa) |
  1580. FETCH_FIFO_HIWATER(0xa) |
  1581. DONE_FIFO_HIWATER(0xe0) |
  1582. ALU_UPDATE_FIFO_HIWATER(0x8));
  1583. } else if (((rdev->family) == CHIP_R600) ||
  1584. ((rdev->family) == CHIP_RV630)) {
  1585. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1586. tmp |= DONE_FIFO_HIWATER(0x4);
  1587. }
  1588. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1589. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1590. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1591. */
  1592. sq_config = RREG32(SQ_CONFIG);
  1593. sq_config &= ~(PS_PRIO(3) |
  1594. VS_PRIO(3) |
  1595. GS_PRIO(3) |
  1596. ES_PRIO(3));
  1597. sq_config |= (DX9_CONSTS |
  1598. VC_ENABLE |
  1599. PS_PRIO(0) |
  1600. VS_PRIO(1) |
  1601. GS_PRIO(2) |
  1602. ES_PRIO(3));
  1603. if ((rdev->family) == CHIP_R600) {
  1604. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1605. NUM_VS_GPRS(124) |
  1606. NUM_CLAUSE_TEMP_GPRS(4));
  1607. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1608. NUM_ES_GPRS(0));
  1609. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1610. NUM_VS_THREADS(48) |
  1611. NUM_GS_THREADS(4) |
  1612. NUM_ES_THREADS(4));
  1613. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1614. NUM_VS_STACK_ENTRIES(128));
  1615. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1616. NUM_ES_STACK_ENTRIES(0));
  1617. } else if (((rdev->family) == CHIP_RV610) ||
  1618. ((rdev->family) == CHIP_RV620) ||
  1619. ((rdev->family) == CHIP_RS780) ||
  1620. ((rdev->family) == CHIP_RS880)) {
  1621. /* no vertex cache */
  1622. sq_config &= ~VC_ENABLE;
  1623. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1624. NUM_VS_GPRS(44) |
  1625. NUM_CLAUSE_TEMP_GPRS(2));
  1626. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1627. NUM_ES_GPRS(17));
  1628. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1629. NUM_VS_THREADS(78) |
  1630. NUM_GS_THREADS(4) |
  1631. NUM_ES_THREADS(31));
  1632. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1633. NUM_VS_STACK_ENTRIES(40));
  1634. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1635. NUM_ES_STACK_ENTRIES(16));
  1636. } else if (((rdev->family) == CHIP_RV630) ||
  1637. ((rdev->family) == CHIP_RV635)) {
  1638. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1639. NUM_VS_GPRS(44) |
  1640. NUM_CLAUSE_TEMP_GPRS(2));
  1641. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1642. NUM_ES_GPRS(18));
  1643. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1644. NUM_VS_THREADS(78) |
  1645. NUM_GS_THREADS(4) |
  1646. NUM_ES_THREADS(31));
  1647. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1648. NUM_VS_STACK_ENTRIES(40));
  1649. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1650. NUM_ES_STACK_ENTRIES(16));
  1651. } else if ((rdev->family) == CHIP_RV670) {
  1652. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1653. NUM_VS_GPRS(44) |
  1654. NUM_CLAUSE_TEMP_GPRS(2));
  1655. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1656. NUM_ES_GPRS(17));
  1657. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1658. NUM_VS_THREADS(78) |
  1659. NUM_GS_THREADS(4) |
  1660. NUM_ES_THREADS(31));
  1661. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1662. NUM_VS_STACK_ENTRIES(64));
  1663. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1664. NUM_ES_STACK_ENTRIES(64));
  1665. }
  1666. WREG32(SQ_CONFIG, sq_config);
  1667. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1668. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1669. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1670. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1671. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1672. if (((rdev->family) == CHIP_RV610) ||
  1673. ((rdev->family) == CHIP_RV620) ||
  1674. ((rdev->family) == CHIP_RS780) ||
  1675. ((rdev->family) == CHIP_RS880)) {
  1676. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1677. } else {
  1678. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1679. }
  1680. /* More default values. 2D/3D driver should adjust as needed */
  1681. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1682. S1_X(0x4) | S1_Y(0xc)));
  1683. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1684. S1_X(0x2) | S1_Y(0x2) |
  1685. S2_X(0xa) | S2_Y(0x6) |
  1686. S3_X(0x6) | S3_Y(0xa)));
  1687. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1688. S1_X(0x4) | S1_Y(0xc) |
  1689. S2_X(0x1) | S2_Y(0x6) |
  1690. S3_X(0xa) | S3_Y(0xe)));
  1691. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1692. S5_X(0x0) | S5_Y(0x0) |
  1693. S6_X(0xb) | S6_Y(0x4) |
  1694. S7_X(0x7) | S7_Y(0x8)));
  1695. WREG32(VGT_STRMOUT_EN, 0);
  1696. tmp = rdev->config.r600.max_pipes * 16;
  1697. switch (rdev->family) {
  1698. case CHIP_RV610:
  1699. case CHIP_RV620:
  1700. case CHIP_RS780:
  1701. case CHIP_RS880:
  1702. tmp += 32;
  1703. break;
  1704. case CHIP_RV670:
  1705. tmp += 128;
  1706. break;
  1707. default:
  1708. break;
  1709. }
  1710. if (tmp > 256) {
  1711. tmp = 256;
  1712. }
  1713. WREG32(VGT_ES_PER_GS, 128);
  1714. WREG32(VGT_GS_PER_ES, tmp);
  1715. WREG32(VGT_GS_PER_VS, 2);
  1716. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1717. /* more default values. 2D/3D driver should adjust as needed */
  1718. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1719. WREG32(VGT_STRMOUT_EN, 0);
  1720. WREG32(SX_MISC, 0);
  1721. WREG32(PA_SC_MODE_CNTL, 0);
  1722. WREG32(PA_SC_AA_CONFIG, 0);
  1723. WREG32(PA_SC_LINE_STIPPLE, 0);
  1724. WREG32(SPI_INPUT_Z, 0);
  1725. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1726. WREG32(CB_COLOR7_FRAG, 0);
  1727. /* Clear render buffer base addresses */
  1728. WREG32(CB_COLOR0_BASE, 0);
  1729. WREG32(CB_COLOR1_BASE, 0);
  1730. WREG32(CB_COLOR2_BASE, 0);
  1731. WREG32(CB_COLOR3_BASE, 0);
  1732. WREG32(CB_COLOR4_BASE, 0);
  1733. WREG32(CB_COLOR5_BASE, 0);
  1734. WREG32(CB_COLOR6_BASE, 0);
  1735. WREG32(CB_COLOR7_BASE, 0);
  1736. WREG32(CB_COLOR7_FRAG, 0);
  1737. switch (rdev->family) {
  1738. case CHIP_RV610:
  1739. case CHIP_RV620:
  1740. case CHIP_RS780:
  1741. case CHIP_RS880:
  1742. tmp = TC_L2_SIZE(8);
  1743. break;
  1744. case CHIP_RV630:
  1745. case CHIP_RV635:
  1746. tmp = TC_L2_SIZE(4);
  1747. break;
  1748. case CHIP_R600:
  1749. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1750. break;
  1751. default:
  1752. tmp = TC_L2_SIZE(0);
  1753. break;
  1754. }
  1755. WREG32(TC_CNTL, tmp);
  1756. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1757. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1758. tmp = RREG32(ARB_POP);
  1759. tmp |= ENABLE_TC128;
  1760. WREG32(ARB_POP, tmp);
  1761. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1762. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1763. NUM_CLIP_SEQ(3)));
  1764. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1765. }
  1766. /*
  1767. * Indirect registers accessor
  1768. */
  1769. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1770. {
  1771. u32 r;
  1772. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1773. (void)RREG32(PCIE_PORT_INDEX);
  1774. r = RREG32(PCIE_PORT_DATA);
  1775. return r;
  1776. }
  1777. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1778. {
  1779. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1780. (void)RREG32(PCIE_PORT_INDEX);
  1781. WREG32(PCIE_PORT_DATA, (v));
  1782. (void)RREG32(PCIE_PORT_DATA);
  1783. }
  1784. /*
  1785. * CP & Ring
  1786. */
  1787. void r600_cp_stop(struct radeon_device *rdev)
  1788. {
  1789. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1790. }
  1791. int r600_init_microcode(struct radeon_device *rdev)
  1792. {
  1793. struct platform_device *pdev;
  1794. const char *chip_name;
  1795. const char *rlc_chip_name;
  1796. size_t pfp_req_size, me_req_size, rlc_req_size;
  1797. char fw_name[30];
  1798. int err;
  1799. DRM_DEBUG("\n");
  1800. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1801. err = IS_ERR(pdev);
  1802. if (err) {
  1803. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1804. return -EINVAL;
  1805. }
  1806. switch (rdev->family) {
  1807. case CHIP_R600:
  1808. chip_name = "R600";
  1809. rlc_chip_name = "R600";
  1810. break;
  1811. case CHIP_RV610:
  1812. chip_name = "RV610";
  1813. rlc_chip_name = "R600";
  1814. break;
  1815. case CHIP_RV630:
  1816. chip_name = "RV630";
  1817. rlc_chip_name = "R600";
  1818. break;
  1819. case CHIP_RV620:
  1820. chip_name = "RV620";
  1821. rlc_chip_name = "R600";
  1822. break;
  1823. case CHIP_RV635:
  1824. chip_name = "RV635";
  1825. rlc_chip_name = "R600";
  1826. break;
  1827. case CHIP_RV670:
  1828. chip_name = "RV670";
  1829. rlc_chip_name = "R600";
  1830. break;
  1831. case CHIP_RS780:
  1832. case CHIP_RS880:
  1833. chip_name = "RS780";
  1834. rlc_chip_name = "R600";
  1835. break;
  1836. case CHIP_RV770:
  1837. chip_name = "RV770";
  1838. rlc_chip_name = "R700";
  1839. break;
  1840. case CHIP_RV730:
  1841. case CHIP_RV740:
  1842. chip_name = "RV730";
  1843. rlc_chip_name = "R700";
  1844. break;
  1845. case CHIP_RV710:
  1846. chip_name = "RV710";
  1847. rlc_chip_name = "R700";
  1848. break;
  1849. case CHIP_CEDAR:
  1850. chip_name = "CEDAR";
  1851. rlc_chip_name = "CEDAR";
  1852. break;
  1853. case CHIP_REDWOOD:
  1854. chip_name = "REDWOOD";
  1855. rlc_chip_name = "REDWOOD";
  1856. break;
  1857. case CHIP_JUNIPER:
  1858. chip_name = "JUNIPER";
  1859. rlc_chip_name = "JUNIPER";
  1860. break;
  1861. case CHIP_CYPRESS:
  1862. case CHIP_HEMLOCK:
  1863. chip_name = "CYPRESS";
  1864. rlc_chip_name = "CYPRESS";
  1865. break;
  1866. default: BUG();
  1867. }
  1868. if (rdev->family >= CHIP_CEDAR) {
  1869. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1870. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1871. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1872. } else if (rdev->family >= CHIP_RV770) {
  1873. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1874. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1875. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1876. } else {
  1877. pfp_req_size = PFP_UCODE_SIZE * 4;
  1878. me_req_size = PM4_UCODE_SIZE * 12;
  1879. rlc_req_size = RLC_UCODE_SIZE * 4;
  1880. }
  1881. DRM_INFO("Loading %s Microcode\n", chip_name);
  1882. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1883. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1884. if (err)
  1885. goto out;
  1886. if (rdev->pfp_fw->size != pfp_req_size) {
  1887. printk(KERN_ERR
  1888. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1889. rdev->pfp_fw->size, fw_name);
  1890. err = -EINVAL;
  1891. goto out;
  1892. }
  1893. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1894. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1895. if (err)
  1896. goto out;
  1897. if (rdev->me_fw->size != me_req_size) {
  1898. printk(KERN_ERR
  1899. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1900. rdev->me_fw->size, fw_name);
  1901. err = -EINVAL;
  1902. }
  1903. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1904. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1905. if (err)
  1906. goto out;
  1907. if (rdev->rlc_fw->size != rlc_req_size) {
  1908. printk(KERN_ERR
  1909. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1910. rdev->rlc_fw->size, fw_name);
  1911. err = -EINVAL;
  1912. }
  1913. out:
  1914. platform_device_unregister(pdev);
  1915. if (err) {
  1916. if (err != -EINVAL)
  1917. printk(KERN_ERR
  1918. "r600_cp: Failed to load firmware \"%s\"\n",
  1919. fw_name);
  1920. release_firmware(rdev->pfp_fw);
  1921. rdev->pfp_fw = NULL;
  1922. release_firmware(rdev->me_fw);
  1923. rdev->me_fw = NULL;
  1924. release_firmware(rdev->rlc_fw);
  1925. rdev->rlc_fw = NULL;
  1926. }
  1927. return err;
  1928. }
  1929. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1930. {
  1931. const __be32 *fw_data;
  1932. int i;
  1933. if (!rdev->me_fw || !rdev->pfp_fw)
  1934. return -EINVAL;
  1935. r600_cp_stop(rdev);
  1936. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1937. /* Reset cp */
  1938. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1939. RREG32(GRBM_SOFT_RESET);
  1940. mdelay(15);
  1941. WREG32(GRBM_SOFT_RESET, 0);
  1942. WREG32(CP_ME_RAM_WADDR, 0);
  1943. fw_data = (const __be32 *)rdev->me_fw->data;
  1944. WREG32(CP_ME_RAM_WADDR, 0);
  1945. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1946. WREG32(CP_ME_RAM_DATA,
  1947. be32_to_cpup(fw_data++));
  1948. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1949. WREG32(CP_PFP_UCODE_ADDR, 0);
  1950. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1951. WREG32(CP_PFP_UCODE_DATA,
  1952. be32_to_cpup(fw_data++));
  1953. WREG32(CP_PFP_UCODE_ADDR, 0);
  1954. WREG32(CP_ME_RAM_WADDR, 0);
  1955. WREG32(CP_ME_RAM_RADDR, 0);
  1956. return 0;
  1957. }
  1958. int r600_cp_start(struct radeon_device *rdev)
  1959. {
  1960. int r;
  1961. uint32_t cp_me;
  1962. r = radeon_ring_lock(rdev, 7);
  1963. if (r) {
  1964. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1965. return r;
  1966. }
  1967. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1968. radeon_ring_write(rdev, 0x1);
  1969. if (rdev->family >= CHIP_CEDAR) {
  1970. radeon_ring_write(rdev, 0x0);
  1971. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1972. } else if (rdev->family >= CHIP_RV770) {
  1973. radeon_ring_write(rdev, 0x0);
  1974. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1975. } else {
  1976. radeon_ring_write(rdev, 0x3);
  1977. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1978. }
  1979. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1980. radeon_ring_write(rdev, 0);
  1981. radeon_ring_write(rdev, 0);
  1982. radeon_ring_unlock_commit(rdev);
  1983. cp_me = 0xff;
  1984. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1985. return 0;
  1986. }
  1987. int r600_cp_resume(struct radeon_device *rdev)
  1988. {
  1989. u32 tmp;
  1990. u32 rb_bufsz;
  1991. int r;
  1992. /* Reset cp */
  1993. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1994. RREG32(GRBM_SOFT_RESET);
  1995. mdelay(15);
  1996. WREG32(GRBM_SOFT_RESET, 0);
  1997. /* Set ring buffer size */
  1998. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1999. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2000. #ifdef __BIG_ENDIAN
  2001. tmp |= BUF_SWAP_32BIT;
  2002. #endif
  2003. WREG32(CP_RB_CNTL, tmp);
  2004. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2005. /* Set the write pointer delay */
  2006. WREG32(CP_RB_WPTR_DELAY, 0);
  2007. /* Initialize the ring buffer's read and write pointers */
  2008. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2009. WREG32(CP_RB_RPTR_WR, 0);
  2010. WREG32(CP_RB_WPTR, 0);
  2011. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  2012. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  2013. mdelay(1);
  2014. WREG32(CP_RB_CNTL, tmp);
  2015. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2016. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2017. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2018. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2019. r600_cp_start(rdev);
  2020. rdev->cp.ready = true;
  2021. r = radeon_ring_test(rdev);
  2022. if (r) {
  2023. rdev->cp.ready = false;
  2024. return r;
  2025. }
  2026. return 0;
  2027. }
  2028. void r600_cp_commit(struct radeon_device *rdev)
  2029. {
  2030. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2031. (void)RREG32(CP_RB_WPTR);
  2032. }
  2033. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2034. {
  2035. u32 rb_bufsz;
  2036. /* Align ring size */
  2037. rb_bufsz = drm_order(ring_size / 8);
  2038. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2039. rdev->cp.ring_size = ring_size;
  2040. rdev->cp.align_mask = 16 - 1;
  2041. }
  2042. void r600_cp_fini(struct radeon_device *rdev)
  2043. {
  2044. r600_cp_stop(rdev);
  2045. radeon_ring_fini(rdev);
  2046. }
  2047. /*
  2048. * GPU scratch registers helpers function.
  2049. */
  2050. void r600_scratch_init(struct radeon_device *rdev)
  2051. {
  2052. int i;
  2053. rdev->scratch.num_reg = 7;
  2054. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2055. rdev->scratch.free[i] = true;
  2056. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  2057. }
  2058. }
  2059. int r600_ring_test(struct radeon_device *rdev)
  2060. {
  2061. uint32_t scratch;
  2062. uint32_t tmp = 0;
  2063. unsigned i;
  2064. int r;
  2065. r = radeon_scratch_get(rdev, &scratch);
  2066. if (r) {
  2067. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2068. return r;
  2069. }
  2070. WREG32(scratch, 0xCAFEDEAD);
  2071. r = radeon_ring_lock(rdev, 3);
  2072. if (r) {
  2073. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2074. radeon_scratch_free(rdev, scratch);
  2075. return r;
  2076. }
  2077. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2078. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2079. radeon_ring_write(rdev, 0xDEADBEEF);
  2080. radeon_ring_unlock_commit(rdev);
  2081. for (i = 0; i < rdev->usec_timeout; i++) {
  2082. tmp = RREG32(scratch);
  2083. if (tmp == 0xDEADBEEF)
  2084. break;
  2085. DRM_UDELAY(1);
  2086. }
  2087. if (i < rdev->usec_timeout) {
  2088. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2089. } else {
  2090. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2091. scratch, tmp);
  2092. r = -EINVAL;
  2093. }
  2094. radeon_scratch_free(rdev, scratch);
  2095. return r;
  2096. }
  2097. void r600_wb_disable(struct radeon_device *rdev)
  2098. {
  2099. int r;
  2100. WREG32(SCRATCH_UMSK, 0);
  2101. if (rdev->wb.wb_obj) {
  2102. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2103. if (unlikely(r != 0))
  2104. return;
  2105. radeon_bo_kunmap(rdev->wb.wb_obj);
  2106. radeon_bo_unpin(rdev->wb.wb_obj);
  2107. radeon_bo_unreserve(rdev->wb.wb_obj);
  2108. }
  2109. }
  2110. void r600_wb_fini(struct radeon_device *rdev)
  2111. {
  2112. r600_wb_disable(rdev);
  2113. if (rdev->wb.wb_obj) {
  2114. radeon_bo_unref(&rdev->wb.wb_obj);
  2115. rdev->wb.wb = NULL;
  2116. rdev->wb.wb_obj = NULL;
  2117. }
  2118. }
  2119. int r600_wb_enable(struct radeon_device *rdev)
  2120. {
  2121. int r;
  2122. if (rdev->wb.wb_obj == NULL) {
  2123. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  2124. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  2125. if (r) {
  2126. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  2127. return r;
  2128. }
  2129. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2130. if (unlikely(r != 0)) {
  2131. r600_wb_fini(rdev);
  2132. return r;
  2133. }
  2134. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  2135. &rdev->wb.gpu_addr);
  2136. if (r) {
  2137. radeon_bo_unreserve(rdev->wb.wb_obj);
  2138. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  2139. r600_wb_fini(rdev);
  2140. return r;
  2141. }
  2142. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  2143. radeon_bo_unreserve(rdev->wb.wb_obj);
  2144. if (r) {
  2145. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  2146. r600_wb_fini(rdev);
  2147. return r;
  2148. }
  2149. }
  2150. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  2151. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  2152. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  2153. WREG32(SCRATCH_UMSK, 0xff);
  2154. return 0;
  2155. }
  2156. void r600_fence_ring_emit(struct radeon_device *rdev,
  2157. struct radeon_fence *fence)
  2158. {
  2159. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  2160. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2161. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  2162. /* wait for 3D idle clean */
  2163. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2164. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2165. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2166. /* Emit fence sequence & fire IRQ */
  2167. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2168. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2169. radeon_ring_write(rdev, fence->seq);
  2170. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2171. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2172. radeon_ring_write(rdev, RB_INT_STAT);
  2173. }
  2174. int r600_copy_blit(struct radeon_device *rdev,
  2175. uint64_t src_offset, uint64_t dst_offset,
  2176. unsigned num_pages, struct radeon_fence *fence)
  2177. {
  2178. int r;
  2179. mutex_lock(&rdev->r600_blit.mutex);
  2180. rdev->r600_blit.vb_ib = NULL;
  2181. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2182. if (r) {
  2183. if (rdev->r600_blit.vb_ib)
  2184. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2185. mutex_unlock(&rdev->r600_blit.mutex);
  2186. return r;
  2187. }
  2188. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2189. r600_blit_done_copy(rdev, fence);
  2190. mutex_unlock(&rdev->r600_blit.mutex);
  2191. return 0;
  2192. }
  2193. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2194. uint32_t tiling_flags, uint32_t pitch,
  2195. uint32_t offset, uint32_t obj_size)
  2196. {
  2197. /* FIXME: implement */
  2198. return 0;
  2199. }
  2200. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2201. {
  2202. /* FIXME: implement */
  2203. }
  2204. bool r600_card_posted(struct radeon_device *rdev)
  2205. {
  2206. uint32_t reg;
  2207. /* first check CRTCs */
  2208. reg = RREG32(D1CRTC_CONTROL) |
  2209. RREG32(D2CRTC_CONTROL);
  2210. if (reg & CRTC_EN)
  2211. return true;
  2212. /* then check MEM_SIZE, in case the crtcs are off */
  2213. if (RREG32(CONFIG_MEMSIZE))
  2214. return true;
  2215. return false;
  2216. }
  2217. int r600_startup(struct radeon_device *rdev)
  2218. {
  2219. int r;
  2220. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2221. r = r600_init_microcode(rdev);
  2222. if (r) {
  2223. DRM_ERROR("Failed to load firmware!\n");
  2224. return r;
  2225. }
  2226. }
  2227. r600_mc_program(rdev);
  2228. if (rdev->flags & RADEON_IS_AGP) {
  2229. r600_agp_enable(rdev);
  2230. } else {
  2231. r = r600_pcie_gart_enable(rdev);
  2232. if (r)
  2233. return r;
  2234. }
  2235. r600_gpu_init(rdev);
  2236. r = r600_blit_init(rdev);
  2237. if (r) {
  2238. r600_blit_fini(rdev);
  2239. rdev->asic->copy = NULL;
  2240. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2241. }
  2242. /* pin copy shader into vram */
  2243. if (rdev->r600_blit.shader_obj) {
  2244. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2245. if (unlikely(r != 0))
  2246. return r;
  2247. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  2248. &rdev->r600_blit.shader_gpu_addr);
  2249. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2250. if (r) {
  2251. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  2252. return r;
  2253. }
  2254. }
  2255. /* Enable IRQ */
  2256. r = r600_irq_init(rdev);
  2257. if (r) {
  2258. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2259. radeon_irq_kms_fini(rdev);
  2260. return r;
  2261. }
  2262. r600_irq_set(rdev);
  2263. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2264. if (r)
  2265. return r;
  2266. r = r600_cp_load_microcode(rdev);
  2267. if (r)
  2268. return r;
  2269. r = r600_cp_resume(rdev);
  2270. if (r)
  2271. return r;
  2272. /* write back buffer are not vital so don't worry about failure */
  2273. r600_wb_enable(rdev);
  2274. return 0;
  2275. }
  2276. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2277. {
  2278. uint32_t temp;
  2279. temp = RREG32(CONFIG_CNTL);
  2280. if (state == false) {
  2281. temp &= ~(1<<0);
  2282. temp |= (1<<1);
  2283. } else {
  2284. temp &= ~(1<<1);
  2285. }
  2286. WREG32(CONFIG_CNTL, temp);
  2287. }
  2288. int r600_resume(struct radeon_device *rdev)
  2289. {
  2290. int r;
  2291. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2292. * posting will perform necessary task to bring back GPU into good
  2293. * shape.
  2294. */
  2295. /* post card */
  2296. atom_asic_init(rdev->mode_info.atom_context);
  2297. /* Initialize clocks */
  2298. r = radeon_clocks_init(rdev);
  2299. if (r) {
  2300. return r;
  2301. }
  2302. r = r600_startup(rdev);
  2303. if (r) {
  2304. DRM_ERROR("r600 startup failed on resume\n");
  2305. return r;
  2306. }
  2307. r = r600_ib_test(rdev);
  2308. if (r) {
  2309. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2310. return r;
  2311. }
  2312. r = r600_audio_init(rdev);
  2313. if (r) {
  2314. DRM_ERROR("radeon: audio resume failed\n");
  2315. return r;
  2316. }
  2317. return r;
  2318. }
  2319. int r600_suspend(struct radeon_device *rdev)
  2320. {
  2321. int r;
  2322. r600_audio_fini(rdev);
  2323. /* FIXME: we should wait for ring to be empty */
  2324. r600_cp_stop(rdev);
  2325. rdev->cp.ready = false;
  2326. r600_irq_suspend(rdev);
  2327. r600_wb_disable(rdev);
  2328. r600_pcie_gart_disable(rdev);
  2329. /* unpin shaders bo */
  2330. if (rdev->r600_blit.shader_obj) {
  2331. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2332. if (!r) {
  2333. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2334. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2335. }
  2336. }
  2337. return 0;
  2338. }
  2339. /* Plan is to move initialization in that function and use
  2340. * helper function so that radeon_device_init pretty much
  2341. * do nothing more than calling asic specific function. This
  2342. * should also allow to remove a bunch of callback function
  2343. * like vram_info.
  2344. */
  2345. int r600_init(struct radeon_device *rdev)
  2346. {
  2347. int r;
  2348. r = radeon_dummy_page_init(rdev);
  2349. if (r)
  2350. return r;
  2351. if (r600_debugfs_mc_info_init(rdev)) {
  2352. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2353. }
  2354. /* This don't do much */
  2355. r = radeon_gem_init(rdev);
  2356. if (r)
  2357. return r;
  2358. /* Read BIOS */
  2359. if (!radeon_get_bios(rdev)) {
  2360. if (ASIC_IS_AVIVO(rdev))
  2361. return -EINVAL;
  2362. }
  2363. /* Must be an ATOMBIOS */
  2364. if (!rdev->is_atom_bios) {
  2365. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2366. return -EINVAL;
  2367. }
  2368. r = radeon_atombios_init(rdev);
  2369. if (r)
  2370. return r;
  2371. /* Post card if necessary */
  2372. if (!r600_card_posted(rdev)) {
  2373. if (!rdev->bios) {
  2374. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2375. return -EINVAL;
  2376. }
  2377. DRM_INFO("GPU not posted. posting now...\n");
  2378. atom_asic_init(rdev->mode_info.atom_context);
  2379. }
  2380. /* Initialize scratch registers */
  2381. r600_scratch_init(rdev);
  2382. /* Initialize surface registers */
  2383. radeon_surface_init(rdev);
  2384. /* Initialize clocks */
  2385. radeon_get_clock_info(rdev->ddev);
  2386. r = radeon_clocks_init(rdev);
  2387. if (r)
  2388. return r;
  2389. /* Fence driver */
  2390. r = radeon_fence_driver_init(rdev);
  2391. if (r)
  2392. return r;
  2393. if (rdev->flags & RADEON_IS_AGP) {
  2394. r = radeon_agp_init(rdev);
  2395. if (r)
  2396. radeon_agp_disable(rdev);
  2397. }
  2398. r = r600_mc_init(rdev);
  2399. if (r)
  2400. return r;
  2401. /* Memory manager */
  2402. r = radeon_bo_init(rdev);
  2403. if (r)
  2404. return r;
  2405. r = radeon_irq_kms_init(rdev);
  2406. if (r)
  2407. return r;
  2408. rdev->cp.ring_obj = NULL;
  2409. r600_ring_init(rdev, 1024 * 1024);
  2410. rdev->ih.ring_obj = NULL;
  2411. r600_ih_ring_init(rdev, 64 * 1024);
  2412. r = r600_pcie_gart_init(rdev);
  2413. if (r)
  2414. return r;
  2415. rdev->accel_working = true;
  2416. r = r600_startup(rdev);
  2417. if (r) {
  2418. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2419. r600_cp_fini(rdev);
  2420. r600_wb_fini(rdev);
  2421. r600_irq_fini(rdev);
  2422. radeon_irq_kms_fini(rdev);
  2423. r600_pcie_gart_fini(rdev);
  2424. rdev->accel_working = false;
  2425. }
  2426. if (rdev->accel_working) {
  2427. r = radeon_ib_pool_init(rdev);
  2428. if (r) {
  2429. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2430. rdev->accel_working = false;
  2431. } else {
  2432. r = r600_ib_test(rdev);
  2433. if (r) {
  2434. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2435. rdev->accel_working = false;
  2436. }
  2437. }
  2438. }
  2439. r = r600_audio_init(rdev);
  2440. if (r)
  2441. return r; /* TODO error handling */
  2442. return 0;
  2443. }
  2444. void r600_fini(struct radeon_device *rdev)
  2445. {
  2446. r600_audio_fini(rdev);
  2447. r600_blit_fini(rdev);
  2448. r600_cp_fini(rdev);
  2449. r600_wb_fini(rdev);
  2450. r600_irq_fini(rdev);
  2451. radeon_irq_kms_fini(rdev);
  2452. r600_pcie_gart_fini(rdev);
  2453. radeon_agp_fini(rdev);
  2454. radeon_gem_fini(rdev);
  2455. radeon_fence_driver_fini(rdev);
  2456. radeon_clocks_fini(rdev);
  2457. radeon_bo_fini(rdev);
  2458. radeon_atombios_fini(rdev);
  2459. kfree(rdev->bios);
  2460. rdev->bios = NULL;
  2461. radeon_dummy_page_fini(rdev);
  2462. }
  2463. /*
  2464. * CS stuff
  2465. */
  2466. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2467. {
  2468. /* FIXME: implement */
  2469. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2470. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2471. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2472. radeon_ring_write(rdev, ib->length_dw);
  2473. }
  2474. int r600_ib_test(struct radeon_device *rdev)
  2475. {
  2476. struct radeon_ib *ib;
  2477. uint32_t scratch;
  2478. uint32_t tmp = 0;
  2479. unsigned i;
  2480. int r;
  2481. r = radeon_scratch_get(rdev, &scratch);
  2482. if (r) {
  2483. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2484. return r;
  2485. }
  2486. WREG32(scratch, 0xCAFEDEAD);
  2487. r = radeon_ib_get(rdev, &ib);
  2488. if (r) {
  2489. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2490. return r;
  2491. }
  2492. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2493. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2494. ib->ptr[2] = 0xDEADBEEF;
  2495. ib->ptr[3] = PACKET2(0);
  2496. ib->ptr[4] = PACKET2(0);
  2497. ib->ptr[5] = PACKET2(0);
  2498. ib->ptr[6] = PACKET2(0);
  2499. ib->ptr[7] = PACKET2(0);
  2500. ib->ptr[8] = PACKET2(0);
  2501. ib->ptr[9] = PACKET2(0);
  2502. ib->ptr[10] = PACKET2(0);
  2503. ib->ptr[11] = PACKET2(0);
  2504. ib->ptr[12] = PACKET2(0);
  2505. ib->ptr[13] = PACKET2(0);
  2506. ib->ptr[14] = PACKET2(0);
  2507. ib->ptr[15] = PACKET2(0);
  2508. ib->length_dw = 16;
  2509. r = radeon_ib_schedule(rdev, ib);
  2510. if (r) {
  2511. radeon_scratch_free(rdev, scratch);
  2512. radeon_ib_free(rdev, &ib);
  2513. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2514. return r;
  2515. }
  2516. r = radeon_fence_wait(ib->fence, false);
  2517. if (r) {
  2518. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2519. return r;
  2520. }
  2521. for (i = 0; i < rdev->usec_timeout; i++) {
  2522. tmp = RREG32(scratch);
  2523. if (tmp == 0xDEADBEEF)
  2524. break;
  2525. DRM_UDELAY(1);
  2526. }
  2527. if (i < rdev->usec_timeout) {
  2528. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2529. } else {
  2530. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2531. scratch, tmp);
  2532. r = -EINVAL;
  2533. }
  2534. radeon_scratch_free(rdev, scratch);
  2535. radeon_ib_free(rdev, &ib);
  2536. return r;
  2537. }
  2538. /*
  2539. * Interrupts
  2540. *
  2541. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2542. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2543. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2544. * and host consumes. As the host irq handler processes interrupts, it
  2545. * increments the rptr. When the rptr catches up with the wptr, all the
  2546. * current interrupts have been processed.
  2547. */
  2548. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2549. {
  2550. u32 rb_bufsz;
  2551. /* Align ring size */
  2552. rb_bufsz = drm_order(ring_size / 4);
  2553. ring_size = (1 << rb_bufsz) * 4;
  2554. rdev->ih.ring_size = ring_size;
  2555. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2556. rdev->ih.rptr = 0;
  2557. }
  2558. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2559. {
  2560. int r;
  2561. /* Allocate ring buffer */
  2562. if (rdev->ih.ring_obj == NULL) {
  2563. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2564. true,
  2565. RADEON_GEM_DOMAIN_GTT,
  2566. &rdev->ih.ring_obj);
  2567. if (r) {
  2568. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2569. return r;
  2570. }
  2571. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2572. if (unlikely(r != 0))
  2573. return r;
  2574. r = radeon_bo_pin(rdev->ih.ring_obj,
  2575. RADEON_GEM_DOMAIN_GTT,
  2576. &rdev->ih.gpu_addr);
  2577. if (r) {
  2578. radeon_bo_unreserve(rdev->ih.ring_obj);
  2579. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2580. return r;
  2581. }
  2582. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2583. (void **)&rdev->ih.ring);
  2584. radeon_bo_unreserve(rdev->ih.ring_obj);
  2585. if (r) {
  2586. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2587. return r;
  2588. }
  2589. }
  2590. return 0;
  2591. }
  2592. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2593. {
  2594. int r;
  2595. if (rdev->ih.ring_obj) {
  2596. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2597. if (likely(r == 0)) {
  2598. radeon_bo_kunmap(rdev->ih.ring_obj);
  2599. radeon_bo_unpin(rdev->ih.ring_obj);
  2600. radeon_bo_unreserve(rdev->ih.ring_obj);
  2601. }
  2602. radeon_bo_unref(&rdev->ih.ring_obj);
  2603. rdev->ih.ring = NULL;
  2604. rdev->ih.ring_obj = NULL;
  2605. }
  2606. }
  2607. void r600_rlc_stop(struct radeon_device *rdev)
  2608. {
  2609. if ((rdev->family >= CHIP_RV770) &&
  2610. (rdev->family <= CHIP_RV740)) {
  2611. /* r7xx asics need to soft reset RLC before halting */
  2612. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2613. RREG32(SRBM_SOFT_RESET);
  2614. udelay(15000);
  2615. WREG32(SRBM_SOFT_RESET, 0);
  2616. RREG32(SRBM_SOFT_RESET);
  2617. }
  2618. WREG32(RLC_CNTL, 0);
  2619. }
  2620. static void r600_rlc_start(struct radeon_device *rdev)
  2621. {
  2622. WREG32(RLC_CNTL, RLC_ENABLE);
  2623. }
  2624. static int r600_rlc_init(struct radeon_device *rdev)
  2625. {
  2626. u32 i;
  2627. const __be32 *fw_data;
  2628. if (!rdev->rlc_fw)
  2629. return -EINVAL;
  2630. r600_rlc_stop(rdev);
  2631. WREG32(RLC_HB_BASE, 0);
  2632. WREG32(RLC_HB_CNTL, 0);
  2633. WREG32(RLC_HB_RPTR, 0);
  2634. WREG32(RLC_HB_WPTR, 0);
  2635. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2636. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2637. WREG32(RLC_MC_CNTL, 0);
  2638. WREG32(RLC_UCODE_CNTL, 0);
  2639. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2640. if (rdev->family >= CHIP_CEDAR) {
  2641. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2642. WREG32(RLC_UCODE_ADDR, i);
  2643. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2644. }
  2645. } else if (rdev->family >= CHIP_RV770) {
  2646. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2647. WREG32(RLC_UCODE_ADDR, i);
  2648. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2649. }
  2650. } else {
  2651. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2652. WREG32(RLC_UCODE_ADDR, i);
  2653. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2654. }
  2655. }
  2656. WREG32(RLC_UCODE_ADDR, 0);
  2657. r600_rlc_start(rdev);
  2658. return 0;
  2659. }
  2660. static void r600_enable_interrupts(struct radeon_device *rdev)
  2661. {
  2662. u32 ih_cntl = RREG32(IH_CNTL);
  2663. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2664. ih_cntl |= ENABLE_INTR;
  2665. ih_rb_cntl |= IH_RB_ENABLE;
  2666. WREG32(IH_CNTL, ih_cntl);
  2667. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2668. rdev->ih.enabled = true;
  2669. }
  2670. void r600_disable_interrupts(struct radeon_device *rdev)
  2671. {
  2672. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2673. u32 ih_cntl = RREG32(IH_CNTL);
  2674. ih_rb_cntl &= ~IH_RB_ENABLE;
  2675. ih_cntl &= ~ENABLE_INTR;
  2676. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2677. WREG32(IH_CNTL, ih_cntl);
  2678. /* set rptr, wptr to 0 */
  2679. WREG32(IH_RB_RPTR, 0);
  2680. WREG32(IH_RB_WPTR, 0);
  2681. rdev->ih.enabled = false;
  2682. rdev->ih.wptr = 0;
  2683. rdev->ih.rptr = 0;
  2684. }
  2685. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2686. {
  2687. u32 tmp;
  2688. WREG32(CP_INT_CNTL, 0);
  2689. WREG32(GRBM_INT_CNTL, 0);
  2690. WREG32(DxMODE_INT_MASK, 0);
  2691. if (ASIC_IS_DCE3(rdev)) {
  2692. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2693. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2694. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2695. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2696. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2697. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2698. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2699. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2700. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2701. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2702. if (ASIC_IS_DCE32(rdev)) {
  2703. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2704. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2705. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2706. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2707. }
  2708. } else {
  2709. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2710. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2711. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2712. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2713. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2714. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2715. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2716. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2717. }
  2718. }
  2719. int r600_irq_init(struct radeon_device *rdev)
  2720. {
  2721. int ret = 0;
  2722. int rb_bufsz;
  2723. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2724. /* allocate ring */
  2725. ret = r600_ih_ring_alloc(rdev);
  2726. if (ret)
  2727. return ret;
  2728. /* disable irqs */
  2729. r600_disable_interrupts(rdev);
  2730. /* init rlc */
  2731. ret = r600_rlc_init(rdev);
  2732. if (ret) {
  2733. r600_ih_ring_fini(rdev);
  2734. return ret;
  2735. }
  2736. /* setup interrupt control */
  2737. /* set dummy read address to ring address */
  2738. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2739. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2740. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2741. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2742. */
  2743. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2744. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2745. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2746. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2747. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2748. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2749. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2750. IH_WPTR_OVERFLOW_CLEAR |
  2751. (rb_bufsz << 1));
  2752. /* WPTR writeback, not yet */
  2753. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2754. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2755. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2756. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2757. /* set rptr, wptr to 0 */
  2758. WREG32(IH_RB_RPTR, 0);
  2759. WREG32(IH_RB_WPTR, 0);
  2760. /* Default settings for IH_CNTL (disabled at first) */
  2761. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2762. /* RPTR_REARM only works if msi's are enabled */
  2763. if (rdev->msi_enabled)
  2764. ih_cntl |= RPTR_REARM;
  2765. #ifdef __BIG_ENDIAN
  2766. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2767. #endif
  2768. WREG32(IH_CNTL, ih_cntl);
  2769. /* force the active interrupt state to all disabled */
  2770. if (rdev->family >= CHIP_CEDAR)
  2771. evergreen_disable_interrupt_state(rdev);
  2772. else
  2773. r600_disable_interrupt_state(rdev);
  2774. /* enable irqs */
  2775. r600_enable_interrupts(rdev);
  2776. return ret;
  2777. }
  2778. void r600_irq_suspend(struct radeon_device *rdev)
  2779. {
  2780. r600_irq_disable(rdev);
  2781. r600_rlc_stop(rdev);
  2782. }
  2783. void r600_irq_fini(struct radeon_device *rdev)
  2784. {
  2785. r600_irq_suspend(rdev);
  2786. r600_ih_ring_fini(rdev);
  2787. }
  2788. int r600_irq_set(struct radeon_device *rdev)
  2789. {
  2790. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2791. u32 mode_int = 0;
  2792. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2793. u32 grbm_int_cntl = 0;
  2794. u32 hdmi1, hdmi2;
  2795. if (!rdev->irq.installed) {
  2796. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2797. return -EINVAL;
  2798. }
  2799. /* don't enable anything if the ih is disabled */
  2800. if (!rdev->ih.enabled) {
  2801. r600_disable_interrupts(rdev);
  2802. /* force the active interrupt state to all disabled */
  2803. r600_disable_interrupt_state(rdev);
  2804. return 0;
  2805. }
  2806. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2807. if (ASIC_IS_DCE3(rdev)) {
  2808. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2809. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2810. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2811. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2812. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2813. if (ASIC_IS_DCE32(rdev)) {
  2814. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2815. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2816. }
  2817. } else {
  2818. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2819. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2820. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2821. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2822. }
  2823. if (rdev->irq.sw_int) {
  2824. DRM_DEBUG("r600_irq_set: sw int\n");
  2825. cp_int_cntl |= RB_INT_ENABLE;
  2826. }
  2827. if (rdev->irq.crtc_vblank_int[0]) {
  2828. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2829. mode_int |= D1MODE_VBLANK_INT_MASK;
  2830. }
  2831. if (rdev->irq.crtc_vblank_int[1]) {
  2832. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2833. mode_int |= D2MODE_VBLANK_INT_MASK;
  2834. }
  2835. if (rdev->irq.hpd[0]) {
  2836. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2837. hpd1 |= DC_HPDx_INT_EN;
  2838. }
  2839. if (rdev->irq.hpd[1]) {
  2840. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2841. hpd2 |= DC_HPDx_INT_EN;
  2842. }
  2843. if (rdev->irq.hpd[2]) {
  2844. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2845. hpd3 |= DC_HPDx_INT_EN;
  2846. }
  2847. if (rdev->irq.hpd[3]) {
  2848. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2849. hpd4 |= DC_HPDx_INT_EN;
  2850. }
  2851. if (rdev->irq.hpd[4]) {
  2852. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2853. hpd5 |= DC_HPDx_INT_EN;
  2854. }
  2855. if (rdev->irq.hpd[5]) {
  2856. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2857. hpd6 |= DC_HPDx_INT_EN;
  2858. }
  2859. if (rdev->irq.hdmi[0]) {
  2860. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2861. hdmi1 |= R600_HDMI_INT_EN;
  2862. }
  2863. if (rdev->irq.hdmi[1]) {
  2864. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2865. hdmi2 |= R600_HDMI_INT_EN;
  2866. }
  2867. if (rdev->irq.gui_idle) {
  2868. DRM_DEBUG("gui idle\n");
  2869. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2870. }
  2871. WREG32(CP_INT_CNTL, cp_int_cntl);
  2872. WREG32(DxMODE_INT_MASK, mode_int);
  2873. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2874. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2875. if (ASIC_IS_DCE3(rdev)) {
  2876. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2877. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2878. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2879. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2880. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2881. if (ASIC_IS_DCE32(rdev)) {
  2882. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2883. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2884. }
  2885. } else {
  2886. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2887. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2888. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2889. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2890. }
  2891. return 0;
  2892. }
  2893. static inline void r600_irq_ack(struct radeon_device *rdev,
  2894. u32 *disp_int,
  2895. u32 *disp_int_cont,
  2896. u32 *disp_int_cont2)
  2897. {
  2898. u32 tmp;
  2899. if (ASIC_IS_DCE3(rdev)) {
  2900. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2901. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2902. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2903. } else {
  2904. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2905. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2906. *disp_int_cont2 = 0;
  2907. }
  2908. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2909. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2910. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2911. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2912. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2913. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2914. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2915. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2916. if (*disp_int & DC_HPD1_INTERRUPT) {
  2917. if (ASIC_IS_DCE3(rdev)) {
  2918. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2919. tmp |= DC_HPDx_INT_ACK;
  2920. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2921. } else {
  2922. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2923. tmp |= DC_HPDx_INT_ACK;
  2924. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2925. }
  2926. }
  2927. if (*disp_int & DC_HPD2_INTERRUPT) {
  2928. if (ASIC_IS_DCE3(rdev)) {
  2929. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2930. tmp |= DC_HPDx_INT_ACK;
  2931. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2932. } else {
  2933. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2934. tmp |= DC_HPDx_INT_ACK;
  2935. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2936. }
  2937. }
  2938. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2939. if (ASIC_IS_DCE3(rdev)) {
  2940. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2941. tmp |= DC_HPDx_INT_ACK;
  2942. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2943. } else {
  2944. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2945. tmp |= DC_HPDx_INT_ACK;
  2946. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2947. }
  2948. }
  2949. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2950. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2951. tmp |= DC_HPDx_INT_ACK;
  2952. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2953. }
  2954. if (ASIC_IS_DCE32(rdev)) {
  2955. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2956. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2957. tmp |= DC_HPDx_INT_ACK;
  2958. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2959. }
  2960. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2961. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2962. tmp |= DC_HPDx_INT_ACK;
  2963. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2964. }
  2965. }
  2966. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2967. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2968. }
  2969. if (ASIC_IS_DCE3(rdev)) {
  2970. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2971. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2972. }
  2973. } else {
  2974. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2975. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2976. }
  2977. }
  2978. }
  2979. void r600_irq_disable(struct radeon_device *rdev)
  2980. {
  2981. u32 disp_int, disp_int_cont, disp_int_cont2;
  2982. r600_disable_interrupts(rdev);
  2983. /* Wait and acknowledge irq */
  2984. mdelay(1);
  2985. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2986. r600_disable_interrupt_state(rdev);
  2987. }
  2988. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2989. {
  2990. u32 wptr, tmp;
  2991. /* XXX use writeback */
  2992. wptr = RREG32(IH_RB_WPTR);
  2993. if (wptr & RB_OVERFLOW) {
  2994. /* When a ring buffer overflow happen start parsing interrupt
  2995. * from the last not overwritten vector (wptr + 16). Hopefully
  2996. * this should allow us to catchup.
  2997. */
  2998. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2999. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3000. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3001. tmp = RREG32(IH_RB_CNTL);
  3002. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3003. WREG32(IH_RB_CNTL, tmp);
  3004. }
  3005. return (wptr & rdev->ih.ptr_mask);
  3006. }
  3007. /* r600 IV Ring
  3008. * Each IV ring entry is 128 bits:
  3009. * [7:0] - interrupt source id
  3010. * [31:8] - reserved
  3011. * [59:32] - interrupt source data
  3012. * [127:60] - reserved
  3013. *
  3014. * The basic interrupt vector entries
  3015. * are decoded as follows:
  3016. * src_id src_data description
  3017. * 1 0 D1 Vblank
  3018. * 1 1 D1 Vline
  3019. * 5 0 D2 Vblank
  3020. * 5 1 D2 Vline
  3021. * 19 0 FP Hot plug detection A
  3022. * 19 1 FP Hot plug detection B
  3023. * 19 2 DAC A auto-detection
  3024. * 19 3 DAC B auto-detection
  3025. * 21 4 HDMI block A
  3026. * 21 5 HDMI block B
  3027. * 176 - CP_INT RB
  3028. * 177 - CP_INT IB1
  3029. * 178 - CP_INT IB2
  3030. * 181 - EOP Interrupt
  3031. * 233 - GUI Idle
  3032. *
  3033. * Note, these are based on r600 and may need to be
  3034. * adjusted or added to on newer asics
  3035. */
  3036. int r600_irq_process(struct radeon_device *rdev)
  3037. {
  3038. u32 wptr = r600_get_ih_wptr(rdev);
  3039. u32 rptr = rdev->ih.rptr;
  3040. u32 src_id, src_data;
  3041. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  3042. unsigned long flags;
  3043. bool queue_hotplug = false;
  3044. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3045. if (!rdev->ih.enabled)
  3046. return IRQ_NONE;
  3047. spin_lock_irqsave(&rdev->ih.lock, flags);
  3048. if (rptr == wptr) {
  3049. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3050. return IRQ_NONE;
  3051. }
  3052. if (rdev->shutdown) {
  3053. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3054. return IRQ_NONE;
  3055. }
  3056. restart_ih:
  3057. /* display interrupts */
  3058. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  3059. rdev->ih.wptr = wptr;
  3060. while (rptr != wptr) {
  3061. /* wptr/rptr are in bytes! */
  3062. ring_index = rptr / 4;
  3063. src_id = rdev->ih.ring[ring_index] & 0xff;
  3064. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3065. switch (src_id) {
  3066. case 1: /* D1 vblank/vline */
  3067. switch (src_data) {
  3068. case 0: /* D1 vblank */
  3069. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  3070. drm_handle_vblank(rdev->ddev, 0);
  3071. rdev->pm.vblank_sync = true;
  3072. wake_up(&rdev->irq.vblank_queue);
  3073. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3074. DRM_DEBUG("IH: D1 vblank\n");
  3075. }
  3076. break;
  3077. case 1: /* D1 vline */
  3078. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  3079. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3080. DRM_DEBUG("IH: D1 vline\n");
  3081. }
  3082. break;
  3083. default:
  3084. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3085. break;
  3086. }
  3087. break;
  3088. case 5: /* D2 vblank/vline */
  3089. switch (src_data) {
  3090. case 0: /* D2 vblank */
  3091. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  3092. drm_handle_vblank(rdev->ddev, 1);
  3093. rdev->pm.vblank_sync = true;
  3094. wake_up(&rdev->irq.vblank_queue);
  3095. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3096. DRM_DEBUG("IH: D2 vblank\n");
  3097. }
  3098. break;
  3099. case 1: /* D1 vline */
  3100. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3101. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3102. DRM_DEBUG("IH: D2 vline\n");
  3103. }
  3104. break;
  3105. default:
  3106. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3107. break;
  3108. }
  3109. break;
  3110. case 19: /* HPD/DAC hotplug */
  3111. switch (src_data) {
  3112. case 0:
  3113. if (disp_int & DC_HPD1_INTERRUPT) {
  3114. disp_int &= ~DC_HPD1_INTERRUPT;
  3115. queue_hotplug = true;
  3116. DRM_DEBUG("IH: HPD1\n");
  3117. }
  3118. break;
  3119. case 1:
  3120. if (disp_int & DC_HPD2_INTERRUPT) {
  3121. disp_int &= ~DC_HPD2_INTERRUPT;
  3122. queue_hotplug = true;
  3123. DRM_DEBUG("IH: HPD2\n");
  3124. }
  3125. break;
  3126. case 4:
  3127. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3128. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3129. queue_hotplug = true;
  3130. DRM_DEBUG("IH: HPD3\n");
  3131. }
  3132. break;
  3133. case 5:
  3134. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3135. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3136. queue_hotplug = true;
  3137. DRM_DEBUG("IH: HPD4\n");
  3138. }
  3139. break;
  3140. case 10:
  3141. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3142. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3143. queue_hotplug = true;
  3144. DRM_DEBUG("IH: HPD5\n");
  3145. }
  3146. break;
  3147. case 12:
  3148. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3149. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3150. queue_hotplug = true;
  3151. DRM_DEBUG("IH: HPD6\n");
  3152. }
  3153. break;
  3154. default:
  3155. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3156. break;
  3157. }
  3158. break;
  3159. case 21: /* HDMI */
  3160. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3161. r600_audio_schedule_polling(rdev);
  3162. break;
  3163. case 176: /* CP_INT in ring buffer */
  3164. case 177: /* CP_INT in IB1 */
  3165. case 178: /* CP_INT in IB2 */
  3166. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3167. radeon_fence_process(rdev);
  3168. break;
  3169. case 181: /* CP EOP event */
  3170. DRM_DEBUG("IH: CP EOP\n");
  3171. break;
  3172. case 233: /* GUI IDLE */
  3173. DRM_DEBUG("IH: CP EOP\n");
  3174. rdev->pm.gui_idle = true;
  3175. wake_up(&rdev->irq.idle_queue);
  3176. break;
  3177. default:
  3178. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3179. break;
  3180. }
  3181. /* wptr/rptr are in bytes! */
  3182. rptr += 16;
  3183. rptr &= rdev->ih.ptr_mask;
  3184. }
  3185. /* make sure wptr hasn't changed while processing */
  3186. wptr = r600_get_ih_wptr(rdev);
  3187. if (wptr != rdev->ih.wptr)
  3188. goto restart_ih;
  3189. if (queue_hotplug)
  3190. queue_work(rdev->wq, &rdev->hotplug_work);
  3191. rdev->ih.rptr = rptr;
  3192. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3193. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3194. return IRQ_HANDLED;
  3195. }
  3196. /*
  3197. * Debugfs info
  3198. */
  3199. #if defined(CONFIG_DEBUG_FS)
  3200. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3201. {
  3202. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3203. struct drm_device *dev = node->minor->dev;
  3204. struct radeon_device *rdev = dev->dev_private;
  3205. unsigned count, i, j;
  3206. radeon_ring_free_size(rdev);
  3207. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3208. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3209. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3210. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3211. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3212. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3213. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3214. seq_printf(m, "%u dwords in ring\n", count);
  3215. i = rdev->cp.rptr;
  3216. for (j = 0; j <= count; j++) {
  3217. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3218. i = (i + 1) & rdev->cp.ptr_mask;
  3219. }
  3220. return 0;
  3221. }
  3222. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3223. {
  3224. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3225. struct drm_device *dev = node->minor->dev;
  3226. struct radeon_device *rdev = dev->dev_private;
  3227. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3228. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3229. return 0;
  3230. }
  3231. static struct drm_info_list r600_mc_info_list[] = {
  3232. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3233. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3234. };
  3235. #endif
  3236. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3237. {
  3238. #if defined(CONFIG_DEBUG_FS)
  3239. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3240. #else
  3241. return 0;
  3242. #endif
  3243. }
  3244. /**
  3245. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3246. * rdev: radeon device structure
  3247. * bo: buffer object struct which userspace is waiting for idle
  3248. *
  3249. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3250. * through ring buffer, this leads to corruption in rendering, see
  3251. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3252. * directly perform HDP flush by writing register through MMIO.
  3253. */
  3254. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3255. {
  3256. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3257. }