r300.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  68. {
  69. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  70. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  71. return -EINVAL;
  72. }
  73. addr = (lower_32_bits(addr) >> 8) |
  74. ((upper_32_bits(addr) & 0xff) << 24) |
  75. 0xc;
  76. /* on x86 we want this to be CPU endian, on powerpc
  77. * on powerpc without HW swappers, it'll get swapped on way
  78. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  79. writel(addr, ((void __iomem *)ptr) + (i * 4));
  80. return 0;
  81. }
  82. int rv370_pcie_gart_init(struct radeon_device *rdev)
  83. {
  84. int r;
  85. if (rdev->gart.table.vram.robj) {
  86. WARN(1, "RV370 PCIE GART already initialized.\n");
  87. return 0;
  88. }
  89. /* Initialize common gart structure */
  90. r = radeon_gart_init(rdev);
  91. if (r)
  92. return r;
  93. r = rv370_debugfs_pcie_gart_info_init(rdev);
  94. if (r)
  95. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  96. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  97. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  98. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  99. return radeon_gart_table_vram_alloc(rdev);
  100. }
  101. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  102. {
  103. uint32_t table_addr;
  104. uint32_t tmp;
  105. int r;
  106. if (rdev->gart.table.vram.robj == NULL) {
  107. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  108. return -EINVAL;
  109. }
  110. r = radeon_gart_table_vram_pin(rdev);
  111. if (r)
  112. return r;
  113. radeon_gart_restore(rdev);
  114. /* discard memory request outside of configured range */
  115. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  118. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  122. table_addr = rdev->gart.table_addr;
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  124. /* FIXME: setup default page */
  125. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  126. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  127. /* Clear error */
  128. WREG32_PCIE(0x18, 0);
  129. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  130. tmp |= RADEON_PCIE_TX_GART_EN;
  131. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  132. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  133. rv370_pcie_gart_tlb_flush(rdev);
  134. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  135. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  136. rdev->gart.ready = true;
  137. return 0;
  138. }
  139. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  140. {
  141. u32 tmp;
  142. int r;
  143. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  144. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  147. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  148. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  149. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  150. if (rdev->gart.table.vram.robj) {
  151. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  152. if (likely(r == 0)) {
  153. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  154. radeon_bo_unpin(rdev->gart.table.vram.robj);
  155. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  156. }
  157. }
  158. }
  159. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  160. {
  161. radeon_gart_fini(rdev);
  162. rv370_pcie_gart_disable(rdev);
  163. radeon_gart_table_vram_free(rdev);
  164. }
  165. void r300_fence_ring_emit(struct radeon_device *rdev,
  166. struct radeon_fence *fence)
  167. {
  168. /* Who ever call radeon_fence_emit should call ring_lock and ask
  169. * for enough space (today caller are ib schedule and buffer move) */
  170. /* Write SC register so SC & US assert idle */
  171. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  172. radeon_ring_write(rdev, 0);
  173. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  174. radeon_ring_write(rdev, 0);
  175. /* Flush 3D cache */
  176. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  177. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  178. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  179. radeon_ring_write(rdev, R300_ZC_FLUSH);
  180. /* Wait until IDLE & CLEAN */
  181. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  182. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  183. RADEON_WAIT_2D_IDLECLEAN |
  184. RADEON_WAIT_DMA_GUI_IDLE));
  185. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  186. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  187. RADEON_HDP_READ_BUFFER_INVALIDATE);
  188. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  189. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  190. /* Emit fence sequence & fire IRQ */
  191. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  192. radeon_ring_write(rdev, fence->seq);
  193. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  194. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  195. }
  196. void r300_ring_start(struct radeon_device *rdev)
  197. {
  198. unsigned gb_tile_config;
  199. int r;
  200. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  201. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  202. switch(rdev->num_gb_pipes) {
  203. case 2:
  204. gb_tile_config |= R300_PIPE_COUNT_R300;
  205. break;
  206. case 3:
  207. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  208. break;
  209. case 4:
  210. gb_tile_config |= R300_PIPE_COUNT_R420;
  211. break;
  212. case 1:
  213. default:
  214. gb_tile_config |= R300_PIPE_COUNT_RV350;
  215. break;
  216. }
  217. r = radeon_ring_lock(rdev, 64);
  218. if (r) {
  219. return;
  220. }
  221. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  222. radeon_ring_write(rdev,
  223. RADEON_ISYNC_ANY2D_IDLE3D |
  224. RADEON_ISYNC_ANY3D_IDLE2D |
  225. RADEON_ISYNC_WAIT_IDLEGUI |
  226. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  227. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  228. radeon_ring_write(rdev, gb_tile_config);
  229. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  230. radeon_ring_write(rdev,
  231. RADEON_WAIT_2D_IDLECLEAN |
  232. RADEON_WAIT_3D_IDLECLEAN);
  233. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  234. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  235. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  236. radeon_ring_write(rdev, 0);
  237. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  238. radeon_ring_write(rdev, 0);
  239. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  240. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  241. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  242. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  243. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  244. radeon_ring_write(rdev,
  245. RADEON_WAIT_2D_IDLECLEAN |
  246. RADEON_WAIT_3D_IDLECLEAN);
  247. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  248. radeon_ring_write(rdev, 0);
  249. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  250. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  251. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  252. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  253. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  254. radeon_ring_write(rdev,
  255. ((6 << R300_MS_X0_SHIFT) |
  256. (6 << R300_MS_Y0_SHIFT) |
  257. (6 << R300_MS_X1_SHIFT) |
  258. (6 << R300_MS_Y1_SHIFT) |
  259. (6 << R300_MS_X2_SHIFT) |
  260. (6 << R300_MS_Y2_SHIFT) |
  261. (6 << R300_MSBD0_Y_SHIFT) |
  262. (6 << R300_MSBD0_X_SHIFT)));
  263. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  264. radeon_ring_write(rdev,
  265. ((6 << R300_MS_X3_SHIFT) |
  266. (6 << R300_MS_Y3_SHIFT) |
  267. (6 << R300_MS_X4_SHIFT) |
  268. (6 << R300_MS_Y4_SHIFT) |
  269. (6 << R300_MS_X5_SHIFT) |
  270. (6 << R300_MS_Y5_SHIFT) |
  271. (6 << R300_MSBD1_SHIFT)));
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  273. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  274. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  275. radeon_ring_write(rdev,
  276. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  277. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  278. radeon_ring_write(rdev,
  279. R300_GEOMETRY_ROUND_NEAREST |
  280. R300_COLOR_ROUND_NEAREST);
  281. radeon_ring_unlock_commit(rdev);
  282. }
  283. void r300_errata(struct radeon_device *rdev)
  284. {
  285. rdev->pll_errata = 0;
  286. if (rdev->family == CHIP_R300 &&
  287. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  288. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  289. }
  290. }
  291. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  292. {
  293. unsigned i;
  294. uint32_t tmp;
  295. for (i = 0; i < rdev->usec_timeout; i++) {
  296. /* read MC_STATUS */
  297. tmp = RREG32(RADEON_MC_STATUS);
  298. if (tmp & R300_MC_IDLE) {
  299. return 0;
  300. }
  301. DRM_UDELAY(1);
  302. }
  303. return -1;
  304. }
  305. void r300_gpu_init(struct radeon_device *rdev)
  306. {
  307. uint32_t gb_tile_config, tmp;
  308. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  309. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  310. /* r300,r350 */
  311. rdev->num_gb_pipes = 2;
  312. } else {
  313. /* rv350,rv370,rv380,r300 AD, r350 AH */
  314. rdev->num_gb_pipes = 1;
  315. }
  316. rdev->num_z_pipes = 1;
  317. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  318. switch (rdev->num_gb_pipes) {
  319. case 2:
  320. gb_tile_config |= R300_PIPE_COUNT_R300;
  321. break;
  322. case 3:
  323. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  324. break;
  325. case 4:
  326. gb_tile_config |= R300_PIPE_COUNT_R420;
  327. break;
  328. default:
  329. case 1:
  330. gb_tile_config |= R300_PIPE_COUNT_RV350;
  331. break;
  332. }
  333. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  334. if (r100_gui_wait_for_idle(rdev)) {
  335. printk(KERN_WARNING "Failed to wait GUI idle while "
  336. "programming pipes. Bad things might happen.\n");
  337. }
  338. tmp = RREG32(R300_DST_PIPE_CONFIG);
  339. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  340. WREG32(R300_RB2D_DSTCACHE_MODE,
  341. R300_DC_AUTOFLUSH_ENABLE |
  342. R300_DC_DC_DISABLE_IGNORE_PE);
  343. if (r100_gui_wait_for_idle(rdev)) {
  344. printk(KERN_WARNING "Failed to wait GUI idle while "
  345. "programming pipes. Bad things might happen.\n");
  346. }
  347. if (r300_mc_wait_for_idle(rdev)) {
  348. printk(KERN_WARNING "Failed to wait MC idle while "
  349. "programming pipes. Bad things might happen.\n");
  350. }
  351. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  352. rdev->num_gb_pipes, rdev->num_z_pipes);
  353. }
  354. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  355. {
  356. u32 rbbm_status;
  357. int r;
  358. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  359. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  360. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  361. return false;
  362. }
  363. /* force CP activities */
  364. r = radeon_ring_lock(rdev, 2);
  365. if (!r) {
  366. /* PACKET2 NOP */
  367. radeon_ring_write(rdev, 0x80000000);
  368. radeon_ring_write(rdev, 0x80000000);
  369. radeon_ring_unlock_commit(rdev);
  370. }
  371. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  372. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  373. }
  374. int r300_asic_reset(struct radeon_device *rdev)
  375. {
  376. struct r100_mc_save save;
  377. u32 status, tmp;
  378. r100_mc_stop(rdev, &save);
  379. status = RREG32(R_000E40_RBBM_STATUS);
  380. if (!G_000E40_GUI_ACTIVE(status)) {
  381. return 0;
  382. }
  383. status = RREG32(R_000E40_RBBM_STATUS);
  384. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  385. /* stop CP */
  386. WREG32(RADEON_CP_CSQ_CNTL, 0);
  387. tmp = RREG32(RADEON_CP_RB_CNTL);
  388. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  389. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  390. WREG32(RADEON_CP_RB_WPTR, 0);
  391. WREG32(RADEON_CP_RB_CNTL, tmp);
  392. /* save PCI state */
  393. pci_save_state(rdev->pdev);
  394. /* disable bus mastering */
  395. r100_bm_disable(rdev);
  396. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  397. S_0000F0_SOFT_RESET_GA(1));
  398. RREG32(R_0000F0_RBBM_SOFT_RESET);
  399. mdelay(500);
  400. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  401. mdelay(1);
  402. status = RREG32(R_000E40_RBBM_STATUS);
  403. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  404. /* resetting the CP seems to be problematic sometimes it end up
  405. * hard locking the computer, but it's necessary for successfull
  406. * reset more test & playing is needed on R3XX/R4XX to find a
  407. * reliable (if any solution)
  408. */
  409. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  410. RREG32(R_0000F0_RBBM_SOFT_RESET);
  411. mdelay(500);
  412. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  413. mdelay(1);
  414. status = RREG32(R_000E40_RBBM_STATUS);
  415. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  416. /* restore PCI & busmastering */
  417. pci_restore_state(rdev->pdev);
  418. r100_enable_bm(rdev);
  419. /* Check if GPU is idle */
  420. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  421. dev_err(rdev->dev, "failed to reset GPU\n");
  422. rdev->gpu_lockup = true;
  423. return -1;
  424. }
  425. r100_mc_resume(rdev, &save);
  426. dev_info(rdev->dev, "GPU reset succeed\n");
  427. return 0;
  428. }
  429. /*
  430. * r300,r350,rv350,rv380 VRAM info
  431. */
  432. void r300_mc_init(struct radeon_device *rdev)
  433. {
  434. u64 base;
  435. u32 tmp;
  436. /* DDR for all card after R300 & IGP */
  437. rdev->mc.vram_is_ddr = true;
  438. tmp = RREG32(RADEON_MEM_CNTL);
  439. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  440. switch (tmp) {
  441. case 0: rdev->mc.vram_width = 64; break;
  442. case 1: rdev->mc.vram_width = 128; break;
  443. case 2: rdev->mc.vram_width = 256; break;
  444. default: rdev->mc.vram_width = 128; break;
  445. }
  446. r100_vram_init_sizes(rdev);
  447. base = rdev->mc.aper_base;
  448. if (rdev->flags & RADEON_IS_IGP)
  449. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  450. radeon_vram_location(rdev, &rdev->mc, base);
  451. if (!(rdev->flags & RADEON_IS_AGP))
  452. radeon_gtt_location(rdev, &rdev->mc);
  453. radeon_update_bandwidth_info(rdev);
  454. }
  455. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  456. {
  457. uint32_t link_width_cntl, mask;
  458. if (rdev->flags & RADEON_IS_IGP)
  459. return;
  460. if (!(rdev->flags & RADEON_IS_PCIE))
  461. return;
  462. /* FIXME wait for idle */
  463. switch (lanes) {
  464. case 0:
  465. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  466. break;
  467. case 1:
  468. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  469. break;
  470. case 2:
  471. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  472. break;
  473. case 4:
  474. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  475. break;
  476. case 8:
  477. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  478. break;
  479. case 12:
  480. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  481. break;
  482. case 16:
  483. default:
  484. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  485. break;
  486. }
  487. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  488. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  489. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  490. return;
  491. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  492. RADEON_PCIE_LC_RECONFIG_NOW |
  493. RADEON_PCIE_LC_RECONFIG_LATER |
  494. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  495. link_width_cntl |= mask;
  496. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  497. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  498. RADEON_PCIE_LC_RECONFIG_NOW));
  499. /* wait for lane set to complete */
  500. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  501. while (link_width_cntl == 0xffffffff)
  502. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  503. }
  504. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  505. {
  506. u32 link_width_cntl;
  507. if (rdev->flags & RADEON_IS_IGP)
  508. return 0;
  509. if (!(rdev->flags & RADEON_IS_PCIE))
  510. return 0;
  511. /* FIXME wait for idle */
  512. if (rdev->family < CHIP_R600)
  513. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  514. else
  515. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  516. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  517. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  518. return 0;
  519. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  520. return 1;
  521. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  522. return 2;
  523. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  524. return 4;
  525. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  526. return 8;
  527. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  528. default:
  529. return 16;
  530. }
  531. }
  532. #if defined(CONFIG_DEBUG_FS)
  533. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  534. {
  535. struct drm_info_node *node = (struct drm_info_node *) m->private;
  536. struct drm_device *dev = node->minor->dev;
  537. struct radeon_device *rdev = dev->dev_private;
  538. uint32_t tmp;
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  540. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  542. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  544. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  546. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  547. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  548. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  549. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  550. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  551. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  552. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  553. return 0;
  554. }
  555. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  556. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  557. };
  558. #endif
  559. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  560. {
  561. #if defined(CONFIG_DEBUG_FS)
  562. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  563. #else
  564. return 0;
  565. #endif
  566. }
  567. static int r300_packet0_check(struct radeon_cs_parser *p,
  568. struct radeon_cs_packet *pkt,
  569. unsigned idx, unsigned reg)
  570. {
  571. struct radeon_cs_reloc *reloc;
  572. struct r100_cs_track *track;
  573. volatile uint32_t *ib;
  574. uint32_t tmp, tile_flags = 0;
  575. unsigned i;
  576. int r;
  577. u32 idx_value;
  578. ib = p->ib->ptr;
  579. track = (struct r100_cs_track *)p->track;
  580. idx_value = radeon_get_ib_value(p, idx);
  581. switch(reg) {
  582. case AVIVO_D1MODE_VLINE_START_END:
  583. case RADEON_CRTC_GUI_TRIG_VLINE:
  584. r = r100_cs_packet_parse_vline(p);
  585. if (r) {
  586. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  587. idx, reg);
  588. r100_cs_dump_packet(p, pkt);
  589. return r;
  590. }
  591. break;
  592. case RADEON_DST_PITCH_OFFSET:
  593. case RADEON_SRC_PITCH_OFFSET:
  594. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  595. if (r)
  596. return r;
  597. break;
  598. case R300_RB3D_COLOROFFSET0:
  599. case R300_RB3D_COLOROFFSET1:
  600. case R300_RB3D_COLOROFFSET2:
  601. case R300_RB3D_COLOROFFSET3:
  602. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  603. r = r100_cs_packet_next_reloc(p, &reloc);
  604. if (r) {
  605. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  606. idx, reg);
  607. r100_cs_dump_packet(p, pkt);
  608. return r;
  609. }
  610. track->cb[i].robj = reloc->robj;
  611. track->cb[i].offset = idx_value;
  612. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  613. break;
  614. case R300_ZB_DEPTHOFFSET:
  615. r = r100_cs_packet_next_reloc(p, &reloc);
  616. if (r) {
  617. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  618. idx, reg);
  619. r100_cs_dump_packet(p, pkt);
  620. return r;
  621. }
  622. track->zb.robj = reloc->robj;
  623. track->zb.offset = idx_value;
  624. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  625. break;
  626. case R300_TX_OFFSET_0:
  627. case R300_TX_OFFSET_0+4:
  628. case R300_TX_OFFSET_0+8:
  629. case R300_TX_OFFSET_0+12:
  630. case R300_TX_OFFSET_0+16:
  631. case R300_TX_OFFSET_0+20:
  632. case R300_TX_OFFSET_0+24:
  633. case R300_TX_OFFSET_0+28:
  634. case R300_TX_OFFSET_0+32:
  635. case R300_TX_OFFSET_0+36:
  636. case R300_TX_OFFSET_0+40:
  637. case R300_TX_OFFSET_0+44:
  638. case R300_TX_OFFSET_0+48:
  639. case R300_TX_OFFSET_0+52:
  640. case R300_TX_OFFSET_0+56:
  641. case R300_TX_OFFSET_0+60:
  642. i = (reg - R300_TX_OFFSET_0) >> 2;
  643. r = r100_cs_packet_next_reloc(p, &reloc);
  644. if (r) {
  645. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  646. idx, reg);
  647. r100_cs_dump_packet(p, pkt);
  648. return r;
  649. }
  650. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  651. tile_flags |= R300_TXO_MACRO_TILE;
  652. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  653. tile_flags |= R300_TXO_MICRO_TILE;
  654. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  655. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  656. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  657. tmp |= tile_flags;
  658. ib[idx] = tmp;
  659. track->textures[i].robj = reloc->robj;
  660. break;
  661. /* Tracked registers */
  662. case 0x2084:
  663. /* VAP_VF_CNTL */
  664. track->vap_vf_cntl = idx_value;
  665. break;
  666. case 0x20B4:
  667. /* VAP_VTX_SIZE */
  668. track->vtx_size = idx_value & 0x7F;
  669. break;
  670. case 0x2134:
  671. /* VAP_VF_MAX_VTX_INDX */
  672. track->max_indx = idx_value & 0x00FFFFFFUL;
  673. break;
  674. case 0x2088:
  675. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  676. if (p->rdev->family < CHIP_RV515)
  677. goto fail;
  678. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  679. break;
  680. case 0x43E4:
  681. /* SC_SCISSOR1 */
  682. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  683. if (p->rdev->family < CHIP_RV515) {
  684. track->maxy -= 1440;
  685. }
  686. break;
  687. case 0x4E00:
  688. /* RB3D_CCTL */
  689. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  690. break;
  691. case 0x4E38:
  692. case 0x4E3C:
  693. case 0x4E40:
  694. case 0x4E44:
  695. /* RB3D_COLORPITCH0 */
  696. /* RB3D_COLORPITCH1 */
  697. /* RB3D_COLORPITCH2 */
  698. /* RB3D_COLORPITCH3 */
  699. r = r100_cs_packet_next_reloc(p, &reloc);
  700. if (r) {
  701. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  702. idx, reg);
  703. r100_cs_dump_packet(p, pkt);
  704. return r;
  705. }
  706. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  707. tile_flags |= R300_COLOR_TILE_ENABLE;
  708. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  709. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  710. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  711. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  712. tmp = idx_value & ~(0x7 << 16);
  713. tmp |= tile_flags;
  714. ib[idx] = tmp;
  715. i = (reg - 0x4E38) >> 2;
  716. track->cb[i].pitch = idx_value & 0x3FFE;
  717. switch (((idx_value >> 21) & 0xF)) {
  718. case 9:
  719. case 11:
  720. case 12:
  721. track->cb[i].cpp = 1;
  722. break;
  723. case 3:
  724. case 4:
  725. case 13:
  726. case 15:
  727. track->cb[i].cpp = 2;
  728. break;
  729. case 6:
  730. track->cb[i].cpp = 4;
  731. break;
  732. case 10:
  733. track->cb[i].cpp = 8;
  734. break;
  735. case 7:
  736. track->cb[i].cpp = 16;
  737. break;
  738. default:
  739. DRM_ERROR("Invalid color buffer format (%d) !\n",
  740. ((idx_value >> 21) & 0xF));
  741. return -EINVAL;
  742. }
  743. break;
  744. case 0x4F00:
  745. /* ZB_CNTL */
  746. if (idx_value & 2) {
  747. track->z_enabled = true;
  748. } else {
  749. track->z_enabled = false;
  750. }
  751. break;
  752. case 0x4F10:
  753. /* ZB_FORMAT */
  754. switch ((idx_value & 0xF)) {
  755. case 0:
  756. case 1:
  757. track->zb.cpp = 2;
  758. break;
  759. case 2:
  760. track->zb.cpp = 4;
  761. break;
  762. default:
  763. DRM_ERROR("Invalid z buffer format (%d) !\n",
  764. (idx_value & 0xF));
  765. return -EINVAL;
  766. }
  767. break;
  768. case 0x4F24:
  769. /* ZB_DEPTHPITCH */
  770. r = r100_cs_packet_next_reloc(p, &reloc);
  771. if (r) {
  772. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  773. idx, reg);
  774. r100_cs_dump_packet(p, pkt);
  775. return r;
  776. }
  777. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  778. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  779. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  780. tile_flags |= R300_DEPTHMICROTILE_TILED;
  781. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  782. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  783. tmp = idx_value & ~(0x7 << 16);
  784. tmp |= tile_flags;
  785. ib[idx] = tmp;
  786. track->zb.pitch = idx_value & 0x3FFC;
  787. break;
  788. case 0x4104:
  789. for (i = 0; i < 16; i++) {
  790. bool enabled;
  791. enabled = !!(idx_value & (1 << i));
  792. track->textures[i].enabled = enabled;
  793. }
  794. break;
  795. case 0x44C0:
  796. case 0x44C4:
  797. case 0x44C8:
  798. case 0x44CC:
  799. case 0x44D0:
  800. case 0x44D4:
  801. case 0x44D8:
  802. case 0x44DC:
  803. case 0x44E0:
  804. case 0x44E4:
  805. case 0x44E8:
  806. case 0x44EC:
  807. case 0x44F0:
  808. case 0x44F4:
  809. case 0x44F8:
  810. case 0x44FC:
  811. /* TX_FORMAT1_[0-15] */
  812. i = (reg - 0x44C0) >> 2;
  813. tmp = (idx_value >> 25) & 0x3;
  814. track->textures[i].tex_coord_type = tmp;
  815. switch ((idx_value & 0x1F)) {
  816. case R300_TX_FORMAT_X8:
  817. case R300_TX_FORMAT_Y4X4:
  818. case R300_TX_FORMAT_Z3Y3X2:
  819. track->textures[i].cpp = 1;
  820. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  821. break;
  822. case R300_TX_FORMAT_X16:
  823. case R300_TX_FORMAT_Y8X8:
  824. case R300_TX_FORMAT_Z5Y6X5:
  825. case R300_TX_FORMAT_Z6Y5X5:
  826. case R300_TX_FORMAT_W4Z4Y4X4:
  827. case R300_TX_FORMAT_W1Z5Y5X5:
  828. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  829. case R300_TX_FORMAT_B8G8_B8G8:
  830. case R300_TX_FORMAT_G8R8_G8B8:
  831. track->textures[i].cpp = 2;
  832. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  833. break;
  834. case R300_TX_FORMAT_Y16X16:
  835. case R300_TX_FORMAT_Z11Y11X10:
  836. case R300_TX_FORMAT_Z10Y11X11:
  837. case R300_TX_FORMAT_W8Z8Y8X8:
  838. case R300_TX_FORMAT_W2Z10Y10X10:
  839. case 0x17:
  840. case R300_TX_FORMAT_FL_I32:
  841. case 0x1e:
  842. track->textures[i].cpp = 4;
  843. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  844. break;
  845. case R300_TX_FORMAT_W16Z16Y16X16:
  846. case R300_TX_FORMAT_FL_R16G16B16A16:
  847. case R300_TX_FORMAT_FL_I32A32:
  848. track->textures[i].cpp = 8;
  849. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  850. break;
  851. case R300_TX_FORMAT_FL_R32G32B32A32:
  852. track->textures[i].cpp = 16;
  853. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  854. break;
  855. case R300_TX_FORMAT_DXT1:
  856. track->textures[i].cpp = 1;
  857. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  858. break;
  859. case R300_TX_FORMAT_ATI2N:
  860. if (p->rdev->family < CHIP_R420) {
  861. DRM_ERROR("Invalid texture format %u\n",
  862. (idx_value & 0x1F));
  863. return -EINVAL;
  864. }
  865. /* The same rules apply as for DXT3/5. */
  866. /* Pass through. */
  867. case R300_TX_FORMAT_DXT3:
  868. case R300_TX_FORMAT_DXT5:
  869. track->textures[i].cpp = 1;
  870. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  871. break;
  872. default:
  873. DRM_ERROR("Invalid texture format %u\n",
  874. (idx_value & 0x1F));
  875. return -EINVAL;
  876. break;
  877. }
  878. break;
  879. case 0x4400:
  880. case 0x4404:
  881. case 0x4408:
  882. case 0x440C:
  883. case 0x4410:
  884. case 0x4414:
  885. case 0x4418:
  886. case 0x441C:
  887. case 0x4420:
  888. case 0x4424:
  889. case 0x4428:
  890. case 0x442C:
  891. case 0x4430:
  892. case 0x4434:
  893. case 0x4438:
  894. case 0x443C:
  895. /* TX_FILTER0_[0-15] */
  896. i = (reg - 0x4400) >> 2;
  897. tmp = idx_value & 0x7;
  898. if (tmp == 2 || tmp == 4 || tmp == 6) {
  899. track->textures[i].roundup_w = false;
  900. }
  901. tmp = (idx_value >> 3) & 0x7;
  902. if (tmp == 2 || tmp == 4 || tmp == 6) {
  903. track->textures[i].roundup_h = false;
  904. }
  905. break;
  906. case 0x4500:
  907. case 0x4504:
  908. case 0x4508:
  909. case 0x450C:
  910. case 0x4510:
  911. case 0x4514:
  912. case 0x4518:
  913. case 0x451C:
  914. case 0x4520:
  915. case 0x4524:
  916. case 0x4528:
  917. case 0x452C:
  918. case 0x4530:
  919. case 0x4534:
  920. case 0x4538:
  921. case 0x453C:
  922. /* TX_FORMAT2_[0-15] */
  923. i = (reg - 0x4500) >> 2;
  924. tmp = idx_value & 0x3FFF;
  925. track->textures[i].pitch = tmp + 1;
  926. if (p->rdev->family >= CHIP_RV515) {
  927. tmp = ((idx_value >> 15) & 1) << 11;
  928. track->textures[i].width_11 = tmp;
  929. tmp = ((idx_value >> 16) & 1) << 11;
  930. track->textures[i].height_11 = tmp;
  931. /* ATI1N */
  932. if (idx_value & (1 << 14)) {
  933. /* The same rules apply as for DXT1. */
  934. track->textures[i].compress_format =
  935. R100_TRACK_COMP_DXT1;
  936. }
  937. } else if (idx_value & (1 << 14)) {
  938. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  939. return -EINVAL;
  940. }
  941. break;
  942. case 0x4480:
  943. case 0x4484:
  944. case 0x4488:
  945. case 0x448C:
  946. case 0x4490:
  947. case 0x4494:
  948. case 0x4498:
  949. case 0x449C:
  950. case 0x44A0:
  951. case 0x44A4:
  952. case 0x44A8:
  953. case 0x44AC:
  954. case 0x44B0:
  955. case 0x44B4:
  956. case 0x44B8:
  957. case 0x44BC:
  958. /* TX_FORMAT0_[0-15] */
  959. i = (reg - 0x4480) >> 2;
  960. tmp = idx_value & 0x7FF;
  961. track->textures[i].width = tmp + 1;
  962. tmp = (idx_value >> 11) & 0x7FF;
  963. track->textures[i].height = tmp + 1;
  964. tmp = (idx_value >> 26) & 0xF;
  965. track->textures[i].num_levels = tmp;
  966. tmp = idx_value & (1 << 31);
  967. track->textures[i].use_pitch = !!tmp;
  968. tmp = (idx_value >> 22) & 0xF;
  969. track->textures[i].txdepth = tmp;
  970. break;
  971. case R300_ZB_ZPASS_ADDR:
  972. r = r100_cs_packet_next_reloc(p, &reloc);
  973. if (r) {
  974. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  975. idx, reg);
  976. r100_cs_dump_packet(p, pkt);
  977. return r;
  978. }
  979. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  980. break;
  981. case 0x4e0c:
  982. /* RB3D_COLOR_CHANNEL_MASK */
  983. track->color_channel_mask = idx_value;
  984. break;
  985. case 0x4d1c:
  986. /* ZB_BW_CNTL */
  987. track->zb_cb_clear = !!(idx_value & (1 << 5));
  988. break;
  989. case 0x4e04:
  990. /* RB3D_BLENDCNTL */
  991. track->blend_read_enable = !!(idx_value & (1 << 2));
  992. break;
  993. case 0x4be8:
  994. /* valid register only on RV530 */
  995. if (p->rdev->family == CHIP_RV530)
  996. break;
  997. /* fallthrough do not move */
  998. default:
  999. goto fail;
  1000. }
  1001. return 0;
  1002. fail:
  1003. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1004. reg, idx);
  1005. return -EINVAL;
  1006. }
  1007. static int r300_packet3_check(struct radeon_cs_parser *p,
  1008. struct radeon_cs_packet *pkt)
  1009. {
  1010. struct radeon_cs_reloc *reloc;
  1011. struct r100_cs_track *track;
  1012. volatile uint32_t *ib;
  1013. unsigned idx;
  1014. int r;
  1015. ib = p->ib->ptr;
  1016. idx = pkt->idx + 1;
  1017. track = (struct r100_cs_track *)p->track;
  1018. switch(pkt->opcode) {
  1019. case PACKET3_3D_LOAD_VBPNTR:
  1020. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1021. if (r)
  1022. return r;
  1023. break;
  1024. case PACKET3_INDX_BUFFER:
  1025. r = r100_cs_packet_next_reloc(p, &reloc);
  1026. if (r) {
  1027. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1028. r100_cs_dump_packet(p, pkt);
  1029. return r;
  1030. }
  1031. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1032. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1033. if (r) {
  1034. return r;
  1035. }
  1036. break;
  1037. /* Draw packet */
  1038. case PACKET3_3D_DRAW_IMMD:
  1039. /* Number of dwords is vtx_size * (num_vertices - 1)
  1040. * PRIM_WALK must be equal to 3 vertex data in embedded
  1041. * in cmd stream */
  1042. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1043. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1044. return -EINVAL;
  1045. }
  1046. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1047. track->immd_dwords = pkt->count - 1;
  1048. r = r100_cs_track_check(p->rdev, track);
  1049. if (r) {
  1050. return r;
  1051. }
  1052. break;
  1053. case PACKET3_3D_DRAW_IMMD_2:
  1054. /* Number of dwords is vtx_size * (num_vertices - 1)
  1055. * PRIM_WALK must be equal to 3 vertex data in embedded
  1056. * in cmd stream */
  1057. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1058. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1059. return -EINVAL;
  1060. }
  1061. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1062. track->immd_dwords = pkt->count;
  1063. r = r100_cs_track_check(p->rdev, track);
  1064. if (r) {
  1065. return r;
  1066. }
  1067. break;
  1068. case PACKET3_3D_DRAW_VBUF:
  1069. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1070. r = r100_cs_track_check(p->rdev, track);
  1071. if (r) {
  1072. return r;
  1073. }
  1074. break;
  1075. case PACKET3_3D_DRAW_VBUF_2:
  1076. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1077. r = r100_cs_track_check(p->rdev, track);
  1078. if (r) {
  1079. return r;
  1080. }
  1081. break;
  1082. case PACKET3_3D_DRAW_INDX:
  1083. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1084. r = r100_cs_track_check(p->rdev, track);
  1085. if (r) {
  1086. return r;
  1087. }
  1088. break;
  1089. case PACKET3_3D_DRAW_INDX_2:
  1090. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1091. r = r100_cs_track_check(p->rdev, track);
  1092. if (r) {
  1093. return r;
  1094. }
  1095. break;
  1096. case PACKET3_NOP:
  1097. break;
  1098. default:
  1099. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1100. return -EINVAL;
  1101. }
  1102. return 0;
  1103. }
  1104. int r300_cs_parse(struct radeon_cs_parser *p)
  1105. {
  1106. struct radeon_cs_packet pkt;
  1107. struct r100_cs_track *track;
  1108. int r;
  1109. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1110. r100_cs_track_clear(p->rdev, track);
  1111. p->track = track;
  1112. do {
  1113. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1114. if (r) {
  1115. return r;
  1116. }
  1117. p->idx += pkt.count + 2;
  1118. switch (pkt.type) {
  1119. case PACKET_TYPE0:
  1120. r = r100_cs_parse_packet0(p, &pkt,
  1121. p->rdev->config.r300.reg_safe_bm,
  1122. p->rdev->config.r300.reg_safe_bm_size,
  1123. &r300_packet0_check);
  1124. break;
  1125. case PACKET_TYPE2:
  1126. break;
  1127. case PACKET_TYPE3:
  1128. r = r300_packet3_check(p, &pkt);
  1129. break;
  1130. default:
  1131. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1132. return -EINVAL;
  1133. }
  1134. if (r) {
  1135. return r;
  1136. }
  1137. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1138. return 0;
  1139. }
  1140. void r300_set_reg_safe(struct radeon_device *rdev)
  1141. {
  1142. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1143. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1144. }
  1145. void r300_mc_program(struct radeon_device *rdev)
  1146. {
  1147. struct r100_mc_save save;
  1148. int r;
  1149. r = r100_debugfs_mc_info_init(rdev);
  1150. if (r) {
  1151. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1152. }
  1153. /* Stops all mc clients */
  1154. r100_mc_stop(rdev, &save);
  1155. if (rdev->flags & RADEON_IS_AGP) {
  1156. WREG32(R_00014C_MC_AGP_LOCATION,
  1157. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1158. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1159. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1160. WREG32(R_00015C_AGP_BASE_2,
  1161. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1162. } else {
  1163. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1164. WREG32(R_000170_AGP_BASE, 0);
  1165. WREG32(R_00015C_AGP_BASE_2, 0);
  1166. }
  1167. /* Wait for mc idle */
  1168. if (r300_mc_wait_for_idle(rdev))
  1169. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1170. /* Program MC, should be a 32bits limited address space */
  1171. WREG32(R_000148_MC_FB_LOCATION,
  1172. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1173. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1174. r100_mc_resume(rdev, &save);
  1175. }
  1176. void r300_clock_startup(struct radeon_device *rdev)
  1177. {
  1178. u32 tmp;
  1179. if (radeon_dynclks != -1 && radeon_dynclks)
  1180. radeon_legacy_set_clock_gating(rdev, 1);
  1181. /* We need to force on some of the block */
  1182. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1183. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1184. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1185. tmp |= S_00000D_FORCE_VAP(1);
  1186. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1187. }
  1188. static int r300_startup(struct radeon_device *rdev)
  1189. {
  1190. int r;
  1191. /* set common regs */
  1192. r100_set_common_regs(rdev);
  1193. /* program mc */
  1194. r300_mc_program(rdev);
  1195. /* Resume clock */
  1196. r300_clock_startup(rdev);
  1197. /* Initialize GPU configuration (# pipes, ...) */
  1198. r300_gpu_init(rdev);
  1199. /* Initialize GART (initialize after TTM so we can allocate
  1200. * memory through TTM but finalize after TTM) */
  1201. if (rdev->flags & RADEON_IS_PCIE) {
  1202. r = rv370_pcie_gart_enable(rdev);
  1203. if (r)
  1204. return r;
  1205. }
  1206. if (rdev->family == CHIP_R300 ||
  1207. rdev->family == CHIP_R350 ||
  1208. rdev->family == CHIP_RV350)
  1209. r100_enable_bm(rdev);
  1210. if (rdev->flags & RADEON_IS_PCI) {
  1211. r = r100_pci_gart_enable(rdev);
  1212. if (r)
  1213. return r;
  1214. }
  1215. /* Enable IRQ */
  1216. r100_irq_set(rdev);
  1217. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1218. /* 1M ring buffer */
  1219. r = r100_cp_init(rdev, 1024 * 1024);
  1220. if (r) {
  1221. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1222. return r;
  1223. }
  1224. r = r100_wb_init(rdev);
  1225. if (r)
  1226. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1227. r = r100_ib_init(rdev);
  1228. if (r) {
  1229. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1230. return r;
  1231. }
  1232. return 0;
  1233. }
  1234. int r300_resume(struct radeon_device *rdev)
  1235. {
  1236. /* Make sur GART are not working */
  1237. if (rdev->flags & RADEON_IS_PCIE)
  1238. rv370_pcie_gart_disable(rdev);
  1239. if (rdev->flags & RADEON_IS_PCI)
  1240. r100_pci_gart_disable(rdev);
  1241. /* Resume clock before doing reset */
  1242. r300_clock_startup(rdev);
  1243. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1244. if (radeon_asic_reset(rdev)) {
  1245. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1246. RREG32(R_000E40_RBBM_STATUS),
  1247. RREG32(R_0007C0_CP_STAT));
  1248. }
  1249. /* post */
  1250. radeon_combios_asic_init(rdev->ddev);
  1251. /* Resume clock after posting */
  1252. r300_clock_startup(rdev);
  1253. /* Initialize surface registers */
  1254. radeon_surface_init(rdev);
  1255. return r300_startup(rdev);
  1256. }
  1257. int r300_suspend(struct radeon_device *rdev)
  1258. {
  1259. r100_cp_disable(rdev);
  1260. r100_wb_disable(rdev);
  1261. r100_irq_disable(rdev);
  1262. if (rdev->flags & RADEON_IS_PCIE)
  1263. rv370_pcie_gart_disable(rdev);
  1264. if (rdev->flags & RADEON_IS_PCI)
  1265. r100_pci_gart_disable(rdev);
  1266. return 0;
  1267. }
  1268. void r300_fini(struct radeon_device *rdev)
  1269. {
  1270. r100_cp_fini(rdev);
  1271. r100_wb_fini(rdev);
  1272. r100_ib_fini(rdev);
  1273. radeon_gem_fini(rdev);
  1274. if (rdev->flags & RADEON_IS_PCIE)
  1275. rv370_pcie_gart_fini(rdev);
  1276. if (rdev->flags & RADEON_IS_PCI)
  1277. r100_pci_gart_fini(rdev);
  1278. radeon_agp_fini(rdev);
  1279. radeon_irq_kms_fini(rdev);
  1280. radeon_fence_driver_fini(rdev);
  1281. radeon_bo_fini(rdev);
  1282. radeon_atombios_fini(rdev);
  1283. kfree(rdev->bios);
  1284. rdev->bios = NULL;
  1285. }
  1286. int r300_init(struct radeon_device *rdev)
  1287. {
  1288. int r;
  1289. /* Disable VGA */
  1290. r100_vga_render_disable(rdev);
  1291. /* Initialize scratch registers */
  1292. radeon_scratch_init(rdev);
  1293. /* Initialize surface registers */
  1294. radeon_surface_init(rdev);
  1295. /* TODO: disable VGA need to use VGA request */
  1296. /* BIOS*/
  1297. if (!radeon_get_bios(rdev)) {
  1298. if (ASIC_IS_AVIVO(rdev))
  1299. return -EINVAL;
  1300. }
  1301. if (rdev->is_atom_bios) {
  1302. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1303. return -EINVAL;
  1304. } else {
  1305. r = radeon_combios_init(rdev);
  1306. if (r)
  1307. return r;
  1308. }
  1309. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1310. if (radeon_asic_reset(rdev)) {
  1311. dev_warn(rdev->dev,
  1312. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1313. RREG32(R_000E40_RBBM_STATUS),
  1314. RREG32(R_0007C0_CP_STAT));
  1315. }
  1316. /* check if cards are posted or not */
  1317. if (radeon_boot_test_post_card(rdev) == false)
  1318. return -EINVAL;
  1319. /* Set asic errata */
  1320. r300_errata(rdev);
  1321. /* Initialize clocks */
  1322. radeon_get_clock_info(rdev->ddev);
  1323. /* initialize AGP */
  1324. if (rdev->flags & RADEON_IS_AGP) {
  1325. r = radeon_agp_init(rdev);
  1326. if (r) {
  1327. radeon_agp_disable(rdev);
  1328. }
  1329. }
  1330. /* initialize memory controller */
  1331. r300_mc_init(rdev);
  1332. /* Fence driver */
  1333. r = radeon_fence_driver_init(rdev);
  1334. if (r)
  1335. return r;
  1336. r = radeon_irq_kms_init(rdev);
  1337. if (r)
  1338. return r;
  1339. /* Memory manager */
  1340. r = radeon_bo_init(rdev);
  1341. if (r)
  1342. return r;
  1343. if (rdev->flags & RADEON_IS_PCIE) {
  1344. r = rv370_pcie_gart_init(rdev);
  1345. if (r)
  1346. return r;
  1347. }
  1348. if (rdev->flags & RADEON_IS_PCI) {
  1349. r = r100_pci_gart_init(rdev);
  1350. if (r)
  1351. return r;
  1352. }
  1353. r300_set_reg_safe(rdev);
  1354. rdev->accel_working = true;
  1355. r = r300_startup(rdev);
  1356. if (r) {
  1357. /* Somethings want wront with the accel init stop accel */
  1358. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1359. r100_cp_fini(rdev);
  1360. r100_wb_fini(rdev);
  1361. r100_ib_fini(rdev);
  1362. radeon_irq_kms_fini(rdev);
  1363. if (rdev->flags & RADEON_IS_PCIE)
  1364. rv370_pcie_gart_fini(rdev);
  1365. if (rdev->flags & RADEON_IS_PCI)
  1366. r100_pci_gart_fini(rdev);
  1367. radeon_agp_fini(rdev);
  1368. rdev->accel_working = false;
  1369. }
  1370. return 0;
  1371. }