r100.c 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  65. {
  66. int i;
  67. rdev->pm.dynpm_can_upclock = true;
  68. rdev->pm.dynpm_can_downclock = true;
  69. switch (rdev->pm.dynpm_planned_action) {
  70. case DYNPM_ACTION_MINIMUM:
  71. rdev->pm.requested_power_state_index = 0;
  72. rdev->pm.dynpm_can_downclock = false;
  73. break;
  74. case DYNPM_ACTION_DOWNCLOCK:
  75. if (rdev->pm.current_power_state_index == 0) {
  76. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  77. rdev->pm.dynpm_can_downclock = false;
  78. } else {
  79. if (rdev->pm.active_crtc_count > 1) {
  80. for (i = 0; i < rdev->pm.num_power_states; i++) {
  81. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  82. continue;
  83. else if (i >= rdev->pm.current_power_state_index) {
  84. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  85. break;
  86. } else {
  87. rdev->pm.requested_power_state_index = i;
  88. break;
  89. }
  90. }
  91. } else
  92. rdev->pm.requested_power_state_index =
  93. rdev->pm.current_power_state_index - 1;
  94. }
  95. /* don't use the power state if crtcs are active and no display flag is set */
  96. if ((rdev->pm.active_crtc_count > 0) &&
  97. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  98. RADEON_PM_MODE_NO_DISPLAY)) {
  99. rdev->pm.requested_power_state_index++;
  100. }
  101. break;
  102. case DYNPM_ACTION_UPCLOCK:
  103. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  104. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  105. rdev->pm.dynpm_can_upclock = false;
  106. } else {
  107. if (rdev->pm.active_crtc_count > 1) {
  108. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  109. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  110. continue;
  111. else if (i <= rdev->pm.current_power_state_index) {
  112. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  113. break;
  114. } else {
  115. rdev->pm.requested_power_state_index = i;
  116. break;
  117. }
  118. }
  119. } else
  120. rdev->pm.requested_power_state_index =
  121. rdev->pm.current_power_state_index + 1;
  122. }
  123. break;
  124. case DYNPM_ACTION_DEFAULT:
  125. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  126. rdev->pm.dynpm_can_upclock = false;
  127. break;
  128. case DYNPM_ACTION_NONE:
  129. default:
  130. DRM_ERROR("Requested mode for not defined action\n");
  131. return;
  132. }
  133. /* only one clock mode per power state */
  134. rdev->pm.requested_clock_mode_index = 0;
  135. DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
  136. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  138. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  139. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  140. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  141. pcie_lanes);
  142. }
  143. void r100_pm_init_profile(struct radeon_device *rdev)
  144. {
  145. /* default */
  146. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  147. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  148. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  149. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  150. /* low sh */
  151. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  152. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  155. /* mid sh */
  156. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  157. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  158. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  159. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  160. /* high sh */
  161. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  162. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  163. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  164. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  165. /* low mh */
  166. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  167. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  168. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  169. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  170. /* mid mh */
  171. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  172. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  173. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  174. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  175. /* high mh */
  176. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  177. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  178. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  179. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  180. }
  181. void r100_pm_misc(struct radeon_device *rdev)
  182. {
  183. int requested_index = rdev->pm.requested_power_state_index;
  184. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  185. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  186. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  187. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  188. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  189. tmp = RREG32(voltage->gpio.reg);
  190. if (voltage->active_high)
  191. tmp |= voltage->gpio.mask;
  192. else
  193. tmp &= ~(voltage->gpio.mask);
  194. WREG32(voltage->gpio.reg, tmp);
  195. if (voltage->delay)
  196. udelay(voltage->delay);
  197. } else {
  198. tmp = RREG32(voltage->gpio.reg);
  199. if (voltage->active_high)
  200. tmp &= ~voltage->gpio.mask;
  201. else
  202. tmp |= voltage->gpio.mask;
  203. WREG32(voltage->gpio.reg, tmp);
  204. if (voltage->delay)
  205. udelay(voltage->delay);
  206. }
  207. }
  208. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  209. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  210. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  211. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  212. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  213. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  214. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  215. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  216. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  217. else
  218. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  219. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  220. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  221. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  222. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  223. } else
  224. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  225. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  226. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  227. if (voltage->delay) {
  228. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  229. switch (voltage->delay) {
  230. case 33:
  231. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  232. break;
  233. case 66:
  234. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  235. break;
  236. case 99:
  237. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  238. break;
  239. case 132:
  240. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  241. break;
  242. }
  243. } else
  244. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  245. } else
  246. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  247. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  248. sclk_cntl &= ~FORCE_HDP;
  249. else
  250. sclk_cntl |= FORCE_HDP;
  251. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  252. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  253. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  254. /* set pcie lanes */
  255. if ((rdev->flags & RADEON_IS_PCIE) &&
  256. !(rdev->flags & RADEON_IS_IGP) &&
  257. rdev->asic->set_pcie_lanes &&
  258. (ps->pcie_lanes !=
  259. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  260. radeon_set_pcie_lanes(rdev,
  261. ps->pcie_lanes);
  262. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  263. }
  264. }
  265. void r100_pm_prepare(struct radeon_device *rdev)
  266. {
  267. struct drm_device *ddev = rdev->ddev;
  268. struct drm_crtc *crtc;
  269. struct radeon_crtc *radeon_crtc;
  270. u32 tmp;
  271. /* disable any active CRTCs */
  272. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  273. radeon_crtc = to_radeon_crtc(crtc);
  274. if (radeon_crtc->enabled) {
  275. if (radeon_crtc->crtc_id) {
  276. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  277. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  278. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  279. } else {
  280. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  281. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  282. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  283. }
  284. }
  285. }
  286. }
  287. void r100_pm_finish(struct radeon_device *rdev)
  288. {
  289. struct drm_device *ddev = rdev->ddev;
  290. struct drm_crtc *crtc;
  291. struct radeon_crtc *radeon_crtc;
  292. u32 tmp;
  293. /* enable any active CRTCs */
  294. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  295. radeon_crtc = to_radeon_crtc(crtc);
  296. if (radeon_crtc->enabled) {
  297. if (radeon_crtc->crtc_id) {
  298. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  299. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  300. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  301. } else {
  302. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  303. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  304. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  305. }
  306. }
  307. }
  308. }
  309. bool r100_gui_idle(struct radeon_device *rdev)
  310. {
  311. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  312. return false;
  313. else
  314. return true;
  315. }
  316. /* hpd for digital panel detect/disconnect */
  317. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  318. {
  319. bool connected = false;
  320. switch (hpd) {
  321. case RADEON_HPD_1:
  322. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  323. connected = true;
  324. break;
  325. case RADEON_HPD_2:
  326. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  327. connected = true;
  328. break;
  329. default:
  330. break;
  331. }
  332. return connected;
  333. }
  334. void r100_hpd_set_polarity(struct radeon_device *rdev,
  335. enum radeon_hpd_id hpd)
  336. {
  337. u32 tmp;
  338. bool connected = r100_hpd_sense(rdev, hpd);
  339. switch (hpd) {
  340. case RADEON_HPD_1:
  341. tmp = RREG32(RADEON_FP_GEN_CNTL);
  342. if (connected)
  343. tmp &= ~RADEON_FP_DETECT_INT_POL;
  344. else
  345. tmp |= RADEON_FP_DETECT_INT_POL;
  346. WREG32(RADEON_FP_GEN_CNTL, tmp);
  347. break;
  348. case RADEON_HPD_2:
  349. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  350. if (connected)
  351. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  352. else
  353. tmp |= RADEON_FP2_DETECT_INT_POL;
  354. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  355. break;
  356. default:
  357. break;
  358. }
  359. }
  360. void r100_hpd_init(struct radeon_device *rdev)
  361. {
  362. struct drm_device *dev = rdev->ddev;
  363. struct drm_connector *connector;
  364. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  365. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  366. switch (radeon_connector->hpd.hpd) {
  367. case RADEON_HPD_1:
  368. rdev->irq.hpd[0] = true;
  369. break;
  370. case RADEON_HPD_2:
  371. rdev->irq.hpd[1] = true;
  372. break;
  373. default:
  374. break;
  375. }
  376. }
  377. if (rdev->irq.installed)
  378. r100_irq_set(rdev);
  379. }
  380. void r100_hpd_fini(struct radeon_device *rdev)
  381. {
  382. struct drm_device *dev = rdev->ddev;
  383. struct drm_connector *connector;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. rdev->irq.hpd[0] = false;
  389. break;
  390. case RADEON_HPD_2:
  391. rdev->irq.hpd[1] = false;
  392. break;
  393. default:
  394. break;
  395. }
  396. }
  397. }
  398. /*
  399. * PCI GART
  400. */
  401. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  402. {
  403. /* TODO: can we do somethings here ? */
  404. /* It seems hw only cache one entry so we should discard this
  405. * entry otherwise if first GPU GART read hit this entry it
  406. * could end up in wrong address. */
  407. }
  408. int r100_pci_gart_init(struct radeon_device *rdev)
  409. {
  410. int r;
  411. if (rdev->gart.table.ram.ptr) {
  412. WARN(1, "R100 PCI GART already initialized.\n");
  413. return 0;
  414. }
  415. /* Initialize common gart structure */
  416. r = radeon_gart_init(rdev);
  417. if (r)
  418. return r;
  419. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  420. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  421. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  422. return radeon_gart_table_ram_alloc(rdev);
  423. }
  424. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  425. void r100_enable_bm(struct radeon_device *rdev)
  426. {
  427. uint32_t tmp;
  428. /* Enable bus mastering */
  429. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  430. WREG32(RADEON_BUS_CNTL, tmp);
  431. }
  432. int r100_pci_gart_enable(struct radeon_device *rdev)
  433. {
  434. uint32_t tmp;
  435. radeon_gart_restore(rdev);
  436. /* discard memory request outside of configured range */
  437. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  438. WREG32(RADEON_AIC_CNTL, tmp);
  439. /* set address range for PCI address translate */
  440. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  441. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  442. /* set PCI GART page-table base address */
  443. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  444. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  445. WREG32(RADEON_AIC_CNTL, tmp);
  446. r100_pci_gart_tlb_flush(rdev);
  447. rdev->gart.ready = true;
  448. return 0;
  449. }
  450. void r100_pci_gart_disable(struct radeon_device *rdev)
  451. {
  452. uint32_t tmp;
  453. /* discard memory request outside of configured range */
  454. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  455. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  456. WREG32(RADEON_AIC_LO_ADDR, 0);
  457. WREG32(RADEON_AIC_HI_ADDR, 0);
  458. }
  459. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  460. {
  461. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  462. return -EINVAL;
  463. }
  464. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  465. return 0;
  466. }
  467. void r100_pci_gart_fini(struct radeon_device *rdev)
  468. {
  469. radeon_gart_fini(rdev);
  470. r100_pci_gart_disable(rdev);
  471. radeon_gart_table_ram_free(rdev);
  472. }
  473. int r100_irq_set(struct radeon_device *rdev)
  474. {
  475. uint32_t tmp = 0;
  476. if (!rdev->irq.installed) {
  477. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  478. WREG32(R_000040_GEN_INT_CNTL, 0);
  479. return -EINVAL;
  480. }
  481. if (rdev->irq.sw_int) {
  482. tmp |= RADEON_SW_INT_ENABLE;
  483. }
  484. if (rdev->irq.gui_idle) {
  485. tmp |= RADEON_GUI_IDLE_MASK;
  486. }
  487. if (rdev->irq.crtc_vblank_int[0]) {
  488. tmp |= RADEON_CRTC_VBLANK_MASK;
  489. }
  490. if (rdev->irq.crtc_vblank_int[1]) {
  491. tmp |= RADEON_CRTC2_VBLANK_MASK;
  492. }
  493. if (rdev->irq.hpd[0]) {
  494. tmp |= RADEON_FP_DETECT_MASK;
  495. }
  496. if (rdev->irq.hpd[1]) {
  497. tmp |= RADEON_FP2_DETECT_MASK;
  498. }
  499. WREG32(RADEON_GEN_INT_CNTL, tmp);
  500. return 0;
  501. }
  502. void r100_irq_disable(struct radeon_device *rdev)
  503. {
  504. u32 tmp;
  505. WREG32(R_000040_GEN_INT_CNTL, 0);
  506. /* Wait and acknowledge irq */
  507. mdelay(1);
  508. tmp = RREG32(R_000044_GEN_INT_STATUS);
  509. WREG32(R_000044_GEN_INT_STATUS, tmp);
  510. }
  511. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  512. {
  513. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  514. uint32_t irq_mask = RADEON_SW_INT_TEST |
  515. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  516. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  517. /* the interrupt works, but the status bit is permanently asserted */
  518. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  519. if (!rdev->irq.gui_idle_acked)
  520. irq_mask |= RADEON_GUI_IDLE_STAT;
  521. }
  522. if (irqs) {
  523. WREG32(RADEON_GEN_INT_STATUS, irqs);
  524. }
  525. return irqs & irq_mask;
  526. }
  527. int r100_irq_process(struct radeon_device *rdev)
  528. {
  529. uint32_t status, msi_rearm;
  530. bool queue_hotplug = false;
  531. /* reset gui idle ack. the status bit is broken */
  532. rdev->irq.gui_idle_acked = false;
  533. status = r100_irq_ack(rdev);
  534. if (!status) {
  535. return IRQ_NONE;
  536. }
  537. if (rdev->shutdown) {
  538. return IRQ_NONE;
  539. }
  540. while (status) {
  541. /* SW interrupt */
  542. if (status & RADEON_SW_INT_TEST) {
  543. radeon_fence_process(rdev);
  544. }
  545. /* gui idle interrupt */
  546. if (status & RADEON_GUI_IDLE_STAT) {
  547. rdev->irq.gui_idle_acked = true;
  548. rdev->pm.gui_idle = true;
  549. wake_up(&rdev->irq.idle_queue);
  550. }
  551. /* Vertical blank interrupts */
  552. if (status & RADEON_CRTC_VBLANK_STAT) {
  553. drm_handle_vblank(rdev->ddev, 0);
  554. rdev->pm.vblank_sync = true;
  555. wake_up(&rdev->irq.vblank_queue);
  556. }
  557. if (status & RADEON_CRTC2_VBLANK_STAT) {
  558. drm_handle_vblank(rdev->ddev, 1);
  559. rdev->pm.vblank_sync = true;
  560. wake_up(&rdev->irq.vblank_queue);
  561. }
  562. if (status & RADEON_FP_DETECT_STAT) {
  563. queue_hotplug = true;
  564. DRM_DEBUG("HPD1\n");
  565. }
  566. if (status & RADEON_FP2_DETECT_STAT) {
  567. queue_hotplug = true;
  568. DRM_DEBUG("HPD2\n");
  569. }
  570. status = r100_irq_ack(rdev);
  571. }
  572. /* reset gui idle ack. the status bit is broken */
  573. rdev->irq.gui_idle_acked = false;
  574. if (queue_hotplug)
  575. queue_work(rdev->wq, &rdev->hotplug_work);
  576. if (rdev->msi_enabled) {
  577. switch (rdev->family) {
  578. case CHIP_RS400:
  579. case CHIP_RS480:
  580. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  581. WREG32(RADEON_AIC_CNTL, msi_rearm);
  582. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  583. break;
  584. default:
  585. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  586. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  587. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  588. break;
  589. }
  590. }
  591. return IRQ_HANDLED;
  592. }
  593. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  594. {
  595. if (crtc == 0)
  596. return RREG32(RADEON_CRTC_CRNT_FRAME);
  597. else
  598. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  599. }
  600. /* Who ever call radeon_fence_emit should call ring_lock and ask
  601. * for enough space (today caller are ib schedule and buffer move) */
  602. void r100_fence_ring_emit(struct radeon_device *rdev,
  603. struct radeon_fence *fence)
  604. {
  605. /* We have to make sure that caches are flushed before
  606. * CPU might read something from VRAM. */
  607. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  608. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  609. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  610. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  611. /* Wait until IDLE & CLEAN */
  612. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  613. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  614. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  615. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  616. RADEON_HDP_READ_BUFFER_INVALIDATE);
  617. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  618. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  619. /* Emit fence sequence & fire IRQ */
  620. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  621. radeon_ring_write(rdev, fence->seq);
  622. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  623. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  624. }
  625. int r100_wb_init(struct radeon_device *rdev)
  626. {
  627. int r;
  628. if (rdev->wb.wb_obj == NULL) {
  629. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  630. RADEON_GEM_DOMAIN_GTT,
  631. &rdev->wb.wb_obj);
  632. if (r) {
  633. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  634. return r;
  635. }
  636. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  637. if (unlikely(r != 0))
  638. return r;
  639. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  640. &rdev->wb.gpu_addr);
  641. if (r) {
  642. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  643. radeon_bo_unreserve(rdev->wb.wb_obj);
  644. return r;
  645. }
  646. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  647. radeon_bo_unreserve(rdev->wb.wb_obj);
  648. if (r) {
  649. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  650. return r;
  651. }
  652. }
  653. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  654. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  655. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  656. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  657. return 0;
  658. }
  659. void r100_wb_disable(struct radeon_device *rdev)
  660. {
  661. WREG32(R_000770_SCRATCH_UMSK, 0);
  662. }
  663. void r100_wb_fini(struct radeon_device *rdev)
  664. {
  665. int r;
  666. r100_wb_disable(rdev);
  667. if (rdev->wb.wb_obj) {
  668. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  669. if (unlikely(r != 0)) {
  670. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  671. return;
  672. }
  673. radeon_bo_kunmap(rdev->wb.wb_obj);
  674. radeon_bo_unpin(rdev->wb.wb_obj);
  675. radeon_bo_unreserve(rdev->wb.wb_obj);
  676. radeon_bo_unref(&rdev->wb.wb_obj);
  677. rdev->wb.wb = NULL;
  678. rdev->wb.wb_obj = NULL;
  679. }
  680. }
  681. int r100_copy_blit(struct radeon_device *rdev,
  682. uint64_t src_offset,
  683. uint64_t dst_offset,
  684. unsigned num_pages,
  685. struct radeon_fence *fence)
  686. {
  687. uint32_t cur_pages;
  688. uint32_t stride_bytes = PAGE_SIZE;
  689. uint32_t pitch;
  690. uint32_t stride_pixels;
  691. unsigned ndw;
  692. int num_loops;
  693. int r = 0;
  694. /* radeon limited to 16k stride */
  695. stride_bytes &= 0x3fff;
  696. /* radeon pitch is /64 */
  697. pitch = stride_bytes / 64;
  698. stride_pixels = stride_bytes / 4;
  699. num_loops = DIV_ROUND_UP(num_pages, 8191);
  700. /* Ask for enough room for blit + flush + fence */
  701. ndw = 64 + (10 * num_loops);
  702. r = radeon_ring_lock(rdev, ndw);
  703. if (r) {
  704. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  705. return -EINVAL;
  706. }
  707. while (num_pages > 0) {
  708. cur_pages = num_pages;
  709. if (cur_pages > 8191) {
  710. cur_pages = 8191;
  711. }
  712. num_pages -= cur_pages;
  713. /* pages are in Y direction - height
  714. page width in X direction - width */
  715. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  716. radeon_ring_write(rdev,
  717. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  718. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  719. RADEON_GMC_SRC_CLIPPING |
  720. RADEON_GMC_DST_CLIPPING |
  721. RADEON_GMC_BRUSH_NONE |
  722. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  723. RADEON_GMC_SRC_DATATYPE_COLOR |
  724. RADEON_ROP3_S |
  725. RADEON_DP_SRC_SOURCE_MEMORY |
  726. RADEON_GMC_CLR_CMP_CNTL_DIS |
  727. RADEON_GMC_WR_MSK_DIS);
  728. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  729. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  730. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  731. radeon_ring_write(rdev, 0);
  732. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  733. radeon_ring_write(rdev, num_pages);
  734. radeon_ring_write(rdev, num_pages);
  735. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  736. }
  737. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  738. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  739. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  740. radeon_ring_write(rdev,
  741. RADEON_WAIT_2D_IDLECLEAN |
  742. RADEON_WAIT_HOST_IDLECLEAN |
  743. RADEON_WAIT_DMA_GUI_IDLE);
  744. if (fence) {
  745. r = radeon_fence_emit(rdev, fence);
  746. }
  747. radeon_ring_unlock_commit(rdev);
  748. return r;
  749. }
  750. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  751. {
  752. unsigned i;
  753. u32 tmp;
  754. for (i = 0; i < rdev->usec_timeout; i++) {
  755. tmp = RREG32(R_000E40_RBBM_STATUS);
  756. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  757. return 0;
  758. }
  759. udelay(1);
  760. }
  761. return -1;
  762. }
  763. void r100_ring_start(struct radeon_device *rdev)
  764. {
  765. int r;
  766. r = radeon_ring_lock(rdev, 2);
  767. if (r) {
  768. return;
  769. }
  770. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  771. radeon_ring_write(rdev,
  772. RADEON_ISYNC_ANY2D_IDLE3D |
  773. RADEON_ISYNC_ANY3D_IDLE2D |
  774. RADEON_ISYNC_WAIT_IDLEGUI |
  775. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  776. radeon_ring_unlock_commit(rdev);
  777. }
  778. /* Load the microcode for the CP */
  779. static int r100_cp_init_microcode(struct radeon_device *rdev)
  780. {
  781. struct platform_device *pdev;
  782. const char *fw_name = NULL;
  783. int err;
  784. DRM_DEBUG("\n");
  785. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  786. err = IS_ERR(pdev);
  787. if (err) {
  788. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  789. return -EINVAL;
  790. }
  791. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  792. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  793. (rdev->family == CHIP_RS200)) {
  794. DRM_INFO("Loading R100 Microcode\n");
  795. fw_name = FIRMWARE_R100;
  796. } else if ((rdev->family == CHIP_R200) ||
  797. (rdev->family == CHIP_RV250) ||
  798. (rdev->family == CHIP_RV280) ||
  799. (rdev->family == CHIP_RS300)) {
  800. DRM_INFO("Loading R200 Microcode\n");
  801. fw_name = FIRMWARE_R200;
  802. } else if ((rdev->family == CHIP_R300) ||
  803. (rdev->family == CHIP_R350) ||
  804. (rdev->family == CHIP_RV350) ||
  805. (rdev->family == CHIP_RV380) ||
  806. (rdev->family == CHIP_RS400) ||
  807. (rdev->family == CHIP_RS480)) {
  808. DRM_INFO("Loading R300 Microcode\n");
  809. fw_name = FIRMWARE_R300;
  810. } else if ((rdev->family == CHIP_R420) ||
  811. (rdev->family == CHIP_R423) ||
  812. (rdev->family == CHIP_RV410)) {
  813. DRM_INFO("Loading R400 Microcode\n");
  814. fw_name = FIRMWARE_R420;
  815. } else if ((rdev->family == CHIP_RS690) ||
  816. (rdev->family == CHIP_RS740)) {
  817. DRM_INFO("Loading RS690/RS740 Microcode\n");
  818. fw_name = FIRMWARE_RS690;
  819. } else if (rdev->family == CHIP_RS600) {
  820. DRM_INFO("Loading RS600 Microcode\n");
  821. fw_name = FIRMWARE_RS600;
  822. } else if ((rdev->family == CHIP_RV515) ||
  823. (rdev->family == CHIP_R520) ||
  824. (rdev->family == CHIP_RV530) ||
  825. (rdev->family == CHIP_R580) ||
  826. (rdev->family == CHIP_RV560) ||
  827. (rdev->family == CHIP_RV570)) {
  828. DRM_INFO("Loading R500 Microcode\n");
  829. fw_name = FIRMWARE_R520;
  830. }
  831. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  832. platform_device_unregister(pdev);
  833. if (err) {
  834. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  835. fw_name);
  836. } else if (rdev->me_fw->size % 8) {
  837. printk(KERN_ERR
  838. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  839. rdev->me_fw->size, fw_name);
  840. err = -EINVAL;
  841. release_firmware(rdev->me_fw);
  842. rdev->me_fw = NULL;
  843. }
  844. return err;
  845. }
  846. static void r100_cp_load_microcode(struct radeon_device *rdev)
  847. {
  848. const __be32 *fw_data;
  849. int i, size;
  850. if (r100_gui_wait_for_idle(rdev)) {
  851. printk(KERN_WARNING "Failed to wait GUI idle while "
  852. "programming pipes. Bad things might happen.\n");
  853. }
  854. if (rdev->me_fw) {
  855. size = rdev->me_fw->size / 4;
  856. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  857. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  858. for (i = 0; i < size; i += 2) {
  859. WREG32(RADEON_CP_ME_RAM_DATAH,
  860. be32_to_cpup(&fw_data[i]));
  861. WREG32(RADEON_CP_ME_RAM_DATAL,
  862. be32_to_cpup(&fw_data[i + 1]));
  863. }
  864. }
  865. }
  866. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  867. {
  868. unsigned rb_bufsz;
  869. unsigned rb_blksz;
  870. unsigned max_fetch;
  871. unsigned pre_write_timer;
  872. unsigned pre_write_limit;
  873. unsigned indirect2_start;
  874. unsigned indirect1_start;
  875. uint32_t tmp;
  876. int r;
  877. if (r100_debugfs_cp_init(rdev)) {
  878. DRM_ERROR("Failed to register debugfs file for CP !\n");
  879. }
  880. if (!rdev->me_fw) {
  881. r = r100_cp_init_microcode(rdev);
  882. if (r) {
  883. DRM_ERROR("Failed to load firmware!\n");
  884. return r;
  885. }
  886. }
  887. /* Align ring size */
  888. rb_bufsz = drm_order(ring_size / 8);
  889. ring_size = (1 << (rb_bufsz + 1)) * 4;
  890. r100_cp_load_microcode(rdev);
  891. r = radeon_ring_init(rdev, ring_size);
  892. if (r) {
  893. return r;
  894. }
  895. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  896. * the rptr copy in system ram */
  897. rb_blksz = 9;
  898. /* cp will read 128bytes at a time (4 dwords) */
  899. max_fetch = 1;
  900. rdev->cp.align_mask = 16 - 1;
  901. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  902. pre_write_timer = 64;
  903. /* Force CP_RB_WPTR write if written more than one time before the
  904. * delay expire
  905. */
  906. pre_write_limit = 0;
  907. /* Setup the cp cache like this (cache size is 96 dwords) :
  908. * RING 0 to 15
  909. * INDIRECT1 16 to 79
  910. * INDIRECT2 80 to 95
  911. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  912. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  913. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  914. * Idea being that most of the gpu cmd will be through indirect1 buffer
  915. * so it gets the bigger cache.
  916. */
  917. indirect2_start = 80;
  918. indirect1_start = 16;
  919. /* cp setup */
  920. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  921. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  922. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  923. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  924. RADEON_RB_NO_UPDATE);
  925. #ifdef __BIG_ENDIAN
  926. tmp |= RADEON_BUF_SWAP_32BIT;
  927. #endif
  928. WREG32(RADEON_CP_RB_CNTL, tmp);
  929. /* Set ring address */
  930. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  931. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  932. /* Force read & write ptr to 0 */
  933. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  934. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  935. WREG32(RADEON_CP_RB_WPTR, 0);
  936. WREG32(RADEON_CP_RB_CNTL, tmp);
  937. udelay(10);
  938. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  939. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  940. /* protect against crazy HW on resume */
  941. rdev->cp.wptr &= rdev->cp.ptr_mask;
  942. /* Set cp mode to bus mastering & enable cp*/
  943. WREG32(RADEON_CP_CSQ_MODE,
  944. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  945. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  946. WREG32(0x718, 0);
  947. WREG32(0x744, 0x00004D4D);
  948. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  949. radeon_ring_start(rdev);
  950. r = radeon_ring_test(rdev);
  951. if (r) {
  952. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  953. return r;
  954. }
  955. rdev->cp.ready = true;
  956. return 0;
  957. }
  958. void r100_cp_fini(struct radeon_device *rdev)
  959. {
  960. if (r100_cp_wait_for_idle(rdev)) {
  961. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  962. }
  963. /* Disable ring */
  964. r100_cp_disable(rdev);
  965. radeon_ring_fini(rdev);
  966. DRM_INFO("radeon: cp finalized\n");
  967. }
  968. void r100_cp_disable(struct radeon_device *rdev)
  969. {
  970. /* Disable ring */
  971. rdev->cp.ready = false;
  972. WREG32(RADEON_CP_CSQ_MODE, 0);
  973. WREG32(RADEON_CP_CSQ_CNTL, 0);
  974. if (r100_gui_wait_for_idle(rdev)) {
  975. printk(KERN_WARNING "Failed to wait GUI idle while "
  976. "programming pipes. Bad things might happen.\n");
  977. }
  978. }
  979. void r100_cp_commit(struct radeon_device *rdev)
  980. {
  981. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  982. (void)RREG32(RADEON_CP_RB_WPTR);
  983. }
  984. /*
  985. * CS functions
  986. */
  987. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  988. struct radeon_cs_packet *pkt,
  989. const unsigned *auth, unsigned n,
  990. radeon_packet0_check_t check)
  991. {
  992. unsigned reg;
  993. unsigned i, j, m;
  994. unsigned idx;
  995. int r;
  996. idx = pkt->idx + 1;
  997. reg = pkt->reg;
  998. /* Check that register fall into register range
  999. * determined by the number of entry (n) in the
  1000. * safe register bitmap.
  1001. */
  1002. if (pkt->one_reg_wr) {
  1003. if ((reg >> 7) > n) {
  1004. return -EINVAL;
  1005. }
  1006. } else {
  1007. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1008. return -EINVAL;
  1009. }
  1010. }
  1011. for (i = 0; i <= pkt->count; i++, idx++) {
  1012. j = (reg >> 7);
  1013. m = 1 << ((reg >> 2) & 31);
  1014. if (auth[j] & m) {
  1015. r = check(p, pkt, idx, reg);
  1016. if (r) {
  1017. return r;
  1018. }
  1019. }
  1020. if (pkt->one_reg_wr) {
  1021. if (!(auth[j] & m)) {
  1022. break;
  1023. }
  1024. } else {
  1025. reg += 4;
  1026. }
  1027. }
  1028. return 0;
  1029. }
  1030. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1031. struct radeon_cs_packet *pkt)
  1032. {
  1033. volatile uint32_t *ib;
  1034. unsigned i;
  1035. unsigned idx;
  1036. ib = p->ib->ptr;
  1037. idx = pkt->idx;
  1038. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1039. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1040. }
  1041. }
  1042. /**
  1043. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1044. * @parser: parser structure holding parsing context.
  1045. * @pkt: where to store packet informations
  1046. *
  1047. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1048. * if packet is bigger than remaining ib size. or if packets is unknown.
  1049. **/
  1050. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1051. struct radeon_cs_packet *pkt,
  1052. unsigned idx)
  1053. {
  1054. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1055. uint32_t header;
  1056. if (idx >= ib_chunk->length_dw) {
  1057. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1058. idx, ib_chunk->length_dw);
  1059. return -EINVAL;
  1060. }
  1061. header = radeon_get_ib_value(p, idx);
  1062. pkt->idx = idx;
  1063. pkt->type = CP_PACKET_GET_TYPE(header);
  1064. pkt->count = CP_PACKET_GET_COUNT(header);
  1065. switch (pkt->type) {
  1066. case PACKET_TYPE0:
  1067. pkt->reg = CP_PACKET0_GET_REG(header);
  1068. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1069. break;
  1070. case PACKET_TYPE3:
  1071. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1072. break;
  1073. case PACKET_TYPE2:
  1074. pkt->count = -1;
  1075. break;
  1076. default:
  1077. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1078. return -EINVAL;
  1079. }
  1080. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1081. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1082. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1083. return -EINVAL;
  1084. }
  1085. return 0;
  1086. }
  1087. /**
  1088. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1089. * @parser: parser structure holding parsing context.
  1090. *
  1091. * Userspace sends a special sequence for VLINE waits.
  1092. * PACKET0 - VLINE_START_END + value
  1093. * PACKET0 - WAIT_UNTIL +_value
  1094. * RELOC (P3) - crtc_id in reloc.
  1095. *
  1096. * This function parses this and relocates the VLINE START END
  1097. * and WAIT UNTIL packets to the correct crtc.
  1098. * It also detects a switched off crtc and nulls out the
  1099. * wait in that case.
  1100. */
  1101. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1102. {
  1103. struct drm_mode_object *obj;
  1104. struct drm_crtc *crtc;
  1105. struct radeon_crtc *radeon_crtc;
  1106. struct radeon_cs_packet p3reloc, waitreloc;
  1107. int crtc_id;
  1108. int r;
  1109. uint32_t header, h_idx, reg;
  1110. volatile uint32_t *ib;
  1111. ib = p->ib->ptr;
  1112. /* parse the wait until */
  1113. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1114. if (r)
  1115. return r;
  1116. /* check its a wait until and only 1 count */
  1117. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1118. waitreloc.count != 0) {
  1119. DRM_ERROR("vline wait had illegal wait until segment\n");
  1120. r = -EINVAL;
  1121. return r;
  1122. }
  1123. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1124. DRM_ERROR("vline wait had illegal wait until\n");
  1125. r = -EINVAL;
  1126. return r;
  1127. }
  1128. /* jump over the NOP */
  1129. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1130. if (r)
  1131. return r;
  1132. h_idx = p->idx - 2;
  1133. p->idx += waitreloc.count + 2;
  1134. p->idx += p3reloc.count + 2;
  1135. header = radeon_get_ib_value(p, h_idx);
  1136. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1137. reg = CP_PACKET0_GET_REG(header);
  1138. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  1139. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1140. if (!obj) {
  1141. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1142. r = -EINVAL;
  1143. goto out;
  1144. }
  1145. crtc = obj_to_crtc(obj);
  1146. radeon_crtc = to_radeon_crtc(crtc);
  1147. crtc_id = radeon_crtc->crtc_id;
  1148. if (!crtc->enabled) {
  1149. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1150. ib[h_idx + 2] = PACKET2(0);
  1151. ib[h_idx + 3] = PACKET2(0);
  1152. } else if (crtc_id == 1) {
  1153. switch (reg) {
  1154. case AVIVO_D1MODE_VLINE_START_END:
  1155. header &= ~R300_CP_PACKET0_REG_MASK;
  1156. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1157. break;
  1158. case RADEON_CRTC_GUI_TRIG_VLINE:
  1159. header &= ~R300_CP_PACKET0_REG_MASK;
  1160. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1161. break;
  1162. default:
  1163. DRM_ERROR("unknown crtc reloc\n");
  1164. r = -EINVAL;
  1165. goto out;
  1166. }
  1167. ib[h_idx] = header;
  1168. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1169. }
  1170. out:
  1171. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  1172. return r;
  1173. }
  1174. /**
  1175. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1176. * @parser: parser structure holding parsing context.
  1177. * @data: pointer to relocation data
  1178. * @offset_start: starting offset
  1179. * @offset_mask: offset mask (to align start offset on)
  1180. * @reloc: reloc informations
  1181. *
  1182. * Check next packet is relocation packet3, do bo validation and compute
  1183. * GPU offset using the provided start.
  1184. **/
  1185. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1186. struct radeon_cs_reloc **cs_reloc)
  1187. {
  1188. struct radeon_cs_chunk *relocs_chunk;
  1189. struct radeon_cs_packet p3reloc;
  1190. unsigned idx;
  1191. int r;
  1192. if (p->chunk_relocs_idx == -1) {
  1193. DRM_ERROR("No relocation chunk !\n");
  1194. return -EINVAL;
  1195. }
  1196. *cs_reloc = NULL;
  1197. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1198. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1199. if (r) {
  1200. return r;
  1201. }
  1202. p->idx += p3reloc.count + 2;
  1203. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1204. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1205. p3reloc.idx);
  1206. r100_cs_dump_packet(p, &p3reloc);
  1207. return -EINVAL;
  1208. }
  1209. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1210. if (idx >= relocs_chunk->length_dw) {
  1211. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1212. idx, relocs_chunk->length_dw);
  1213. r100_cs_dump_packet(p, &p3reloc);
  1214. return -EINVAL;
  1215. }
  1216. /* FIXME: we assume reloc size is 4 dwords */
  1217. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1218. return 0;
  1219. }
  1220. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1221. {
  1222. int vtx_size;
  1223. vtx_size = 2;
  1224. /* ordered according to bits in spec */
  1225. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1226. vtx_size++;
  1227. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1228. vtx_size += 3;
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1230. vtx_size++;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1232. vtx_size++;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1234. vtx_size += 3;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1236. vtx_size++;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1238. vtx_size++;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1240. vtx_size += 2;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1242. vtx_size += 2;
  1243. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1244. vtx_size++;
  1245. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1246. vtx_size += 2;
  1247. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1248. vtx_size++;
  1249. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1250. vtx_size += 2;
  1251. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1252. vtx_size++;
  1253. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1254. vtx_size++;
  1255. /* blend weight */
  1256. if (vtx_fmt & (0x7 << 15))
  1257. vtx_size += (vtx_fmt >> 15) & 0x7;
  1258. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1259. vtx_size += 3;
  1260. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1261. vtx_size += 2;
  1262. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1263. vtx_size++;
  1264. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1265. vtx_size++;
  1266. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1267. vtx_size++;
  1268. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1269. vtx_size++;
  1270. return vtx_size;
  1271. }
  1272. static int r100_packet0_check(struct radeon_cs_parser *p,
  1273. struct radeon_cs_packet *pkt,
  1274. unsigned idx, unsigned reg)
  1275. {
  1276. struct radeon_cs_reloc *reloc;
  1277. struct r100_cs_track *track;
  1278. volatile uint32_t *ib;
  1279. uint32_t tmp;
  1280. int r;
  1281. int i, face;
  1282. u32 tile_flags = 0;
  1283. u32 idx_value;
  1284. ib = p->ib->ptr;
  1285. track = (struct r100_cs_track *)p->track;
  1286. idx_value = radeon_get_ib_value(p, idx);
  1287. switch (reg) {
  1288. case RADEON_CRTC_GUI_TRIG_VLINE:
  1289. r = r100_cs_packet_parse_vline(p);
  1290. if (r) {
  1291. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1292. idx, reg);
  1293. r100_cs_dump_packet(p, pkt);
  1294. return r;
  1295. }
  1296. break;
  1297. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1298. * range access */
  1299. case RADEON_DST_PITCH_OFFSET:
  1300. case RADEON_SRC_PITCH_OFFSET:
  1301. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1302. if (r)
  1303. return r;
  1304. break;
  1305. case RADEON_RB3D_DEPTHOFFSET:
  1306. r = r100_cs_packet_next_reloc(p, &reloc);
  1307. if (r) {
  1308. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1309. idx, reg);
  1310. r100_cs_dump_packet(p, pkt);
  1311. return r;
  1312. }
  1313. track->zb.robj = reloc->robj;
  1314. track->zb.offset = idx_value;
  1315. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1316. break;
  1317. case RADEON_RB3D_COLOROFFSET:
  1318. r = r100_cs_packet_next_reloc(p, &reloc);
  1319. if (r) {
  1320. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1321. idx, reg);
  1322. r100_cs_dump_packet(p, pkt);
  1323. return r;
  1324. }
  1325. track->cb[0].robj = reloc->robj;
  1326. track->cb[0].offset = idx_value;
  1327. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1328. break;
  1329. case RADEON_PP_TXOFFSET_0:
  1330. case RADEON_PP_TXOFFSET_1:
  1331. case RADEON_PP_TXOFFSET_2:
  1332. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1333. r = r100_cs_packet_next_reloc(p, &reloc);
  1334. if (r) {
  1335. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1336. idx, reg);
  1337. r100_cs_dump_packet(p, pkt);
  1338. return r;
  1339. }
  1340. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1341. track->textures[i].robj = reloc->robj;
  1342. break;
  1343. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1344. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1345. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1346. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1347. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1348. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1349. r = r100_cs_packet_next_reloc(p, &reloc);
  1350. if (r) {
  1351. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1352. idx, reg);
  1353. r100_cs_dump_packet(p, pkt);
  1354. return r;
  1355. }
  1356. track->textures[0].cube_info[i].offset = idx_value;
  1357. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1358. track->textures[0].cube_info[i].robj = reloc->robj;
  1359. break;
  1360. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1361. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1362. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1363. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1364. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1365. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1366. r = r100_cs_packet_next_reloc(p, &reloc);
  1367. if (r) {
  1368. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1369. idx, reg);
  1370. r100_cs_dump_packet(p, pkt);
  1371. return r;
  1372. }
  1373. track->textures[1].cube_info[i].offset = idx_value;
  1374. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1375. track->textures[1].cube_info[i].robj = reloc->robj;
  1376. break;
  1377. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1378. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1379. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1380. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1381. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1382. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1383. r = r100_cs_packet_next_reloc(p, &reloc);
  1384. if (r) {
  1385. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1386. idx, reg);
  1387. r100_cs_dump_packet(p, pkt);
  1388. return r;
  1389. }
  1390. track->textures[2].cube_info[i].offset = idx_value;
  1391. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1392. track->textures[2].cube_info[i].robj = reloc->robj;
  1393. break;
  1394. case RADEON_RE_WIDTH_HEIGHT:
  1395. track->maxy = ((idx_value >> 16) & 0x7FF);
  1396. break;
  1397. case RADEON_RB3D_COLORPITCH:
  1398. r = r100_cs_packet_next_reloc(p, &reloc);
  1399. if (r) {
  1400. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1401. idx, reg);
  1402. r100_cs_dump_packet(p, pkt);
  1403. return r;
  1404. }
  1405. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1406. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1407. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1408. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1409. tmp = idx_value & ~(0x7 << 16);
  1410. tmp |= tile_flags;
  1411. ib[idx] = tmp;
  1412. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1413. break;
  1414. case RADEON_RB3D_DEPTHPITCH:
  1415. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1416. break;
  1417. case RADEON_RB3D_CNTL:
  1418. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1419. case 7:
  1420. case 8:
  1421. case 9:
  1422. case 11:
  1423. case 12:
  1424. track->cb[0].cpp = 1;
  1425. break;
  1426. case 3:
  1427. case 4:
  1428. case 15:
  1429. track->cb[0].cpp = 2;
  1430. break;
  1431. case 6:
  1432. track->cb[0].cpp = 4;
  1433. break;
  1434. default:
  1435. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1436. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1437. return -EINVAL;
  1438. }
  1439. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1440. break;
  1441. case RADEON_RB3D_ZSTENCILCNTL:
  1442. switch (idx_value & 0xf) {
  1443. case 0:
  1444. track->zb.cpp = 2;
  1445. break;
  1446. case 2:
  1447. case 3:
  1448. case 4:
  1449. case 5:
  1450. case 9:
  1451. case 11:
  1452. track->zb.cpp = 4;
  1453. break;
  1454. default:
  1455. break;
  1456. }
  1457. break;
  1458. case RADEON_RB3D_ZPASS_ADDR:
  1459. r = r100_cs_packet_next_reloc(p, &reloc);
  1460. if (r) {
  1461. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1462. idx, reg);
  1463. r100_cs_dump_packet(p, pkt);
  1464. return r;
  1465. }
  1466. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1467. break;
  1468. case RADEON_PP_CNTL:
  1469. {
  1470. uint32_t temp = idx_value >> 4;
  1471. for (i = 0; i < track->num_texture; i++)
  1472. track->textures[i].enabled = !!(temp & (1 << i));
  1473. }
  1474. break;
  1475. case RADEON_SE_VF_CNTL:
  1476. track->vap_vf_cntl = idx_value;
  1477. break;
  1478. case RADEON_SE_VTX_FMT:
  1479. track->vtx_size = r100_get_vtx_size(idx_value);
  1480. break;
  1481. case RADEON_PP_TEX_SIZE_0:
  1482. case RADEON_PP_TEX_SIZE_1:
  1483. case RADEON_PP_TEX_SIZE_2:
  1484. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1485. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1486. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1487. break;
  1488. case RADEON_PP_TEX_PITCH_0:
  1489. case RADEON_PP_TEX_PITCH_1:
  1490. case RADEON_PP_TEX_PITCH_2:
  1491. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1492. track->textures[i].pitch = idx_value + 32;
  1493. break;
  1494. case RADEON_PP_TXFILTER_0:
  1495. case RADEON_PP_TXFILTER_1:
  1496. case RADEON_PP_TXFILTER_2:
  1497. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1498. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1499. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1500. tmp = (idx_value >> 23) & 0x7;
  1501. if (tmp == 2 || tmp == 6)
  1502. track->textures[i].roundup_w = false;
  1503. tmp = (idx_value >> 27) & 0x7;
  1504. if (tmp == 2 || tmp == 6)
  1505. track->textures[i].roundup_h = false;
  1506. break;
  1507. case RADEON_PP_TXFORMAT_0:
  1508. case RADEON_PP_TXFORMAT_1:
  1509. case RADEON_PP_TXFORMAT_2:
  1510. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1511. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1512. track->textures[i].use_pitch = 1;
  1513. } else {
  1514. track->textures[i].use_pitch = 0;
  1515. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1516. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1517. }
  1518. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1519. track->textures[i].tex_coord_type = 2;
  1520. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1521. case RADEON_TXFORMAT_I8:
  1522. case RADEON_TXFORMAT_RGB332:
  1523. case RADEON_TXFORMAT_Y8:
  1524. track->textures[i].cpp = 1;
  1525. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1526. break;
  1527. case RADEON_TXFORMAT_AI88:
  1528. case RADEON_TXFORMAT_ARGB1555:
  1529. case RADEON_TXFORMAT_RGB565:
  1530. case RADEON_TXFORMAT_ARGB4444:
  1531. case RADEON_TXFORMAT_VYUY422:
  1532. case RADEON_TXFORMAT_YVYU422:
  1533. case RADEON_TXFORMAT_SHADOW16:
  1534. case RADEON_TXFORMAT_LDUDV655:
  1535. case RADEON_TXFORMAT_DUDV88:
  1536. track->textures[i].cpp = 2;
  1537. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1538. break;
  1539. case RADEON_TXFORMAT_ARGB8888:
  1540. case RADEON_TXFORMAT_RGBA8888:
  1541. case RADEON_TXFORMAT_SHADOW32:
  1542. case RADEON_TXFORMAT_LDUDUV8888:
  1543. track->textures[i].cpp = 4;
  1544. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1545. break;
  1546. case RADEON_TXFORMAT_DXT1:
  1547. track->textures[i].cpp = 1;
  1548. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1549. break;
  1550. case RADEON_TXFORMAT_DXT23:
  1551. case RADEON_TXFORMAT_DXT45:
  1552. track->textures[i].cpp = 1;
  1553. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1554. break;
  1555. }
  1556. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1557. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1558. break;
  1559. case RADEON_PP_CUBIC_FACES_0:
  1560. case RADEON_PP_CUBIC_FACES_1:
  1561. case RADEON_PP_CUBIC_FACES_2:
  1562. tmp = idx_value;
  1563. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1564. for (face = 0; face < 4; face++) {
  1565. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1566. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1567. }
  1568. break;
  1569. default:
  1570. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1571. reg, idx);
  1572. return -EINVAL;
  1573. }
  1574. return 0;
  1575. }
  1576. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1577. struct radeon_cs_packet *pkt,
  1578. struct radeon_bo *robj)
  1579. {
  1580. unsigned idx;
  1581. u32 value;
  1582. idx = pkt->idx + 1;
  1583. value = radeon_get_ib_value(p, idx + 2);
  1584. if ((value + 1) > radeon_bo_size(robj)) {
  1585. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1586. "(need %u have %lu) !\n",
  1587. value + 1,
  1588. radeon_bo_size(robj));
  1589. return -EINVAL;
  1590. }
  1591. return 0;
  1592. }
  1593. static int r100_packet3_check(struct radeon_cs_parser *p,
  1594. struct radeon_cs_packet *pkt)
  1595. {
  1596. struct radeon_cs_reloc *reloc;
  1597. struct r100_cs_track *track;
  1598. unsigned idx;
  1599. volatile uint32_t *ib;
  1600. int r;
  1601. ib = p->ib->ptr;
  1602. idx = pkt->idx + 1;
  1603. track = (struct r100_cs_track *)p->track;
  1604. switch (pkt->opcode) {
  1605. case PACKET3_3D_LOAD_VBPNTR:
  1606. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1607. if (r)
  1608. return r;
  1609. break;
  1610. case PACKET3_INDX_BUFFER:
  1611. r = r100_cs_packet_next_reloc(p, &reloc);
  1612. if (r) {
  1613. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1614. r100_cs_dump_packet(p, pkt);
  1615. return r;
  1616. }
  1617. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1618. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1619. if (r) {
  1620. return r;
  1621. }
  1622. break;
  1623. case 0x23:
  1624. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1625. r = r100_cs_packet_next_reloc(p, &reloc);
  1626. if (r) {
  1627. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1628. r100_cs_dump_packet(p, pkt);
  1629. return r;
  1630. }
  1631. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1632. track->num_arrays = 1;
  1633. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1634. track->arrays[0].robj = reloc->robj;
  1635. track->arrays[0].esize = track->vtx_size;
  1636. track->max_indx = radeon_get_ib_value(p, idx+1);
  1637. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1638. track->immd_dwords = pkt->count - 1;
  1639. r = r100_cs_track_check(p->rdev, track);
  1640. if (r)
  1641. return r;
  1642. break;
  1643. case PACKET3_3D_DRAW_IMMD:
  1644. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1645. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1646. return -EINVAL;
  1647. }
  1648. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1649. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1650. track->immd_dwords = pkt->count - 1;
  1651. r = r100_cs_track_check(p->rdev, track);
  1652. if (r)
  1653. return r;
  1654. break;
  1655. /* triggers drawing using in-packet vertex data */
  1656. case PACKET3_3D_DRAW_IMMD_2:
  1657. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1658. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1659. return -EINVAL;
  1660. }
  1661. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1662. track->immd_dwords = pkt->count;
  1663. r = r100_cs_track_check(p->rdev, track);
  1664. if (r)
  1665. return r;
  1666. break;
  1667. /* triggers drawing using in-packet vertex data */
  1668. case PACKET3_3D_DRAW_VBUF_2:
  1669. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1670. r = r100_cs_track_check(p->rdev, track);
  1671. if (r)
  1672. return r;
  1673. break;
  1674. /* triggers drawing of vertex buffers setup elsewhere */
  1675. case PACKET3_3D_DRAW_INDX_2:
  1676. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1677. r = r100_cs_track_check(p->rdev, track);
  1678. if (r)
  1679. return r;
  1680. break;
  1681. /* triggers drawing using indices to vertex buffer */
  1682. case PACKET3_3D_DRAW_VBUF:
  1683. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1684. r = r100_cs_track_check(p->rdev, track);
  1685. if (r)
  1686. return r;
  1687. break;
  1688. /* triggers drawing of vertex buffers setup elsewhere */
  1689. case PACKET3_3D_DRAW_INDX:
  1690. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1691. r = r100_cs_track_check(p->rdev, track);
  1692. if (r)
  1693. return r;
  1694. break;
  1695. /* triggers drawing using indices to vertex buffer */
  1696. case PACKET3_NOP:
  1697. break;
  1698. default:
  1699. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1700. return -EINVAL;
  1701. }
  1702. return 0;
  1703. }
  1704. int r100_cs_parse(struct radeon_cs_parser *p)
  1705. {
  1706. struct radeon_cs_packet pkt;
  1707. struct r100_cs_track *track;
  1708. int r;
  1709. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1710. r100_cs_track_clear(p->rdev, track);
  1711. p->track = track;
  1712. do {
  1713. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1714. if (r) {
  1715. return r;
  1716. }
  1717. p->idx += pkt.count + 2;
  1718. switch (pkt.type) {
  1719. case PACKET_TYPE0:
  1720. if (p->rdev->family >= CHIP_R200)
  1721. r = r100_cs_parse_packet0(p, &pkt,
  1722. p->rdev->config.r100.reg_safe_bm,
  1723. p->rdev->config.r100.reg_safe_bm_size,
  1724. &r200_packet0_check);
  1725. else
  1726. r = r100_cs_parse_packet0(p, &pkt,
  1727. p->rdev->config.r100.reg_safe_bm,
  1728. p->rdev->config.r100.reg_safe_bm_size,
  1729. &r100_packet0_check);
  1730. break;
  1731. case PACKET_TYPE2:
  1732. break;
  1733. case PACKET_TYPE3:
  1734. r = r100_packet3_check(p, &pkt);
  1735. break;
  1736. default:
  1737. DRM_ERROR("Unknown packet type %d !\n",
  1738. pkt.type);
  1739. return -EINVAL;
  1740. }
  1741. if (r) {
  1742. return r;
  1743. }
  1744. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1745. return 0;
  1746. }
  1747. /*
  1748. * Global GPU functions
  1749. */
  1750. void r100_errata(struct radeon_device *rdev)
  1751. {
  1752. rdev->pll_errata = 0;
  1753. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1754. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1755. }
  1756. if (rdev->family == CHIP_RV100 ||
  1757. rdev->family == CHIP_RS100 ||
  1758. rdev->family == CHIP_RS200) {
  1759. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1760. }
  1761. }
  1762. /* Wait for vertical sync on primary CRTC */
  1763. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1764. {
  1765. uint32_t crtc_gen_cntl, tmp;
  1766. int i;
  1767. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1768. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1769. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1770. return;
  1771. }
  1772. /* Clear the CRTC_VBLANK_SAVE bit */
  1773. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1774. for (i = 0; i < rdev->usec_timeout; i++) {
  1775. tmp = RREG32(RADEON_CRTC_STATUS);
  1776. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1777. return;
  1778. }
  1779. DRM_UDELAY(1);
  1780. }
  1781. }
  1782. /* Wait for vertical sync on secondary CRTC */
  1783. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1784. {
  1785. uint32_t crtc2_gen_cntl, tmp;
  1786. int i;
  1787. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1788. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1789. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1790. return;
  1791. /* Clear the CRTC_VBLANK_SAVE bit */
  1792. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1793. for (i = 0; i < rdev->usec_timeout; i++) {
  1794. tmp = RREG32(RADEON_CRTC2_STATUS);
  1795. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1796. return;
  1797. }
  1798. DRM_UDELAY(1);
  1799. }
  1800. }
  1801. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1802. {
  1803. unsigned i;
  1804. uint32_t tmp;
  1805. for (i = 0; i < rdev->usec_timeout; i++) {
  1806. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1807. if (tmp >= n) {
  1808. return 0;
  1809. }
  1810. DRM_UDELAY(1);
  1811. }
  1812. return -1;
  1813. }
  1814. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1815. {
  1816. unsigned i;
  1817. uint32_t tmp;
  1818. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1819. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1820. " Bad things might happen.\n");
  1821. }
  1822. for (i = 0; i < rdev->usec_timeout; i++) {
  1823. tmp = RREG32(RADEON_RBBM_STATUS);
  1824. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1825. return 0;
  1826. }
  1827. DRM_UDELAY(1);
  1828. }
  1829. return -1;
  1830. }
  1831. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1832. {
  1833. unsigned i;
  1834. uint32_t tmp;
  1835. for (i = 0; i < rdev->usec_timeout; i++) {
  1836. /* read MC_STATUS */
  1837. tmp = RREG32(RADEON_MC_STATUS);
  1838. if (tmp & RADEON_MC_IDLE) {
  1839. return 0;
  1840. }
  1841. DRM_UDELAY(1);
  1842. }
  1843. return -1;
  1844. }
  1845. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1846. {
  1847. lockup->last_cp_rptr = cp->rptr;
  1848. lockup->last_jiffies = jiffies;
  1849. }
  1850. /**
  1851. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1852. * @rdev: radeon device structure
  1853. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1854. * @cp: radeon_cp structure holding CP information
  1855. *
  1856. * We don't need to initialize the lockup tracking information as we will either
  1857. * have CP rptr to a different value of jiffies wrap around which will force
  1858. * initialization of the lockup tracking informations.
  1859. *
  1860. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1861. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1862. * if the elapsed time since last call is bigger than 2 second than we return
  1863. * false and update the tracking information. Due to this the caller must call
  1864. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1865. * the fencing code should be cautious about that.
  1866. *
  1867. * Caller should write to the ring to force CP to do something so we don't get
  1868. * false positive when CP is just gived nothing to do.
  1869. *
  1870. **/
  1871. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1872. {
  1873. unsigned long cjiffies, elapsed;
  1874. cjiffies = jiffies;
  1875. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1876. /* likely a wrap around */
  1877. lockup->last_cp_rptr = cp->rptr;
  1878. lockup->last_jiffies = jiffies;
  1879. return false;
  1880. }
  1881. if (cp->rptr != lockup->last_cp_rptr) {
  1882. /* CP is still working no lockup */
  1883. lockup->last_cp_rptr = cp->rptr;
  1884. lockup->last_jiffies = jiffies;
  1885. return false;
  1886. }
  1887. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1888. if (elapsed >= 3000) {
  1889. /* very likely the improbable case where current
  1890. * rptr is equal to last recorded, a while ago, rptr
  1891. * this is more likely a false positive update tracking
  1892. * information which should force us to be recall at
  1893. * latter point
  1894. */
  1895. lockup->last_cp_rptr = cp->rptr;
  1896. lockup->last_jiffies = jiffies;
  1897. return false;
  1898. }
  1899. if (elapsed >= 1000) {
  1900. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1901. return true;
  1902. }
  1903. /* give a chance to the GPU ... */
  1904. return false;
  1905. }
  1906. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1907. {
  1908. u32 rbbm_status;
  1909. int r;
  1910. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1911. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1912. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1913. return false;
  1914. }
  1915. /* force CP activities */
  1916. r = radeon_ring_lock(rdev, 2);
  1917. if (!r) {
  1918. /* PACKET2 NOP */
  1919. radeon_ring_write(rdev, 0x80000000);
  1920. radeon_ring_write(rdev, 0x80000000);
  1921. radeon_ring_unlock_commit(rdev);
  1922. }
  1923. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1924. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1925. }
  1926. void r100_bm_disable(struct radeon_device *rdev)
  1927. {
  1928. u32 tmp;
  1929. /* disable bus mastering */
  1930. tmp = RREG32(R_000030_BUS_CNTL);
  1931. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1932. mdelay(1);
  1933. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1934. mdelay(1);
  1935. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1936. tmp = RREG32(RADEON_BUS_CNTL);
  1937. mdelay(1);
  1938. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1939. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1940. mdelay(1);
  1941. }
  1942. int r100_asic_reset(struct radeon_device *rdev)
  1943. {
  1944. struct r100_mc_save save;
  1945. u32 status, tmp;
  1946. r100_mc_stop(rdev, &save);
  1947. status = RREG32(R_000E40_RBBM_STATUS);
  1948. if (!G_000E40_GUI_ACTIVE(status)) {
  1949. return 0;
  1950. }
  1951. status = RREG32(R_000E40_RBBM_STATUS);
  1952. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1953. /* stop CP */
  1954. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1955. tmp = RREG32(RADEON_CP_RB_CNTL);
  1956. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1957. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1958. WREG32(RADEON_CP_RB_WPTR, 0);
  1959. WREG32(RADEON_CP_RB_CNTL, tmp);
  1960. /* save PCI state */
  1961. pci_save_state(rdev->pdev);
  1962. /* disable bus mastering */
  1963. r100_bm_disable(rdev);
  1964. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1965. S_0000F0_SOFT_RESET_RE(1) |
  1966. S_0000F0_SOFT_RESET_PP(1) |
  1967. S_0000F0_SOFT_RESET_RB(1));
  1968. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1969. mdelay(500);
  1970. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1971. mdelay(1);
  1972. status = RREG32(R_000E40_RBBM_STATUS);
  1973. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1974. /* reset CP */
  1975. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1976. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1977. mdelay(500);
  1978. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1979. mdelay(1);
  1980. status = RREG32(R_000E40_RBBM_STATUS);
  1981. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1982. /* restore PCI & busmastering */
  1983. pci_restore_state(rdev->pdev);
  1984. r100_enable_bm(rdev);
  1985. /* Check if GPU is idle */
  1986. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1987. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1988. dev_err(rdev->dev, "failed to reset GPU\n");
  1989. rdev->gpu_lockup = true;
  1990. return -1;
  1991. }
  1992. r100_mc_resume(rdev, &save);
  1993. dev_info(rdev->dev, "GPU reset succeed\n");
  1994. return 0;
  1995. }
  1996. void r100_set_common_regs(struct radeon_device *rdev)
  1997. {
  1998. struct drm_device *dev = rdev->ddev;
  1999. bool force_dac2 = false;
  2000. u32 tmp;
  2001. /* set these so they don't interfere with anything */
  2002. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2003. WREG32(RADEON_SUBPIC_CNTL, 0);
  2004. WREG32(RADEON_VIPH_CONTROL, 0);
  2005. WREG32(RADEON_I2C_CNTL_1, 0);
  2006. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2007. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2008. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2009. /* always set up dac2 on rn50 and some rv100 as lots
  2010. * of servers seem to wire it up to a VGA port but
  2011. * don't report it in the bios connector
  2012. * table.
  2013. */
  2014. switch (dev->pdev->device) {
  2015. /* RN50 */
  2016. case 0x515e:
  2017. case 0x5969:
  2018. force_dac2 = true;
  2019. break;
  2020. /* RV100*/
  2021. case 0x5159:
  2022. case 0x515a:
  2023. /* DELL triple head servers */
  2024. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2025. ((dev->pdev->subsystem_device == 0x016c) ||
  2026. (dev->pdev->subsystem_device == 0x016d) ||
  2027. (dev->pdev->subsystem_device == 0x016e) ||
  2028. (dev->pdev->subsystem_device == 0x016f) ||
  2029. (dev->pdev->subsystem_device == 0x0170) ||
  2030. (dev->pdev->subsystem_device == 0x017d) ||
  2031. (dev->pdev->subsystem_device == 0x017e) ||
  2032. (dev->pdev->subsystem_device == 0x0183) ||
  2033. (dev->pdev->subsystem_device == 0x018a) ||
  2034. (dev->pdev->subsystem_device == 0x019a)))
  2035. force_dac2 = true;
  2036. break;
  2037. }
  2038. if (force_dac2) {
  2039. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2040. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2041. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2042. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2043. enable it, even it's detected.
  2044. */
  2045. /* force it to crtc0 */
  2046. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2047. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2048. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2049. /* set up the TV DAC */
  2050. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2051. RADEON_TV_DAC_STD_MASK |
  2052. RADEON_TV_DAC_RDACPD |
  2053. RADEON_TV_DAC_GDACPD |
  2054. RADEON_TV_DAC_BDACPD |
  2055. RADEON_TV_DAC_BGADJ_MASK |
  2056. RADEON_TV_DAC_DACADJ_MASK);
  2057. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2058. RADEON_TV_DAC_NHOLD |
  2059. RADEON_TV_DAC_STD_PS2 |
  2060. (0x58 << 16));
  2061. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2062. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2063. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2064. }
  2065. /* switch PM block to ACPI mode */
  2066. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2067. tmp &= ~RADEON_PM_MODE_SEL;
  2068. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2069. }
  2070. /*
  2071. * VRAM info
  2072. */
  2073. static void r100_vram_get_type(struct radeon_device *rdev)
  2074. {
  2075. uint32_t tmp;
  2076. rdev->mc.vram_is_ddr = false;
  2077. if (rdev->flags & RADEON_IS_IGP)
  2078. rdev->mc.vram_is_ddr = true;
  2079. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2080. rdev->mc.vram_is_ddr = true;
  2081. if ((rdev->family == CHIP_RV100) ||
  2082. (rdev->family == CHIP_RS100) ||
  2083. (rdev->family == CHIP_RS200)) {
  2084. tmp = RREG32(RADEON_MEM_CNTL);
  2085. if (tmp & RV100_HALF_MODE) {
  2086. rdev->mc.vram_width = 32;
  2087. } else {
  2088. rdev->mc.vram_width = 64;
  2089. }
  2090. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2091. rdev->mc.vram_width /= 4;
  2092. rdev->mc.vram_is_ddr = true;
  2093. }
  2094. } else if (rdev->family <= CHIP_RV280) {
  2095. tmp = RREG32(RADEON_MEM_CNTL);
  2096. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2097. rdev->mc.vram_width = 128;
  2098. } else {
  2099. rdev->mc.vram_width = 64;
  2100. }
  2101. } else {
  2102. /* newer IGPs */
  2103. rdev->mc.vram_width = 128;
  2104. }
  2105. }
  2106. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2107. {
  2108. u32 aper_size;
  2109. u8 byte;
  2110. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2111. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2112. * that is has the 2nd generation multifunction PCI interface
  2113. */
  2114. if (rdev->family == CHIP_RV280 ||
  2115. rdev->family >= CHIP_RV350) {
  2116. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2117. ~RADEON_HDP_APER_CNTL);
  2118. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2119. return aper_size * 2;
  2120. }
  2121. /* Older cards have all sorts of funny issues to deal with. First
  2122. * check if it's a multifunction card by reading the PCI config
  2123. * header type... Limit those to one aperture size
  2124. */
  2125. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2126. if (byte & 0x80) {
  2127. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2128. DRM_INFO("Limiting VRAM to one aperture\n");
  2129. return aper_size;
  2130. }
  2131. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2132. * have set it up. We don't write this as it's broken on some ASICs but
  2133. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2134. */
  2135. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2136. return aper_size * 2;
  2137. return aper_size;
  2138. }
  2139. void r100_vram_init_sizes(struct radeon_device *rdev)
  2140. {
  2141. u64 config_aper_size;
  2142. /* work out accessible VRAM */
  2143. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  2144. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  2145. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2146. /* FIXME we don't use the second aperture yet when we could use it */
  2147. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2148. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2149. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2150. if (rdev->flags & RADEON_IS_IGP) {
  2151. uint32_t tom;
  2152. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2153. tom = RREG32(RADEON_NB_TOM);
  2154. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2155. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2156. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2157. } else {
  2158. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2159. /* Some production boards of m6 will report 0
  2160. * if it's 8 MB
  2161. */
  2162. if (rdev->mc.real_vram_size == 0) {
  2163. rdev->mc.real_vram_size = 8192 * 1024;
  2164. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2165. }
  2166. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2167. * Novell bug 204882 + along with lots of ubuntu ones
  2168. */
  2169. if (config_aper_size > rdev->mc.real_vram_size)
  2170. rdev->mc.mc_vram_size = config_aper_size;
  2171. else
  2172. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2173. }
  2174. }
  2175. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2176. {
  2177. uint32_t temp;
  2178. temp = RREG32(RADEON_CONFIG_CNTL);
  2179. if (state == false) {
  2180. temp &= ~(1<<8);
  2181. temp |= (1<<9);
  2182. } else {
  2183. temp &= ~(1<<9);
  2184. }
  2185. WREG32(RADEON_CONFIG_CNTL, temp);
  2186. }
  2187. void r100_mc_init(struct radeon_device *rdev)
  2188. {
  2189. u64 base;
  2190. r100_vram_get_type(rdev);
  2191. r100_vram_init_sizes(rdev);
  2192. base = rdev->mc.aper_base;
  2193. if (rdev->flags & RADEON_IS_IGP)
  2194. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2195. radeon_vram_location(rdev, &rdev->mc, base);
  2196. if (!(rdev->flags & RADEON_IS_AGP))
  2197. radeon_gtt_location(rdev, &rdev->mc);
  2198. radeon_update_bandwidth_info(rdev);
  2199. }
  2200. /*
  2201. * Indirect registers accessor
  2202. */
  2203. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2204. {
  2205. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  2206. return;
  2207. }
  2208. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2209. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2210. }
  2211. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2212. {
  2213. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2214. * or the chip could hang on a subsequent access
  2215. */
  2216. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2217. udelay(5000);
  2218. }
  2219. /* This function is required to workaround a hardware bug in some (all?)
  2220. * revisions of the R300. This workaround should be called after every
  2221. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2222. * may not be correct.
  2223. */
  2224. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2225. uint32_t save, tmp;
  2226. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2227. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2228. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2229. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2230. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2231. }
  2232. }
  2233. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2234. {
  2235. uint32_t data;
  2236. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2237. r100_pll_errata_after_index(rdev);
  2238. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2239. r100_pll_errata_after_data(rdev);
  2240. return data;
  2241. }
  2242. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2243. {
  2244. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2245. r100_pll_errata_after_index(rdev);
  2246. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2247. r100_pll_errata_after_data(rdev);
  2248. }
  2249. void r100_set_safe_registers(struct radeon_device *rdev)
  2250. {
  2251. if (ASIC_IS_RN50(rdev)) {
  2252. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2253. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2254. } else if (rdev->family < CHIP_R200) {
  2255. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2256. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2257. } else {
  2258. r200_set_safe_registers(rdev);
  2259. }
  2260. }
  2261. /*
  2262. * Debugfs info
  2263. */
  2264. #if defined(CONFIG_DEBUG_FS)
  2265. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2266. {
  2267. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2268. struct drm_device *dev = node->minor->dev;
  2269. struct radeon_device *rdev = dev->dev_private;
  2270. uint32_t reg, value;
  2271. unsigned i;
  2272. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2273. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2274. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2275. for (i = 0; i < 64; i++) {
  2276. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2277. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2278. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2279. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2280. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2281. }
  2282. return 0;
  2283. }
  2284. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2285. {
  2286. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2287. struct drm_device *dev = node->minor->dev;
  2288. struct radeon_device *rdev = dev->dev_private;
  2289. uint32_t rdp, wdp;
  2290. unsigned count, i, j;
  2291. radeon_ring_free_size(rdev);
  2292. rdp = RREG32(RADEON_CP_RB_RPTR);
  2293. wdp = RREG32(RADEON_CP_RB_WPTR);
  2294. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2295. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2296. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2297. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2298. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2299. seq_printf(m, "%u dwords in ring\n", count);
  2300. for (j = 0; j <= count; j++) {
  2301. i = (rdp + j) & rdev->cp.ptr_mask;
  2302. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2303. }
  2304. return 0;
  2305. }
  2306. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2307. {
  2308. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2309. struct drm_device *dev = node->minor->dev;
  2310. struct radeon_device *rdev = dev->dev_private;
  2311. uint32_t csq_stat, csq2_stat, tmp;
  2312. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2313. unsigned i;
  2314. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2315. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2316. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2317. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2318. r_rptr = (csq_stat >> 0) & 0x3ff;
  2319. r_wptr = (csq_stat >> 10) & 0x3ff;
  2320. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2321. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2322. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2323. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2324. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2325. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2326. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2327. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2328. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2329. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2330. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2331. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2332. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2333. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2334. seq_printf(m, "Ring fifo:\n");
  2335. for (i = 0; i < 256; i++) {
  2336. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2337. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2338. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2339. }
  2340. seq_printf(m, "Indirect1 fifo:\n");
  2341. for (i = 256; i <= 512; i++) {
  2342. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2343. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2344. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2345. }
  2346. seq_printf(m, "Indirect2 fifo:\n");
  2347. for (i = 640; i < ib1_wptr; i++) {
  2348. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2349. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2350. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2351. }
  2352. return 0;
  2353. }
  2354. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2355. {
  2356. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2357. struct drm_device *dev = node->minor->dev;
  2358. struct radeon_device *rdev = dev->dev_private;
  2359. uint32_t tmp;
  2360. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2361. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2362. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2363. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2364. tmp = RREG32(RADEON_BUS_CNTL);
  2365. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2366. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2367. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2368. tmp = RREG32(RADEON_AGP_BASE);
  2369. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2370. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2371. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2372. tmp = RREG32(0x01D0);
  2373. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2374. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2375. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2376. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2377. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2378. tmp = RREG32(0x01E4);
  2379. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2380. return 0;
  2381. }
  2382. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2383. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2384. };
  2385. static struct drm_info_list r100_debugfs_cp_list[] = {
  2386. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2387. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2388. };
  2389. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2390. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2391. };
  2392. #endif
  2393. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2394. {
  2395. #if defined(CONFIG_DEBUG_FS)
  2396. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2397. #else
  2398. return 0;
  2399. #endif
  2400. }
  2401. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2402. {
  2403. #if defined(CONFIG_DEBUG_FS)
  2404. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2405. #else
  2406. return 0;
  2407. #endif
  2408. }
  2409. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2410. {
  2411. #if defined(CONFIG_DEBUG_FS)
  2412. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2413. #else
  2414. return 0;
  2415. #endif
  2416. }
  2417. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2418. uint32_t tiling_flags, uint32_t pitch,
  2419. uint32_t offset, uint32_t obj_size)
  2420. {
  2421. int surf_index = reg * 16;
  2422. int flags = 0;
  2423. if (rdev->family <= CHIP_RS200) {
  2424. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2425. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2426. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2427. if (tiling_flags & RADEON_TILING_MACRO)
  2428. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2429. } else if (rdev->family <= CHIP_RV280) {
  2430. if (tiling_flags & (RADEON_TILING_MACRO))
  2431. flags |= R200_SURF_TILE_COLOR_MACRO;
  2432. if (tiling_flags & RADEON_TILING_MICRO)
  2433. flags |= R200_SURF_TILE_COLOR_MICRO;
  2434. } else {
  2435. if (tiling_flags & RADEON_TILING_MACRO)
  2436. flags |= R300_SURF_TILE_MACRO;
  2437. if (tiling_flags & RADEON_TILING_MICRO)
  2438. flags |= R300_SURF_TILE_MICRO;
  2439. }
  2440. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2441. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2442. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2443. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2444. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2445. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2446. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2447. if (ASIC_IS_RN50(rdev))
  2448. pitch /= 16;
  2449. }
  2450. /* r100/r200 divide by 16 */
  2451. if (rdev->family < CHIP_R300)
  2452. flags |= pitch / 16;
  2453. else
  2454. flags |= pitch / 8;
  2455. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2456. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2457. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2458. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2459. return 0;
  2460. }
  2461. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2462. {
  2463. int surf_index = reg * 16;
  2464. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2465. }
  2466. void r100_bandwidth_update(struct radeon_device *rdev)
  2467. {
  2468. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2469. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2470. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2471. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2472. fixed20_12 memtcas_ff[8] = {
  2473. dfixed_init(1),
  2474. dfixed_init(2),
  2475. dfixed_init(3),
  2476. dfixed_init(0),
  2477. dfixed_init_half(1),
  2478. dfixed_init_half(2),
  2479. dfixed_init(0),
  2480. };
  2481. fixed20_12 memtcas_rs480_ff[8] = {
  2482. dfixed_init(0),
  2483. dfixed_init(1),
  2484. dfixed_init(2),
  2485. dfixed_init(3),
  2486. dfixed_init(0),
  2487. dfixed_init_half(1),
  2488. dfixed_init_half(2),
  2489. dfixed_init_half(3),
  2490. };
  2491. fixed20_12 memtcas2_ff[8] = {
  2492. dfixed_init(0),
  2493. dfixed_init(1),
  2494. dfixed_init(2),
  2495. dfixed_init(3),
  2496. dfixed_init(4),
  2497. dfixed_init(5),
  2498. dfixed_init(6),
  2499. dfixed_init(7),
  2500. };
  2501. fixed20_12 memtrbs[8] = {
  2502. dfixed_init(1),
  2503. dfixed_init_half(1),
  2504. dfixed_init(2),
  2505. dfixed_init_half(2),
  2506. dfixed_init(3),
  2507. dfixed_init_half(3),
  2508. dfixed_init(4),
  2509. dfixed_init_half(4)
  2510. };
  2511. fixed20_12 memtrbs_r4xx[8] = {
  2512. dfixed_init(4),
  2513. dfixed_init(5),
  2514. dfixed_init(6),
  2515. dfixed_init(7),
  2516. dfixed_init(8),
  2517. dfixed_init(9),
  2518. dfixed_init(10),
  2519. dfixed_init(11)
  2520. };
  2521. fixed20_12 min_mem_eff;
  2522. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2523. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2524. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2525. disp_drain_rate2, read_return_rate;
  2526. fixed20_12 time_disp1_drop_priority;
  2527. int c;
  2528. int cur_size = 16; /* in octawords */
  2529. int critical_point = 0, critical_point2;
  2530. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2531. int stop_req, max_stop_req;
  2532. struct drm_display_mode *mode1 = NULL;
  2533. struct drm_display_mode *mode2 = NULL;
  2534. uint32_t pixel_bytes1 = 0;
  2535. uint32_t pixel_bytes2 = 0;
  2536. radeon_update_display_priority(rdev);
  2537. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2538. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2539. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2540. }
  2541. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2542. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2543. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2544. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2545. }
  2546. }
  2547. min_mem_eff.full = dfixed_const_8(0);
  2548. /* get modes */
  2549. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2550. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2551. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2552. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2553. /* check crtc enables */
  2554. if (mode2)
  2555. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2556. if (mode1)
  2557. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2558. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2559. }
  2560. /*
  2561. * determine is there is enough bw for current mode
  2562. */
  2563. sclk_ff = rdev->pm.sclk;
  2564. mclk_ff = rdev->pm.mclk;
  2565. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2566. temp_ff.full = dfixed_const(temp);
  2567. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2568. pix_clk.full = 0;
  2569. pix_clk2.full = 0;
  2570. peak_disp_bw.full = 0;
  2571. if (mode1) {
  2572. temp_ff.full = dfixed_const(1000);
  2573. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2574. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2575. temp_ff.full = dfixed_const(pixel_bytes1);
  2576. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2577. }
  2578. if (mode2) {
  2579. temp_ff.full = dfixed_const(1000);
  2580. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2581. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2582. temp_ff.full = dfixed_const(pixel_bytes2);
  2583. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2584. }
  2585. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2586. if (peak_disp_bw.full >= mem_bw.full) {
  2587. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2588. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2589. }
  2590. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2591. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2592. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2593. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2594. mem_trp = ((temp & 0x3)) + 1;
  2595. mem_tras = ((temp & 0x70) >> 4) + 1;
  2596. } else if (rdev->family == CHIP_R300 ||
  2597. rdev->family == CHIP_R350) { /* r300, r350 */
  2598. mem_trcd = (temp & 0x7) + 1;
  2599. mem_trp = ((temp >> 8) & 0x7) + 1;
  2600. mem_tras = ((temp >> 11) & 0xf) + 4;
  2601. } else if (rdev->family == CHIP_RV350 ||
  2602. rdev->family <= CHIP_RV380) {
  2603. /* rv3x0 */
  2604. mem_trcd = (temp & 0x7) + 3;
  2605. mem_trp = ((temp >> 8) & 0x7) + 3;
  2606. mem_tras = ((temp >> 11) & 0xf) + 6;
  2607. } else if (rdev->family == CHIP_R420 ||
  2608. rdev->family == CHIP_R423 ||
  2609. rdev->family == CHIP_RV410) {
  2610. /* r4xx */
  2611. mem_trcd = (temp & 0xf) + 3;
  2612. if (mem_trcd > 15)
  2613. mem_trcd = 15;
  2614. mem_trp = ((temp >> 8) & 0xf) + 3;
  2615. if (mem_trp > 15)
  2616. mem_trp = 15;
  2617. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2618. if (mem_tras > 31)
  2619. mem_tras = 31;
  2620. } else { /* RV200, R200 */
  2621. mem_trcd = (temp & 0x7) + 1;
  2622. mem_trp = ((temp >> 8) & 0x7) + 1;
  2623. mem_tras = ((temp >> 12) & 0xf) + 4;
  2624. }
  2625. /* convert to FF */
  2626. trcd_ff.full = dfixed_const(mem_trcd);
  2627. trp_ff.full = dfixed_const(mem_trp);
  2628. tras_ff.full = dfixed_const(mem_tras);
  2629. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2630. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2631. data = (temp & (7 << 20)) >> 20;
  2632. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2633. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2634. tcas_ff = memtcas_rs480_ff[data];
  2635. else
  2636. tcas_ff = memtcas_ff[data];
  2637. } else
  2638. tcas_ff = memtcas2_ff[data];
  2639. if (rdev->family == CHIP_RS400 ||
  2640. rdev->family == CHIP_RS480) {
  2641. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2642. data = (temp >> 23) & 0x7;
  2643. if (data < 5)
  2644. tcas_ff.full += dfixed_const(data);
  2645. }
  2646. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2647. /* on the R300, Tcas is included in Trbs.
  2648. */
  2649. temp = RREG32(RADEON_MEM_CNTL);
  2650. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2651. if (data == 1) {
  2652. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2653. temp = RREG32(R300_MC_IND_INDEX);
  2654. temp &= ~R300_MC_IND_ADDR_MASK;
  2655. temp |= R300_MC_READ_CNTL_CD_mcind;
  2656. WREG32(R300_MC_IND_INDEX, temp);
  2657. temp = RREG32(R300_MC_IND_DATA);
  2658. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2659. } else {
  2660. temp = RREG32(R300_MC_READ_CNTL_AB);
  2661. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2662. }
  2663. } else {
  2664. temp = RREG32(R300_MC_READ_CNTL_AB);
  2665. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2666. }
  2667. if (rdev->family == CHIP_RV410 ||
  2668. rdev->family == CHIP_R420 ||
  2669. rdev->family == CHIP_R423)
  2670. trbs_ff = memtrbs_r4xx[data];
  2671. else
  2672. trbs_ff = memtrbs[data];
  2673. tcas_ff.full += trbs_ff.full;
  2674. }
  2675. sclk_eff_ff.full = sclk_ff.full;
  2676. if (rdev->flags & RADEON_IS_AGP) {
  2677. fixed20_12 agpmode_ff;
  2678. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2679. temp_ff.full = dfixed_const_666(16);
  2680. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2681. }
  2682. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2683. if (ASIC_IS_R300(rdev)) {
  2684. sclk_delay_ff.full = dfixed_const(250);
  2685. } else {
  2686. if ((rdev->family == CHIP_RV100) ||
  2687. rdev->flags & RADEON_IS_IGP) {
  2688. if (rdev->mc.vram_is_ddr)
  2689. sclk_delay_ff.full = dfixed_const(41);
  2690. else
  2691. sclk_delay_ff.full = dfixed_const(33);
  2692. } else {
  2693. if (rdev->mc.vram_width == 128)
  2694. sclk_delay_ff.full = dfixed_const(57);
  2695. else
  2696. sclk_delay_ff.full = dfixed_const(41);
  2697. }
  2698. }
  2699. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2700. if (rdev->mc.vram_is_ddr) {
  2701. if (rdev->mc.vram_width == 32) {
  2702. k1.full = dfixed_const(40);
  2703. c = 3;
  2704. } else {
  2705. k1.full = dfixed_const(20);
  2706. c = 1;
  2707. }
  2708. } else {
  2709. k1.full = dfixed_const(40);
  2710. c = 3;
  2711. }
  2712. temp_ff.full = dfixed_const(2);
  2713. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2714. temp_ff.full = dfixed_const(c);
  2715. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2716. temp_ff.full = dfixed_const(4);
  2717. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2718. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2719. mc_latency_mclk.full += k1.full;
  2720. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2721. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2722. /*
  2723. HW cursor time assuming worst case of full size colour cursor.
  2724. */
  2725. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2726. temp_ff.full += trcd_ff.full;
  2727. if (temp_ff.full < tras_ff.full)
  2728. temp_ff.full = tras_ff.full;
  2729. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2730. temp_ff.full = dfixed_const(cur_size);
  2731. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2732. /*
  2733. Find the total latency for the display data.
  2734. */
  2735. disp_latency_overhead.full = dfixed_const(8);
  2736. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2737. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2738. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2739. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2740. disp_latency.full = mc_latency_mclk.full;
  2741. else
  2742. disp_latency.full = mc_latency_sclk.full;
  2743. /* setup Max GRPH_STOP_REQ default value */
  2744. if (ASIC_IS_RV100(rdev))
  2745. max_stop_req = 0x5c;
  2746. else
  2747. max_stop_req = 0x7c;
  2748. if (mode1) {
  2749. /* CRTC1
  2750. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2751. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2752. */
  2753. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2754. if (stop_req > max_stop_req)
  2755. stop_req = max_stop_req;
  2756. /*
  2757. Find the drain rate of the display buffer.
  2758. */
  2759. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2760. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2761. /*
  2762. Find the critical point of the display buffer.
  2763. */
  2764. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2765. crit_point_ff.full += dfixed_const_half(0);
  2766. critical_point = dfixed_trunc(crit_point_ff);
  2767. if (rdev->disp_priority == 2) {
  2768. critical_point = 0;
  2769. }
  2770. /*
  2771. The critical point should never be above max_stop_req-4. Setting
  2772. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2773. */
  2774. if (max_stop_req - critical_point < 4)
  2775. critical_point = 0;
  2776. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2777. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2778. critical_point = 0x10;
  2779. }
  2780. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2781. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2782. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2783. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2784. if ((rdev->family == CHIP_R350) &&
  2785. (stop_req > 0x15)) {
  2786. stop_req -= 0x10;
  2787. }
  2788. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2789. temp |= RADEON_GRPH_BUFFER_SIZE;
  2790. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2791. RADEON_GRPH_CRITICAL_AT_SOF |
  2792. RADEON_GRPH_STOP_CNTL);
  2793. /*
  2794. Write the result into the register.
  2795. */
  2796. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2797. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2798. #if 0
  2799. if ((rdev->family == CHIP_RS400) ||
  2800. (rdev->family == CHIP_RS480)) {
  2801. /* attempt to program RS400 disp regs correctly ??? */
  2802. temp = RREG32(RS400_DISP1_REG_CNTL);
  2803. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2804. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2805. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2806. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2807. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2808. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2809. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2810. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2811. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2812. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2813. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2814. }
  2815. #endif
  2816. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2817. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2818. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2819. }
  2820. if (mode2) {
  2821. u32 grph2_cntl;
  2822. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2823. if (stop_req > max_stop_req)
  2824. stop_req = max_stop_req;
  2825. /*
  2826. Find the drain rate of the display buffer.
  2827. */
  2828. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2829. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2830. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2831. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2832. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2833. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2834. if ((rdev->family == CHIP_R350) &&
  2835. (stop_req > 0x15)) {
  2836. stop_req -= 0x10;
  2837. }
  2838. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2839. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2840. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2841. RADEON_GRPH_CRITICAL_AT_SOF |
  2842. RADEON_GRPH_STOP_CNTL);
  2843. if ((rdev->family == CHIP_RS100) ||
  2844. (rdev->family == CHIP_RS200))
  2845. critical_point2 = 0;
  2846. else {
  2847. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2848. temp_ff.full = dfixed_const(temp);
  2849. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2850. if (sclk_ff.full < temp_ff.full)
  2851. temp_ff.full = sclk_ff.full;
  2852. read_return_rate.full = temp_ff.full;
  2853. if (mode1) {
  2854. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2855. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2856. } else {
  2857. time_disp1_drop_priority.full = 0;
  2858. }
  2859. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2860. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2861. crit_point_ff.full += dfixed_const_half(0);
  2862. critical_point2 = dfixed_trunc(crit_point_ff);
  2863. if (rdev->disp_priority == 2) {
  2864. critical_point2 = 0;
  2865. }
  2866. if (max_stop_req - critical_point2 < 4)
  2867. critical_point2 = 0;
  2868. }
  2869. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2870. /* some R300 cards have problem with this set to 0 */
  2871. critical_point2 = 0x10;
  2872. }
  2873. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2874. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2875. if ((rdev->family == CHIP_RS400) ||
  2876. (rdev->family == CHIP_RS480)) {
  2877. #if 0
  2878. /* attempt to program RS400 disp2 regs correctly ??? */
  2879. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2880. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2881. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2882. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2883. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2884. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2885. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2886. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2887. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2888. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2889. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2890. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2891. #endif
  2892. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2893. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2894. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2895. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2896. }
  2897. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2898. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2899. }
  2900. }
  2901. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2902. {
  2903. DRM_ERROR("pitch %d\n", t->pitch);
  2904. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2905. DRM_ERROR("width %d\n", t->width);
  2906. DRM_ERROR("width_11 %d\n", t->width_11);
  2907. DRM_ERROR("height %d\n", t->height);
  2908. DRM_ERROR("height_11 %d\n", t->height_11);
  2909. DRM_ERROR("num levels %d\n", t->num_levels);
  2910. DRM_ERROR("depth %d\n", t->txdepth);
  2911. DRM_ERROR("bpp %d\n", t->cpp);
  2912. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2913. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2914. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2915. DRM_ERROR("compress format %d\n", t->compress_format);
  2916. }
  2917. static int r100_track_compress_size(int compress_format, int w, int h)
  2918. {
  2919. int block_width, block_height, block_bytes;
  2920. int wblocks, hblocks;
  2921. int min_wblocks;
  2922. int sz;
  2923. block_width = 4;
  2924. block_height = 4;
  2925. switch (compress_format) {
  2926. case R100_TRACK_COMP_DXT1:
  2927. block_bytes = 8;
  2928. min_wblocks = 4;
  2929. break;
  2930. default:
  2931. case R100_TRACK_COMP_DXT35:
  2932. block_bytes = 16;
  2933. min_wblocks = 2;
  2934. break;
  2935. }
  2936. hblocks = (h + block_height - 1) / block_height;
  2937. wblocks = (w + block_width - 1) / block_width;
  2938. if (wblocks < min_wblocks)
  2939. wblocks = min_wblocks;
  2940. sz = wblocks * hblocks * block_bytes;
  2941. return sz;
  2942. }
  2943. static int r100_cs_track_cube(struct radeon_device *rdev,
  2944. struct r100_cs_track *track, unsigned idx)
  2945. {
  2946. unsigned face, w, h;
  2947. struct radeon_bo *cube_robj;
  2948. unsigned long size;
  2949. unsigned compress_format = track->textures[idx].compress_format;
  2950. for (face = 0; face < 5; face++) {
  2951. cube_robj = track->textures[idx].cube_info[face].robj;
  2952. w = track->textures[idx].cube_info[face].width;
  2953. h = track->textures[idx].cube_info[face].height;
  2954. if (compress_format) {
  2955. size = r100_track_compress_size(compress_format, w, h);
  2956. } else
  2957. size = w * h;
  2958. size *= track->textures[idx].cpp;
  2959. size += track->textures[idx].cube_info[face].offset;
  2960. if (size > radeon_bo_size(cube_robj)) {
  2961. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2962. size, radeon_bo_size(cube_robj));
  2963. r100_cs_track_texture_print(&track->textures[idx]);
  2964. return -1;
  2965. }
  2966. }
  2967. return 0;
  2968. }
  2969. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2970. struct r100_cs_track *track)
  2971. {
  2972. struct radeon_bo *robj;
  2973. unsigned long size;
  2974. unsigned u, i, w, h, d;
  2975. int ret;
  2976. for (u = 0; u < track->num_texture; u++) {
  2977. if (!track->textures[u].enabled)
  2978. continue;
  2979. robj = track->textures[u].robj;
  2980. if (robj == NULL) {
  2981. DRM_ERROR("No texture bound to unit %u\n", u);
  2982. return -EINVAL;
  2983. }
  2984. size = 0;
  2985. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2986. if (track->textures[u].use_pitch) {
  2987. if (rdev->family < CHIP_R300)
  2988. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2989. else
  2990. w = track->textures[u].pitch / (1 << i);
  2991. } else {
  2992. w = track->textures[u].width;
  2993. if (rdev->family >= CHIP_RV515)
  2994. w |= track->textures[u].width_11;
  2995. w = w / (1 << i);
  2996. if (track->textures[u].roundup_w)
  2997. w = roundup_pow_of_two(w);
  2998. }
  2999. h = track->textures[u].height;
  3000. if (rdev->family >= CHIP_RV515)
  3001. h |= track->textures[u].height_11;
  3002. h = h / (1 << i);
  3003. if (track->textures[u].roundup_h)
  3004. h = roundup_pow_of_two(h);
  3005. if (track->textures[u].tex_coord_type == 1) {
  3006. d = (1 << track->textures[u].txdepth) / (1 << i);
  3007. if (!d)
  3008. d = 1;
  3009. } else {
  3010. d = 1;
  3011. }
  3012. if (track->textures[u].compress_format) {
  3013. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3014. /* compressed textures are block based */
  3015. } else
  3016. size += w * h * d;
  3017. }
  3018. size *= track->textures[u].cpp;
  3019. switch (track->textures[u].tex_coord_type) {
  3020. case 0:
  3021. case 1:
  3022. break;
  3023. case 2:
  3024. if (track->separate_cube) {
  3025. ret = r100_cs_track_cube(rdev, track, u);
  3026. if (ret)
  3027. return ret;
  3028. } else
  3029. size *= 6;
  3030. break;
  3031. default:
  3032. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3033. "%u\n", track->textures[u].tex_coord_type, u);
  3034. return -EINVAL;
  3035. }
  3036. if (size > radeon_bo_size(robj)) {
  3037. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3038. "%lu\n", u, size, radeon_bo_size(robj));
  3039. r100_cs_track_texture_print(&track->textures[u]);
  3040. return -EINVAL;
  3041. }
  3042. }
  3043. return 0;
  3044. }
  3045. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3046. {
  3047. unsigned i;
  3048. unsigned long size;
  3049. unsigned prim_walk;
  3050. unsigned nverts;
  3051. for (i = 0; i < track->num_cb; i++) {
  3052. if (track->cb[i].robj == NULL) {
  3053. if (!(track->zb_cb_clear || track->color_channel_mask ||
  3054. track->blend_read_enable)) {
  3055. continue;
  3056. }
  3057. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3058. return -EINVAL;
  3059. }
  3060. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3061. size += track->cb[i].offset;
  3062. if (size > radeon_bo_size(track->cb[i].robj)) {
  3063. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3064. "(need %lu have %lu) !\n", i, size,
  3065. radeon_bo_size(track->cb[i].robj));
  3066. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3067. i, track->cb[i].pitch, track->cb[i].cpp,
  3068. track->cb[i].offset, track->maxy);
  3069. return -EINVAL;
  3070. }
  3071. }
  3072. if (track->z_enabled) {
  3073. if (track->zb.robj == NULL) {
  3074. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3075. return -EINVAL;
  3076. }
  3077. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3078. size += track->zb.offset;
  3079. if (size > radeon_bo_size(track->zb.robj)) {
  3080. DRM_ERROR("[drm] Buffer too small for z buffer "
  3081. "(need %lu have %lu) !\n", size,
  3082. radeon_bo_size(track->zb.robj));
  3083. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3084. track->zb.pitch, track->zb.cpp,
  3085. track->zb.offset, track->maxy);
  3086. return -EINVAL;
  3087. }
  3088. }
  3089. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3090. if (track->vap_vf_cntl & (1 << 14)) {
  3091. nverts = track->vap_alt_nverts;
  3092. } else {
  3093. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3094. }
  3095. switch (prim_walk) {
  3096. case 1:
  3097. for (i = 0; i < track->num_arrays; i++) {
  3098. size = track->arrays[i].esize * track->max_indx * 4;
  3099. if (track->arrays[i].robj == NULL) {
  3100. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3101. "bound\n", prim_walk, i);
  3102. return -EINVAL;
  3103. }
  3104. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3105. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3106. "need %lu dwords have %lu dwords\n",
  3107. prim_walk, i, size >> 2,
  3108. radeon_bo_size(track->arrays[i].robj)
  3109. >> 2);
  3110. DRM_ERROR("Max indices %u\n", track->max_indx);
  3111. return -EINVAL;
  3112. }
  3113. }
  3114. break;
  3115. case 2:
  3116. for (i = 0; i < track->num_arrays; i++) {
  3117. size = track->arrays[i].esize * (nverts - 1) * 4;
  3118. if (track->arrays[i].robj == NULL) {
  3119. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3120. "bound\n", prim_walk, i);
  3121. return -EINVAL;
  3122. }
  3123. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3124. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3125. "need %lu dwords have %lu dwords\n",
  3126. prim_walk, i, size >> 2,
  3127. radeon_bo_size(track->arrays[i].robj)
  3128. >> 2);
  3129. return -EINVAL;
  3130. }
  3131. }
  3132. break;
  3133. case 3:
  3134. size = track->vtx_size * nverts;
  3135. if (size != track->immd_dwords) {
  3136. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3137. track->immd_dwords, size);
  3138. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3139. nverts, track->vtx_size);
  3140. return -EINVAL;
  3141. }
  3142. break;
  3143. default:
  3144. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3145. prim_walk);
  3146. return -EINVAL;
  3147. }
  3148. return r100_cs_track_texture_check(rdev, track);
  3149. }
  3150. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3151. {
  3152. unsigned i, face;
  3153. if (rdev->family < CHIP_R300) {
  3154. track->num_cb = 1;
  3155. if (rdev->family <= CHIP_RS200)
  3156. track->num_texture = 3;
  3157. else
  3158. track->num_texture = 6;
  3159. track->maxy = 2048;
  3160. track->separate_cube = 1;
  3161. } else {
  3162. track->num_cb = 4;
  3163. track->num_texture = 16;
  3164. track->maxy = 4096;
  3165. track->separate_cube = 0;
  3166. }
  3167. for (i = 0; i < track->num_cb; i++) {
  3168. track->cb[i].robj = NULL;
  3169. track->cb[i].pitch = 8192;
  3170. track->cb[i].cpp = 16;
  3171. track->cb[i].offset = 0;
  3172. }
  3173. track->z_enabled = true;
  3174. track->zb.robj = NULL;
  3175. track->zb.pitch = 8192;
  3176. track->zb.cpp = 4;
  3177. track->zb.offset = 0;
  3178. track->vtx_size = 0x7F;
  3179. track->immd_dwords = 0xFFFFFFFFUL;
  3180. track->num_arrays = 11;
  3181. track->max_indx = 0x00FFFFFFUL;
  3182. for (i = 0; i < track->num_arrays; i++) {
  3183. track->arrays[i].robj = NULL;
  3184. track->arrays[i].esize = 0x7F;
  3185. }
  3186. for (i = 0; i < track->num_texture; i++) {
  3187. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3188. track->textures[i].pitch = 16536;
  3189. track->textures[i].width = 16536;
  3190. track->textures[i].height = 16536;
  3191. track->textures[i].width_11 = 1 << 11;
  3192. track->textures[i].height_11 = 1 << 11;
  3193. track->textures[i].num_levels = 12;
  3194. if (rdev->family <= CHIP_RS200) {
  3195. track->textures[i].tex_coord_type = 0;
  3196. track->textures[i].txdepth = 0;
  3197. } else {
  3198. track->textures[i].txdepth = 16;
  3199. track->textures[i].tex_coord_type = 1;
  3200. }
  3201. track->textures[i].cpp = 64;
  3202. track->textures[i].robj = NULL;
  3203. /* CS IB emission code makes sure texture unit are disabled */
  3204. track->textures[i].enabled = false;
  3205. track->textures[i].roundup_w = true;
  3206. track->textures[i].roundup_h = true;
  3207. if (track->separate_cube)
  3208. for (face = 0; face < 5; face++) {
  3209. track->textures[i].cube_info[face].robj = NULL;
  3210. track->textures[i].cube_info[face].width = 16536;
  3211. track->textures[i].cube_info[face].height = 16536;
  3212. track->textures[i].cube_info[face].offset = 0;
  3213. }
  3214. }
  3215. }
  3216. int r100_ring_test(struct radeon_device *rdev)
  3217. {
  3218. uint32_t scratch;
  3219. uint32_t tmp = 0;
  3220. unsigned i;
  3221. int r;
  3222. r = radeon_scratch_get(rdev, &scratch);
  3223. if (r) {
  3224. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3225. return r;
  3226. }
  3227. WREG32(scratch, 0xCAFEDEAD);
  3228. r = radeon_ring_lock(rdev, 2);
  3229. if (r) {
  3230. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3231. radeon_scratch_free(rdev, scratch);
  3232. return r;
  3233. }
  3234. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3235. radeon_ring_write(rdev, 0xDEADBEEF);
  3236. radeon_ring_unlock_commit(rdev);
  3237. for (i = 0; i < rdev->usec_timeout; i++) {
  3238. tmp = RREG32(scratch);
  3239. if (tmp == 0xDEADBEEF) {
  3240. break;
  3241. }
  3242. DRM_UDELAY(1);
  3243. }
  3244. if (i < rdev->usec_timeout) {
  3245. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3246. } else {
  3247. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3248. scratch, tmp);
  3249. r = -EINVAL;
  3250. }
  3251. radeon_scratch_free(rdev, scratch);
  3252. return r;
  3253. }
  3254. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3255. {
  3256. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3257. radeon_ring_write(rdev, ib->gpu_addr);
  3258. radeon_ring_write(rdev, ib->length_dw);
  3259. }
  3260. int r100_ib_test(struct radeon_device *rdev)
  3261. {
  3262. struct radeon_ib *ib;
  3263. uint32_t scratch;
  3264. uint32_t tmp = 0;
  3265. unsigned i;
  3266. int r;
  3267. r = radeon_scratch_get(rdev, &scratch);
  3268. if (r) {
  3269. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3270. return r;
  3271. }
  3272. WREG32(scratch, 0xCAFEDEAD);
  3273. r = radeon_ib_get(rdev, &ib);
  3274. if (r) {
  3275. return r;
  3276. }
  3277. ib->ptr[0] = PACKET0(scratch, 0);
  3278. ib->ptr[1] = 0xDEADBEEF;
  3279. ib->ptr[2] = PACKET2(0);
  3280. ib->ptr[3] = PACKET2(0);
  3281. ib->ptr[4] = PACKET2(0);
  3282. ib->ptr[5] = PACKET2(0);
  3283. ib->ptr[6] = PACKET2(0);
  3284. ib->ptr[7] = PACKET2(0);
  3285. ib->length_dw = 8;
  3286. r = radeon_ib_schedule(rdev, ib);
  3287. if (r) {
  3288. radeon_scratch_free(rdev, scratch);
  3289. radeon_ib_free(rdev, &ib);
  3290. return r;
  3291. }
  3292. r = radeon_fence_wait(ib->fence, false);
  3293. if (r) {
  3294. return r;
  3295. }
  3296. for (i = 0; i < rdev->usec_timeout; i++) {
  3297. tmp = RREG32(scratch);
  3298. if (tmp == 0xDEADBEEF) {
  3299. break;
  3300. }
  3301. DRM_UDELAY(1);
  3302. }
  3303. if (i < rdev->usec_timeout) {
  3304. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3305. } else {
  3306. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3307. scratch, tmp);
  3308. r = -EINVAL;
  3309. }
  3310. radeon_scratch_free(rdev, scratch);
  3311. radeon_ib_free(rdev, &ib);
  3312. return r;
  3313. }
  3314. void r100_ib_fini(struct radeon_device *rdev)
  3315. {
  3316. radeon_ib_pool_fini(rdev);
  3317. }
  3318. int r100_ib_init(struct radeon_device *rdev)
  3319. {
  3320. int r;
  3321. r = radeon_ib_pool_init(rdev);
  3322. if (r) {
  3323. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3324. r100_ib_fini(rdev);
  3325. return r;
  3326. }
  3327. r = r100_ib_test(rdev);
  3328. if (r) {
  3329. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3330. r100_ib_fini(rdev);
  3331. return r;
  3332. }
  3333. return 0;
  3334. }
  3335. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3336. {
  3337. /* Shutdown CP we shouldn't need to do that but better be safe than
  3338. * sorry
  3339. */
  3340. rdev->cp.ready = false;
  3341. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3342. /* Save few CRTC registers */
  3343. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3344. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3345. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3346. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3347. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3348. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3349. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3350. }
  3351. /* Disable VGA aperture access */
  3352. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3353. /* Disable cursor, overlay, crtc */
  3354. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3355. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3356. S_000054_CRTC_DISPLAY_DIS(1));
  3357. WREG32(R_000050_CRTC_GEN_CNTL,
  3358. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3359. S_000050_CRTC_DISP_REQ_EN_B(1));
  3360. WREG32(R_000420_OV0_SCALE_CNTL,
  3361. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3362. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3363. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3364. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3365. S_000360_CUR2_LOCK(1));
  3366. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3367. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3368. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3369. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3370. WREG32(R_000360_CUR2_OFFSET,
  3371. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3372. }
  3373. }
  3374. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3375. {
  3376. /* Update base address for crtc */
  3377. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3378. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3379. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3380. }
  3381. /* Restore CRTC registers */
  3382. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3383. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3384. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3385. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3386. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3387. }
  3388. }
  3389. void r100_vga_render_disable(struct radeon_device *rdev)
  3390. {
  3391. u32 tmp;
  3392. tmp = RREG8(R_0003C2_GENMO_WT);
  3393. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3394. }
  3395. static void r100_debugfs(struct radeon_device *rdev)
  3396. {
  3397. int r;
  3398. r = r100_debugfs_mc_info_init(rdev);
  3399. if (r)
  3400. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3401. }
  3402. static void r100_mc_program(struct radeon_device *rdev)
  3403. {
  3404. struct r100_mc_save save;
  3405. /* Stops all mc clients */
  3406. r100_mc_stop(rdev, &save);
  3407. if (rdev->flags & RADEON_IS_AGP) {
  3408. WREG32(R_00014C_MC_AGP_LOCATION,
  3409. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3410. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3411. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3412. if (rdev->family > CHIP_RV200)
  3413. WREG32(R_00015C_AGP_BASE_2,
  3414. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3415. } else {
  3416. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3417. WREG32(R_000170_AGP_BASE, 0);
  3418. if (rdev->family > CHIP_RV200)
  3419. WREG32(R_00015C_AGP_BASE_2, 0);
  3420. }
  3421. /* Wait for mc idle */
  3422. if (r100_mc_wait_for_idle(rdev))
  3423. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3424. /* Program MC, should be a 32bits limited address space */
  3425. WREG32(R_000148_MC_FB_LOCATION,
  3426. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3427. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3428. r100_mc_resume(rdev, &save);
  3429. }
  3430. void r100_clock_startup(struct radeon_device *rdev)
  3431. {
  3432. u32 tmp;
  3433. if (radeon_dynclks != -1 && radeon_dynclks)
  3434. radeon_legacy_set_clock_gating(rdev, 1);
  3435. /* We need to force on some of the block */
  3436. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3437. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3438. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3439. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3440. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3441. }
  3442. static int r100_startup(struct radeon_device *rdev)
  3443. {
  3444. int r;
  3445. /* set common regs */
  3446. r100_set_common_regs(rdev);
  3447. /* program mc */
  3448. r100_mc_program(rdev);
  3449. /* Resume clock */
  3450. r100_clock_startup(rdev);
  3451. /* Initialize GPU configuration (# pipes, ...) */
  3452. // r100_gpu_init(rdev);
  3453. /* Initialize GART (initialize after TTM so we can allocate
  3454. * memory through TTM but finalize after TTM) */
  3455. r100_enable_bm(rdev);
  3456. if (rdev->flags & RADEON_IS_PCI) {
  3457. r = r100_pci_gart_enable(rdev);
  3458. if (r)
  3459. return r;
  3460. }
  3461. /* Enable IRQ */
  3462. r100_irq_set(rdev);
  3463. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3464. /* 1M ring buffer */
  3465. r = r100_cp_init(rdev, 1024 * 1024);
  3466. if (r) {
  3467. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3468. return r;
  3469. }
  3470. r = r100_wb_init(rdev);
  3471. if (r)
  3472. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3473. r = r100_ib_init(rdev);
  3474. if (r) {
  3475. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3476. return r;
  3477. }
  3478. return 0;
  3479. }
  3480. int r100_resume(struct radeon_device *rdev)
  3481. {
  3482. /* Make sur GART are not working */
  3483. if (rdev->flags & RADEON_IS_PCI)
  3484. r100_pci_gart_disable(rdev);
  3485. /* Resume clock before doing reset */
  3486. r100_clock_startup(rdev);
  3487. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3488. if (radeon_asic_reset(rdev)) {
  3489. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3490. RREG32(R_000E40_RBBM_STATUS),
  3491. RREG32(R_0007C0_CP_STAT));
  3492. }
  3493. /* post */
  3494. radeon_combios_asic_init(rdev->ddev);
  3495. /* Resume clock after posting */
  3496. r100_clock_startup(rdev);
  3497. /* Initialize surface registers */
  3498. radeon_surface_init(rdev);
  3499. return r100_startup(rdev);
  3500. }
  3501. int r100_suspend(struct radeon_device *rdev)
  3502. {
  3503. r100_cp_disable(rdev);
  3504. r100_wb_disable(rdev);
  3505. r100_irq_disable(rdev);
  3506. if (rdev->flags & RADEON_IS_PCI)
  3507. r100_pci_gart_disable(rdev);
  3508. return 0;
  3509. }
  3510. void r100_fini(struct radeon_device *rdev)
  3511. {
  3512. r100_cp_fini(rdev);
  3513. r100_wb_fini(rdev);
  3514. r100_ib_fini(rdev);
  3515. radeon_gem_fini(rdev);
  3516. if (rdev->flags & RADEON_IS_PCI)
  3517. r100_pci_gart_fini(rdev);
  3518. radeon_agp_fini(rdev);
  3519. radeon_irq_kms_fini(rdev);
  3520. radeon_fence_driver_fini(rdev);
  3521. radeon_bo_fini(rdev);
  3522. radeon_atombios_fini(rdev);
  3523. kfree(rdev->bios);
  3524. rdev->bios = NULL;
  3525. }
  3526. int r100_init(struct radeon_device *rdev)
  3527. {
  3528. int r;
  3529. /* Register debugfs file specific to this group of asics */
  3530. r100_debugfs(rdev);
  3531. /* Disable VGA */
  3532. r100_vga_render_disable(rdev);
  3533. /* Initialize scratch registers */
  3534. radeon_scratch_init(rdev);
  3535. /* Initialize surface registers */
  3536. radeon_surface_init(rdev);
  3537. /* TODO: disable VGA need to use VGA request */
  3538. /* BIOS*/
  3539. if (!radeon_get_bios(rdev)) {
  3540. if (ASIC_IS_AVIVO(rdev))
  3541. return -EINVAL;
  3542. }
  3543. if (rdev->is_atom_bios) {
  3544. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3545. return -EINVAL;
  3546. } else {
  3547. r = radeon_combios_init(rdev);
  3548. if (r)
  3549. return r;
  3550. }
  3551. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3552. if (radeon_asic_reset(rdev)) {
  3553. dev_warn(rdev->dev,
  3554. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3555. RREG32(R_000E40_RBBM_STATUS),
  3556. RREG32(R_0007C0_CP_STAT));
  3557. }
  3558. /* check if cards are posted or not */
  3559. if (radeon_boot_test_post_card(rdev) == false)
  3560. return -EINVAL;
  3561. /* Set asic errata */
  3562. r100_errata(rdev);
  3563. /* Initialize clocks */
  3564. radeon_get_clock_info(rdev->ddev);
  3565. /* initialize AGP */
  3566. if (rdev->flags & RADEON_IS_AGP) {
  3567. r = radeon_agp_init(rdev);
  3568. if (r) {
  3569. radeon_agp_disable(rdev);
  3570. }
  3571. }
  3572. /* initialize VRAM */
  3573. r100_mc_init(rdev);
  3574. /* Fence driver */
  3575. r = radeon_fence_driver_init(rdev);
  3576. if (r)
  3577. return r;
  3578. r = radeon_irq_kms_init(rdev);
  3579. if (r)
  3580. return r;
  3581. /* Memory manager */
  3582. r = radeon_bo_init(rdev);
  3583. if (r)
  3584. return r;
  3585. if (rdev->flags & RADEON_IS_PCI) {
  3586. r = r100_pci_gart_init(rdev);
  3587. if (r)
  3588. return r;
  3589. }
  3590. r100_set_safe_registers(rdev);
  3591. rdev->accel_working = true;
  3592. r = r100_startup(rdev);
  3593. if (r) {
  3594. /* Somethings want wront with the accel init stop accel */
  3595. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3596. r100_cp_fini(rdev);
  3597. r100_wb_fini(rdev);
  3598. r100_ib_fini(rdev);
  3599. radeon_irq_kms_fini(rdev);
  3600. if (rdev->flags & RADEON_IS_PCI)
  3601. r100_pci_gart_fini(rdev);
  3602. rdev->accel_working = false;
  3603. }
  3604. return 0;
  3605. }