intel_overlay.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (Ox1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. /* overlay flip addr flag */
  163. #define OFC_UPDATE 0x1
  164. #define OVERLAY_NONPHYSICAL(dev) (IS_G33(dev) || IS_I965G(dev))
  165. #define OVERLAY_EXISTS(dev) (!IS_G4X(dev) && !IS_IRONLAKE(dev) && !IS_GEN6(dev))
  166. static struct overlay_registers *intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  167. {
  168. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  169. struct overlay_registers *regs;
  170. /* no recursive mappings */
  171. BUG_ON(overlay->virt_addr);
  172. if (OVERLAY_NONPHYSICAL(overlay->dev)) {
  173. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  174. overlay->reg_bo->gtt_offset);
  175. if (!regs) {
  176. DRM_ERROR("failed to map overlay regs in GTT\n");
  177. return NULL;
  178. }
  179. } else
  180. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  181. return overlay->virt_addr = regs;
  182. }
  183. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay)
  184. {
  185. if (OVERLAY_NONPHYSICAL(overlay->dev))
  186. io_mapping_unmap_atomic(overlay->virt_addr);
  187. overlay->virt_addr = NULL;
  188. return;
  189. }
  190. /* overlay needs to be disable in OCMD reg */
  191. static int intel_overlay_on(struct intel_overlay *overlay)
  192. {
  193. struct drm_device *dev = overlay->dev;
  194. int ret;
  195. drm_i915_private_t *dev_priv = dev->dev_private;
  196. BUG_ON(overlay->active);
  197. overlay->active = 1;
  198. overlay->hw_wedged = NEEDS_WAIT_FOR_FLIP;
  199. BEGIN_LP_RING(4);
  200. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  201. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  202. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  203. OUT_RING(MI_NOOP);
  204. ADVANCE_LP_RING();
  205. overlay->last_flip_req =
  206. i915_add_request(dev, NULL, 0, &dev_priv->render_ring);
  207. if (overlay->last_flip_req == 0)
  208. return -ENOMEM;
  209. ret = i915_do_wait_request(dev,
  210. overlay->last_flip_req, 1, &dev_priv->render_ring);
  211. if (ret != 0)
  212. return ret;
  213. overlay->hw_wedged = 0;
  214. overlay->last_flip_req = 0;
  215. return 0;
  216. }
  217. /* overlay needs to be enabled in OCMD reg */
  218. static void intel_overlay_continue(struct intel_overlay *overlay,
  219. bool load_polyphase_filter)
  220. {
  221. struct drm_device *dev = overlay->dev;
  222. drm_i915_private_t *dev_priv = dev->dev_private;
  223. u32 flip_addr = overlay->flip_addr;
  224. u32 tmp;
  225. BUG_ON(!overlay->active);
  226. if (load_polyphase_filter)
  227. flip_addr |= OFC_UPDATE;
  228. /* check for underruns */
  229. tmp = I915_READ(DOVSTA);
  230. if (tmp & (1 << 17))
  231. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  232. BEGIN_LP_RING(2);
  233. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  234. OUT_RING(flip_addr);
  235. ADVANCE_LP_RING();
  236. overlay->last_flip_req =
  237. i915_add_request(dev, NULL, 0, &dev_priv->render_ring);
  238. }
  239. static int intel_overlay_wait_flip(struct intel_overlay *overlay)
  240. {
  241. struct drm_device *dev = overlay->dev;
  242. drm_i915_private_t *dev_priv = dev->dev_private;
  243. int ret;
  244. u32 tmp;
  245. if (overlay->last_flip_req != 0) {
  246. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  247. 1, &dev_priv->render_ring);
  248. if (ret == 0) {
  249. overlay->last_flip_req = 0;
  250. tmp = I915_READ(ISR);
  251. if (!(tmp & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT))
  252. return 0;
  253. }
  254. }
  255. /* synchronous slowpath */
  256. overlay->hw_wedged = RELEASE_OLD_VID;
  257. BEGIN_LP_RING(2);
  258. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  259. OUT_RING(MI_NOOP);
  260. ADVANCE_LP_RING();
  261. overlay->last_flip_req =
  262. i915_add_request(dev, NULL, 0, &dev_priv->render_ring);
  263. if (overlay->last_flip_req == 0)
  264. return -ENOMEM;
  265. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  266. 1, &dev_priv->render_ring);
  267. if (ret != 0)
  268. return ret;
  269. overlay->hw_wedged = 0;
  270. overlay->last_flip_req = 0;
  271. return 0;
  272. }
  273. /* overlay needs to be disabled in OCMD reg */
  274. static int intel_overlay_off(struct intel_overlay *overlay)
  275. {
  276. u32 flip_addr = overlay->flip_addr;
  277. struct drm_device *dev = overlay->dev;
  278. drm_i915_private_t *dev_priv = dev->dev_private;
  279. int ret;
  280. BUG_ON(!overlay->active);
  281. /* According to intel docs the overlay hw may hang (when switching
  282. * off) without loading the filter coeffs. It is however unclear whether
  283. * this applies to the disabling of the overlay or to the switching off
  284. * of the hw. Do it in both cases */
  285. flip_addr |= OFC_UPDATE;
  286. /* wait for overlay to go idle */
  287. overlay->hw_wedged = SWITCH_OFF_STAGE_1;
  288. BEGIN_LP_RING(4);
  289. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  290. OUT_RING(flip_addr);
  291. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  292. OUT_RING(MI_NOOP);
  293. ADVANCE_LP_RING();
  294. overlay->last_flip_req =
  295. i915_add_request(dev, NULL, 0, &dev_priv->render_ring);
  296. if (overlay->last_flip_req == 0)
  297. return -ENOMEM;
  298. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  299. 1, &dev_priv->render_ring);
  300. if (ret != 0)
  301. return ret;
  302. /* turn overlay off */
  303. overlay->hw_wedged = SWITCH_OFF_STAGE_2;
  304. BEGIN_LP_RING(4);
  305. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  306. OUT_RING(flip_addr);
  307. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  308. OUT_RING(MI_NOOP);
  309. ADVANCE_LP_RING();
  310. overlay->last_flip_req =
  311. i915_add_request(dev, NULL, 0, &dev_priv->render_ring);
  312. if (overlay->last_flip_req == 0)
  313. return -ENOMEM;
  314. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  315. 1, &dev_priv->render_ring);
  316. if (ret != 0)
  317. return ret;
  318. overlay->hw_wedged = 0;
  319. overlay->last_flip_req = 0;
  320. return ret;
  321. }
  322. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  323. {
  324. struct drm_gem_object *obj;
  325. /* never have the overlay hw on without showing a frame */
  326. BUG_ON(!overlay->vid_bo);
  327. obj = &overlay->vid_bo->base;
  328. i915_gem_object_unpin(obj);
  329. drm_gem_object_unreference(obj);
  330. overlay->vid_bo = NULL;
  331. overlay->crtc->overlay = NULL;
  332. overlay->crtc = NULL;
  333. overlay->active = 0;
  334. }
  335. /* recover from an interruption due to a signal
  336. * We have to be careful not to repeat work forever an make forward progess. */
  337. int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
  338. int interruptible)
  339. {
  340. struct drm_device *dev = overlay->dev;
  341. struct drm_gem_object *obj;
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. u32 flip_addr;
  344. int ret;
  345. if (overlay->hw_wedged == HW_WEDGED)
  346. return -EIO;
  347. if (overlay->last_flip_req == 0) {
  348. overlay->last_flip_req =
  349. i915_add_request(dev, NULL, 0, &dev_priv->render_ring);
  350. if (overlay->last_flip_req == 0)
  351. return -ENOMEM;
  352. }
  353. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  354. interruptible, &dev_priv->render_ring);
  355. if (ret != 0)
  356. return ret;
  357. switch (overlay->hw_wedged) {
  358. case RELEASE_OLD_VID:
  359. obj = &overlay->old_vid_bo->base;
  360. i915_gem_object_unpin(obj);
  361. drm_gem_object_unreference(obj);
  362. overlay->old_vid_bo = NULL;
  363. break;
  364. case SWITCH_OFF_STAGE_1:
  365. flip_addr = overlay->flip_addr;
  366. flip_addr |= OFC_UPDATE;
  367. overlay->hw_wedged = SWITCH_OFF_STAGE_2;
  368. BEGIN_LP_RING(4);
  369. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  370. OUT_RING(flip_addr);
  371. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  372. OUT_RING(MI_NOOP);
  373. ADVANCE_LP_RING();
  374. overlay->last_flip_req = i915_add_request(dev, NULL,
  375. 0, &dev_priv->render_ring);
  376. if (overlay->last_flip_req == 0)
  377. return -ENOMEM;
  378. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  379. interruptible, &dev_priv->render_ring);
  380. if (ret != 0)
  381. return ret;
  382. case SWITCH_OFF_STAGE_2:
  383. intel_overlay_off_tail(overlay);
  384. break;
  385. default:
  386. BUG_ON(overlay->hw_wedged != NEEDS_WAIT_FOR_FLIP);
  387. }
  388. overlay->hw_wedged = 0;
  389. overlay->last_flip_req = 0;
  390. return 0;
  391. }
  392. /* Wait for pending overlay flip and release old frame.
  393. * Needs to be called before the overlay register are changed
  394. * via intel_overlay_(un)map_regs_atomic */
  395. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  396. {
  397. int ret;
  398. struct drm_gem_object *obj;
  399. /* only wait if there is actually an old frame to release to
  400. * guarantee forward progress */
  401. if (!overlay->old_vid_bo)
  402. return 0;
  403. ret = intel_overlay_wait_flip(overlay);
  404. if (ret != 0)
  405. return ret;
  406. obj = &overlay->old_vid_bo->base;
  407. i915_gem_object_unpin(obj);
  408. drm_gem_object_unreference(obj);
  409. overlay->old_vid_bo = NULL;
  410. return 0;
  411. }
  412. struct put_image_params {
  413. int format;
  414. short dst_x;
  415. short dst_y;
  416. short dst_w;
  417. short dst_h;
  418. short src_w;
  419. short src_scan_h;
  420. short src_scan_w;
  421. short src_h;
  422. short stride_Y;
  423. short stride_UV;
  424. int offset_Y;
  425. int offset_U;
  426. int offset_V;
  427. };
  428. static int packed_depth_bytes(u32 format)
  429. {
  430. switch (format & I915_OVERLAY_DEPTH_MASK) {
  431. case I915_OVERLAY_YUV422:
  432. return 4;
  433. case I915_OVERLAY_YUV411:
  434. /* return 6; not implemented */
  435. default:
  436. return -EINVAL;
  437. }
  438. }
  439. static int packed_width_bytes(u32 format, short width)
  440. {
  441. switch (format & I915_OVERLAY_DEPTH_MASK) {
  442. case I915_OVERLAY_YUV422:
  443. return width << 1;
  444. default:
  445. return -EINVAL;
  446. }
  447. }
  448. static int uv_hsubsampling(u32 format)
  449. {
  450. switch (format & I915_OVERLAY_DEPTH_MASK) {
  451. case I915_OVERLAY_YUV422:
  452. case I915_OVERLAY_YUV420:
  453. return 2;
  454. case I915_OVERLAY_YUV411:
  455. case I915_OVERLAY_YUV410:
  456. return 4;
  457. default:
  458. return -EINVAL;
  459. }
  460. }
  461. static int uv_vsubsampling(u32 format)
  462. {
  463. switch (format & I915_OVERLAY_DEPTH_MASK) {
  464. case I915_OVERLAY_YUV420:
  465. case I915_OVERLAY_YUV410:
  466. return 2;
  467. case I915_OVERLAY_YUV422:
  468. case I915_OVERLAY_YUV411:
  469. return 1;
  470. default:
  471. return -EINVAL;
  472. }
  473. }
  474. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  475. {
  476. u32 mask, shift, ret;
  477. if (IS_I9XX(dev)) {
  478. mask = 0x3f;
  479. shift = 6;
  480. } else {
  481. mask = 0x1f;
  482. shift = 5;
  483. }
  484. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  485. if (IS_I9XX(dev))
  486. ret <<= 1;
  487. ret -=1;
  488. return ret << 2;
  489. }
  490. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  491. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  492. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  493. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  494. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  495. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  496. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  497. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  498. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  499. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  500. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  501. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  502. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  503. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  504. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  505. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  506. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  507. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000};
  508. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  509. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  510. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  511. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  512. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  513. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  514. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  515. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  516. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  517. 0x3000, 0x0800, 0x3000};
  518. static void update_polyphase_filter(struct overlay_registers *regs)
  519. {
  520. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  521. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  522. }
  523. static bool update_scaling_factors(struct intel_overlay *overlay,
  524. struct overlay_registers *regs,
  525. struct put_image_params *params)
  526. {
  527. /* fixed point with a 12 bit shift */
  528. u32 xscale, yscale, xscale_UV, yscale_UV;
  529. #define FP_SHIFT 12
  530. #define FRACT_MASK 0xfff
  531. bool scale_changed = false;
  532. int uv_hscale = uv_hsubsampling(params->format);
  533. int uv_vscale = uv_vsubsampling(params->format);
  534. if (params->dst_w > 1)
  535. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  536. /(params->dst_w);
  537. else
  538. xscale = 1 << FP_SHIFT;
  539. if (params->dst_h > 1)
  540. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  541. /(params->dst_h);
  542. else
  543. yscale = 1 << FP_SHIFT;
  544. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  545. xscale_UV = xscale/uv_hscale;
  546. yscale_UV = yscale/uv_vscale;
  547. /* make the Y scale to UV scale ratio an exact multiply */
  548. xscale = xscale_UV * uv_hscale;
  549. yscale = yscale_UV * uv_vscale;
  550. /*} else {
  551. xscale_UV = 0;
  552. yscale_UV = 0;
  553. }*/
  554. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  555. scale_changed = true;
  556. overlay->old_xscale = xscale;
  557. overlay->old_yscale = yscale;
  558. regs->YRGBSCALE = ((yscale & FRACT_MASK) << 20)
  559. | ((xscale >> FP_SHIFT) << 16)
  560. | ((xscale & FRACT_MASK) << 3);
  561. regs->UVSCALE = ((yscale_UV & FRACT_MASK) << 20)
  562. | ((xscale_UV >> FP_SHIFT) << 16)
  563. | ((xscale_UV & FRACT_MASK) << 3);
  564. regs->UVSCALEV = ((yscale >> FP_SHIFT) << 16)
  565. | ((yscale_UV >> FP_SHIFT) << 0);
  566. if (scale_changed)
  567. update_polyphase_filter(regs);
  568. return scale_changed;
  569. }
  570. static void update_colorkey(struct intel_overlay *overlay,
  571. struct overlay_registers *regs)
  572. {
  573. u32 key = overlay->color_key;
  574. switch (overlay->crtc->base.fb->bits_per_pixel) {
  575. case 8:
  576. regs->DCLRKV = 0;
  577. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  578. case 16:
  579. if (overlay->crtc->base.fb->depth == 15) {
  580. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  581. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  582. } else {
  583. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  584. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  585. }
  586. case 24:
  587. case 32:
  588. regs->DCLRKV = key;
  589. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  590. }
  591. }
  592. static u32 overlay_cmd_reg(struct put_image_params *params)
  593. {
  594. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  595. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  596. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  597. case I915_OVERLAY_YUV422:
  598. cmd |= OCMD_YUV_422_PLANAR;
  599. break;
  600. case I915_OVERLAY_YUV420:
  601. cmd |= OCMD_YUV_420_PLANAR;
  602. break;
  603. case I915_OVERLAY_YUV411:
  604. case I915_OVERLAY_YUV410:
  605. cmd |= OCMD_YUV_410_PLANAR;
  606. break;
  607. }
  608. } else { /* YUV packed */
  609. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  610. case I915_OVERLAY_YUV422:
  611. cmd |= OCMD_YUV_422_PACKED;
  612. break;
  613. case I915_OVERLAY_YUV411:
  614. cmd |= OCMD_YUV_411_PACKED;
  615. break;
  616. }
  617. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  618. case I915_OVERLAY_NO_SWAP:
  619. break;
  620. case I915_OVERLAY_UV_SWAP:
  621. cmd |= OCMD_UV_SWAP;
  622. break;
  623. case I915_OVERLAY_Y_SWAP:
  624. cmd |= OCMD_Y_SWAP;
  625. break;
  626. case I915_OVERLAY_Y_AND_UV_SWAP:
  627. cmd |= OCMD_Y_AND_UV_SWAP;
  628. break;
  629. }
  630. }
  631. return cmd;
  632. }
  633. int intel_overlay_do_put_image(struct intel_overlay *overlay,
  634. struct drm_gem_object *new_bo,
  635. struct put_image_params *params)
  636. {
  637. int ret, tmp_width;
  638. struct overlay_registers *regs;
  639. bool scale_changed = false;
  640. struct drm_i915_gem_object *bo_priv = to_intel_bo(new_bo);
  641. struct drm_device *dev = overlay->dev;
  642. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  643. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  644. BUG_ON(!overlay);
  645. ret = intel_overlay_release_old_vid(overlay);
  646. if (ret != 0)
  647. return ret;
  648. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  649. if (ret != 0)
  650. return ret;
  651. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  652. if (ret != 0)
  653. goto out_unpin;
  654. if (!overlay->active) {
  655. regs = intel_overlay_map_regs_atomic(overlay);
  656. if (!regs) {
  657. ret = -ENOMEM;
  658. goto out_unpin;
  659. }
  660. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  661. if (IS_I965GM(overlay->dev))
  662. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  663. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  664. OCONF_PIPE_A : OCONF_PIPE_B;
  665. intel_overlay_unmap_regs_atomic(overlay);
  666. ret = intel_overlay_on(overlay);
  667. if (ret != 0)
  668. goto out_unpin;
  669. }
  670. regs = intel_overlay_map_regs_atomic(overlay);
  671. if (!regs) {
  672. ret = -ENOMEM;
  673. goto out_unpin;
  674. }
  675. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  676. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  677. if (params->format & I915_OVERLAY_YUV_PACKED)
  678. tmp_width = packed_width_bytes(params->format, params->src_w);
  679. else
  680. tmp_width = params->src_w;
  681. regs->SWIDTH = params->src_w;
  682. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  683. params->offset_Y, tmp_width);
  684. regs->SHEIGHT = params->src_h;
  685. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  686. regs->OSTRIDE = params->stride_Y;
  687. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  688. int uv_hscale = uv_hsubsampling(params->format);
  689. int uv_vscale = uv_vsubsampling(params->format);
  690. u32 tmp_U, tmp_V;
  691. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  692. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  693. params->src_w/uv_hscale);
  694. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  695. params->src_w/uv_hscale);
  696. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  697. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  698. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  699. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  700. regs->OSTRIDE |= params->stride_UV << 16;
  701. }
  702. scale_changed = update_scaling_factors(overlay, regs, params);
  703. update_colorkey(overlay, regs);
  704. regs->OCMD = overlay_cmd_reg(params);
  705. intel_overlay_unmap_regs_atomic(overlay);
  706. intel_overlay_continue(overlay, scale_changed);
  707. overlay->old_vid_bo = overlay->vid_bo;
  708. overlay->vid_bo = to_intel_bo(new_bo);
  709. return 0;
  710. out_unpin:
  711. i915_gem_object_unpin(new_bo);
  712. return ret;
  713. }
  714. int intel_overlay_switch_off(struct intel_overlay *overlay)
  715. {
  716. int ret;
  717. struct overlay_registers *regs;
  718. struct drm_device *dev = overlay->dev;
  719. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  720. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  721. if (overlay->hw_wedged) {
  722. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  723. if (ret != 0)
  724. return ret;
  725. }
  726. if (!overlay->active)
  727. return 0;
  728. ret = intel_overlay_release_old_vid(overlay);
  729. if (ret != 0)
  730. return ret;
  731. regs = intel_overlay_map_regs_atomic(overlay);
  732. regs->OCMD = 0;
  733. intel_overlay_unmap_regs_atomic(overlay);
  734. ret = intel_overlay_off(overlay);
  735. if (ret != 0)
  736. return ret;
  737. intel_overlay_off_tail(overlay);
  738. return 0;
  739. }
  740. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  741. struct intel_crtc *crtc)
  742. {
  743. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  744. u32 pipeconf;
  745. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  746. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  747. return -EINVAL;
  748. pipeconf = I915_READ(pipeconf_reg);
  749. /* can't use the overlay with double wide pipe */
  750. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  751. return -EINVAL;
  752. return 0;
  753. }
  754. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  755. {
  756. struct drm_device *dev = overlay->dev;
  757. drm_i915_private_t *dev_priv = dev->dev_private;
  758. u32 ratio;
  759. u32 pfit_control = I915_READ(PFIT_CONTROL);
  760. /* XXX: This is not the same logic as in the xorg driver, but more in
  761. * line with the intel documentation for the i965 */
  762. if (!IS_I965G(dev) && (pfit_control & VERT_AUTO_SCALE)) {
  763. ratio = I915_READ(PFIT_AUTO_RATIOS) >> PFIT_VERT_SCALE_SHIFT;
  764. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  765. ratio = I915_READ(PFIT_PGM_RATIOS);
  766. if (IS_I965G(dev))
  767. ratio >>= PFIT_VERT_SCALE_SHIFT_965;
  768. else
  769. ratio >>= PFIT_VERT_SCALE_SHIFT;
  770. }
  771. overlay->pfit_vscale_ratio = ratio;
  772. }
  773. static int check_overlay_dst(struct intel_overlay *overlay,
  774. struct drm_intel_overlay_put_image *rec)
  775. {
  776. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  777. if ((rec->dst_x < mode->crtc_hdisplay)
  778. && (rec->dst_x + rec->dst_width
  779. <= mode->crtc_hdisplay)
  780. && (rec->dst_y < mode->crtc_vdisplay)
  781. && (rec->dst_y + rec->dst_height
  782. <= mode->crtc_vdisplay))
  783. return 0;
  784. else
  785. return -EINVAL;
  786. }
  787. static int check_overlay_scaling(struct put_image_params *rec)
  788. {
  789. u32 tmp;
  790. /* downscaling limit is 8.0 */
  791. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  792. if (tmp > 7)
  793. return -EINVAL;
  794. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  795. if (tmp > 7)
  796. return -EINVAL;
  797. return 0;
  798. }
  799. static int check_overlay_src(struct drm_device *dev,
  800. struct drm_intel_overlay_put_image *rec,
  801. struct drm_gem_object *new_bo)
  802. {
  803. u32 stride_mask;
  804. int depth;
  805. int uv_hscale = uv_hsubsampling(rec->flags);
  806. int uv_vscale = uv_vsubsampling(rec->flags);
  807. size_t tmp;
  808. /* check src dimensions */
  809. if (IS_845G(dev) || IS_I830(dev)) {
  810. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY
  811. || rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  812. return -EINVAL;
  813. } else {
  814. if (rec->src_height > IMAGE_MAX_HEIGHT
  815. || rec->src_width > IMAGE_MAX_WIDTH)
  816. return -EINVAL;
  817. }
  818. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  819. if (rec->src_height < N_VERT_Y_TAPS*4
  820. || rec->src_width < N_HORIZ_Y_TAPS*4)
  821. return -EINVAL;
  822. /* check alingment constrains */
  823. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  824. case I915_OVERLAY_RGB:
  825. /* not implemented */
  826. return -EINVAL;
  827. case I915_OVERLAY_YUV_PACKED:
  828. depth = packed_depth_bytes(rec->flags);
  829. if (uv_vscale != 1)
  830. return -EINVAL;
  831. if (depth < 0)
  832. return depth;
  833. /* ignore UV planes */
  834. rec->stride_UV = 0;
  835. rec->offset_U = 0;
  836. rec->offset_V = 0;
  837. /* check pixel alignment */
  838. if (rec->offset_Y % depth)
  839. return -EINVAL;
  840. break;
  841. case I915_OVERLAY_YUV_PLANAR:
  842. if (uv_vscale < 0 || uv_hscale < 0)
  843. return -EINVAL;
  844. /* no offset restrictions for planar formats */
  845. break;
  846. default:
  847. return -EINVAL;
  848. }
  849. if (rec->src_width % uv_hscale)
  850. return -EINVAL;
  851. /* stride checking */
  852. stride_mask = 63;
  853. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  854. return -EINVAL;
  855. if (IS_I965G(dev) && rec->stride_Y < 512)
  856. return -EINVAL;
  857. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  858. 4 : 8;
  859. if (rec->stride_Y > tmp*1024 || rec->stride_UV > 2*1024)
  860. return -EINVAL;
  861. /* check buffer dimensions */
  862. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  863. case I915_OVERLAY_RGB:
  864. case I915_OVERLAY_YUV_PACKED:
  865. /* always 4 Y values per depth pixels */
  866. if (packed_width_bytes(rec->flags, rec->src_width)
  867. > rec->stride_Y)
  868. return -EINVAL;
  869. tmp = rec->stride_Y*rec->src_height;
  870. if (rec->offset_Y + tmp > new_bo->size)
  871. return -EINVAL;
  872. break;
  873. case I915_OVERLAY_YUV_PLANAR:
  874. if (rec->src_width > rec->stride_Y)
  875. return -EINVAL;
  876. if (rec->src_width/uv_hscale > rec->stride_UV)
  877. return -EINVAL;
  878. tmp = rec->stride_Y*rec->src_height;
  879. if (rec->offset_Y + tmp > new_bo->size)
  880. return -EINVAL;
  881. tmp = rec->stride_UV*rec->src_height;
  882. tmp /= uv_vscale;
  883. if (rec->offset_U + tmp > new_bo->size
  884. || rec->offset_V + tmp > new_bo->size)
  885. return -EINVAL;
  886. break;
  887. }
  888. return 0;
  889. }
  890. int intel_overlay_put_image(struct drm_device *dev, void *data,
  891. struct drm_file *file_priv)
  892. {
  893. struct drm_intel_overlay_put_image *put_image_rec = data;
  894. drm_i915_private_t *dev_priv = dev->dev_private;
  895. struct intel_overlay *overlay;
  896. struct drm_mode_object *drmmode_obj;
  897. struct intel_crtc *crtc;
  898. struct drm_gem_object *new_bo;
  899. struct put_image_params *params;
  900. int ret;
  901. if (!dev_priv) {
  902. DRM_ERROR("called with no initialization\n");
  903. return -EINVAL;
  904. }
  905. overlay = dev_priv->overlay;
  906. if (!overlay) {
  907. DRM_DEBUG("userspace bug: no overlay\n");
  908. return -ENODEV;
  909. }
  910. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  911. mutex_lock(&dev->mode_config.mutex);
  912. mutex_lock(&dev->struct_mutex);
  913. ret = intel_overlay_switch_off(overlay);
  914. mutex_unlock(&dev->struct_mutex);
  915. mutex_unlock(&dev->mode_config.mutex);
  916. return ret;
  917. }
  918. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  919. if (!params)
  920. return -ENOMEM;
  921. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  922. DRM_MODE_OBJECT_CRTC);
  923. if (!drmmode_obj) {
  924. ret = -ENOENT;
  925. goto out_free;
  926. }
  927. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  928. new_bo = drm_gem_object_lookup(dev, file_priv,
  929. put_image_rec->bo_handle);
  930. if (!new_bo) {
  931. ret = -ENOENT;
  932. goto out_free;
  933. }
  934. mutex_lock(&dev->mode_config.mutex);
  935. mutex_lock(&dev->struct_mutex);
  936. if (overlay->hw_wedged) {
  937. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  938. if (ret != 0)
  939. goto out_unlock;
  940. }
  941. if (overlay->crtc != crtc) {
  942. struct drm_display_mode *mode = &crtc->base.mode;
  943. ret = intel_overlay_switch_off(overlay);
  944. if (ret != 0)
  945. goto out_unlock;
  946. ret = check_overlay_possible_on_crtc(overlay, crtc);
  947. if (ret != 0)
  948. goto out_unlock;
  949. overlay->crtc = crtc;
  950. crtc->overlay = overlay;
  951. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  952. /* and line to wide, i.e. one-line-mode */
  953. && mode->hdisplay > 1024) {
  954. overlay->pfit_active = 1;
  955. update_pfit_vscale_ratio(overlay);
  956. } else
  957. overlay->pfit_active = 0;
  958. }
  959. ret = check_overlay_dst(overlay, put_image_rec);
  960. if (ret != 0)
  961. goto out_unlock;
  962. if (overlay->pfit_active) {
  963. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  964. overlay->pfit_vscale_ratio);
  965. /* shifting right rounds downwards, so add 1 */
  966. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  967. overlay->pfit_vscale_ratio) + 1;
  968. } else {
  969. params->dst_y = put_image_rec->dst_y;
  970. params->dst_h = put_image_rec->dst_height;
  971. }
  972. params->dst_x = put_image_rec->dst_x;
  973. params->dst_w = put_image_rec->dst_width;
  974. params->src_w = put_image_rec->src_width;
  975. params->src_h = put_image_rec->src_height;
  976. params->src_scan_w = put_image_rec->src_scan_width;
  977. params->src_scan_h = put_image_rec->src_scan_height;
  978. if (params->src_scan_h > params->src_h
  979. || params->src_scan_w > params->src_w) {
  980. ret = -EINVAL;
  981. goto out_unlock;
  982. }
  983. ret = check_overlay_src(dev, put_image_rec, new_bo);
  984. if (ret != 0)
  985. goto out_unlock;
  986. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  987. params->stride_Y = put_image_rec->stride_Y;
  988. params->stride_UV = put_image_rec->stride_UV;
  989. params->offset_Y = put_image_rec->offset_Y;
  990. params->offset_U = put_image_rec->offset_U;
  991. params->offset_V = put_image_rec->offset_V;
  992. /* Check scaling after src size to prevent a divide-by-zero. */
  993. ret = check_overlay_scaling(params);
  994. if (ret != 0)
  995. goto out_unlock;
  996. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  997. if (ret != 0)
  998. goto out_unlock;
  999. mutex_unlock(&dev->struct_mutex);
  1000. mutex_unlock(&dev->mode_config.mutex);
  1001. kfree(params);
  1002. return 0;
  1003. out_unlock:
  1004. mutex_unlock(&dev->struct_mutex);
  1005. mutex_unlock(&dev->mode_config.mutex);
  1006. drm_gem_object_unreference_unlocked(new_bo);
  1007. out_free:
  1008. kfree(params);
  1009. return ret;
  1010. }
  1011. static void update_reg_attrs(struct intel_overlay *overlay,
  1012. struct overlay_registers *regs)
  1013. {
  1014. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  1015. regs->OCLRC1 = overlay->saturation;
  1016. }
  1017. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1018. {
  1019. int i;
  1020. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1021. return false;
  1022. for (i = 0; i < 3; i++) {
  1023. if (((gamma1 >> i * 8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1024. return false;
  1025. }
  1026. return true;
  1027. }
  1028. static bool check_gamma5_errata(u32 gamma5)
  1029. {
  1030. int i;
  1031. for (i = 0; i < 3; i++) {
  1032. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1033. return false;
  1034. }
  1035. return true;
  1036. }
  1037. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1038. {
  1039. if (!check_gamma_bounds(0, attrs->gamma0)
  1040. || !check_gamma_bounds(attrs->gamma0, attrs->gamma1)
  1041. || !check_gamma_bounds(attrs->gamma1, attrs->gamma2)
  1042. || !check_gamma_bounds(attrs->gamma2, attrs->gamma3)
  1043. || !check_gamma_bounds(attrs->gamma3, attrs->gamma4)
  1044. || !check_gamma_bounds(attrs->gamma4, attrs->gamma5)
  1045. || !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1046. return -EINVAL;
  1047. if (!check_gamma5_errata(attrs->gamma5))
  1048. return -EINVAL;
  1049. return 0;
  1050. }
  1051. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1052. struct drm_file *file_priv)
  1053. {
  1054. struct drm_intel_overlay_attrs *attrs = data;
  1055. drm_i915_private_t *dev_priv = dev->dev_private;
  1056. struct intel_overlay *overlay;
  1057. struct overlay_registers *regs;
  1058. int ret;
  1059. if (!dev_priv) {
  1060. DRM_ERROR("called with no initialization\n");
  1061. return -EINVAL;
  1062. }
  1063. overlay = dev_priv->overlay;
  1064. if (!overlay) {
  1065. DRM_DEBUG("userspace bug: no overlay\n");
  1066. return -ENODEV;
  1067. }
  1068. mutex_lock(&dev->mode_config.mutex);
  1069. mutex_lock(&dev->struct_mutex);
  1070. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1071. attrs->color_key = overlay->color_key;
  1072. attrs->brightness = overlay->brightness;
  1073. attrs->contrast = overlay->contrast;
  1074. attrs->saturation = overlay->saturation;
  1075. if (IS_I9XX(dev)) {
  1076. attrs->gamma0 = I915_READ(OGAMC0);
  1077. attrs->gamma1 = I915_READ(OGAMC1);
  1078. attrs->gamma2 = I915_READ(OGAMC2);
  1079. attrs->gamma3 = I915_READ(OGAMC3);
  1080. attrs->gamma4 = I915_READ(OGAMC4);
  1081. attrs->gamma5 = I915_READ(OGAMC5);
  1082. }
  1083. ret = 0;
  1084. } else {
  1085. overlay->color_key = attrs->color_key;
  1086. if (attrs->brightness >= -128 && attrs->brightness <= 127) {
  1087. overlay->brightness = attrs->brightness;
  1088. } else {
  1089. ret = -EINVAL;
  1090. goto out_unlock;
  1091. }
  1092. if (attrs->contrast <= 255) {
  1093. overlay->contrast = attrs->contrast;
  1094. } else {
  1095. ret = -EINVAL;
  1096. goto out_unlock;
  1097. }
  1098. if (attrs->saturation <= 1023) {
  1099. overlay->saturation = attrs->saturation;
  1100. } else {
  1101. ret = -EINVAL;
  1102. goto out_unlock;
  1103. }
  1104. regs = intel_overlay_map_regs_atomic(overlay);
  1105. if (!regs) {
  1106. ret = -ENOMEM;
  1107. goto out_unlock;
  1108. }
  1109. update_reg_attrs(overlay, regs);
  1110. intel_overlay_unmap_regs_atomic(overlay);
  1111. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1112. if (!IS_I9XX(dev)) {
  1113. ret = -EINVAL;
  1114. goto out_unlock;
  1115. }
  1116. if (overlay->active) {
  1117. ret = -EBUSY;
  1118. goto out_unlock;
  1119. }
  1120. ret = check_gamma(attrs);
  1121. if (ret != 0)
  1122. goto out_unlock;
  1123. I915_WRITE(OGAMC0, attrs->gamma0);
  1124. I915_WRITE(OGAMC1, attrs->gamma1);
  1125. I915_WRITE(OGAMC2, attrs->gamma2);
  1126. I915_WRITE(OGAMC3, attrs->gamma3);
  1127. I915_WRITE(OGAMC4, attrs->gamma4);
  1128. I915_WRITE(OGAMC5, attrs->gamma5);
  1129. }
  1130. ret = 0;
  1131. }
  1132. out_unlock:
  1133. mutex_unlock(&dev->struct_mutex);
  1134. mutex_unlock(&dev->mode_config.mutex);
  1135. return ret;
  1136. }
  1137. void intel_setup_overlay(struct drm_device *dev)
  1138. {
  1139. drm_i915_private_t *dev_priv = dev->dev_private;
  1140. struct intel_overlay *overlay;
  1141. struct drm_gem_object *reg_bo;
  1142. struct overlay_registers *regs;
  1143. int ret;
  1144. if (!OVERLAY_EXISTS(dev))
  1145. return;
  1146. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1147. if (!overlay)
  1148. return;
  1149. overlay->dev = dev;
  1150. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1151. if (!reg_bo)
  1152. goto out_free;
  1153. overlay->reg_bo = to_intel_bo(reg_bo);
  1154. if (OVERLAY_NONPHYSICAL(dev)) {
  1155. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1156. if (ret) {
  1157. DRM_ERROR("failed to pin overlay register bo\n");
  1158. goto out_free_bo;
  1159. }
  1160. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1161. } else {
  1162. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1163. I915_GEM_PHYS_OVERLAY_REGS);
  1164. if (ret) {
  1165. DRM_ERROR("failed to attach phys overlay regs\n");
  1166. goto out_free_bo;
  1167. }
  1168. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1169. }
  1170. /* init all values */
  1171. overlay->color_key = 0x0101fe;
  1172. overlay->brightness = -19;
  1173. overlay->contrast = 75;
  1174. overlay->saturation = 146;
  1175. regs = intel_overlay_map_regs_atomic(overlay);
  1176. if (!regs)
  1177. goto out_free_bo;
  1178. memset(regs, 0, sizeof(struct overlay_registers));
  1179. update_polyphase_filter(regs);
  1180. update_reg_attrs(overlay, regs);
  1181. intel_overlay_unmap_regs_atomic(overlay);
  1182. dev_priv->overlay = overlay;
  1183. DRM_INFO("initialized overlay support\n");
  1184. return;
  1185. out_free_bo:
  1186. drm_gem_object_unreference(reg_bo);
  1187. out_free:
  1188. kfree(overlay);
  1189. return;
  1190. }
  1191. void intel_cleanup_overlay(struct drm_device *dev)
  1192. {
  1193. drm_i915_private_t *dev_priv = dev->dev_private;
  1194. if (dev_priv->overlay) {
  1195. /* The bo's should be free'd by the generic code already.
  1196. * Furthermore modesetting teardown happens beforehand so the
  1197. * hardware should be off already */
  1198. BUG_ON(dev_priv->overlay->active);
  1199. kfree(dev_priv->overlay);
  1200. }
  1201. }