i915_drv.h 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. /* General customization:
  36. */
  37. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  38. #define DRIVER_NAME "i915"
  39. #define DRIVER_DESC "Intel Graphics"
  40. #define DRIVER_DATE "20080730"
  41. enum pipe {
  42. PIPE_A = 0,
  43. PIPE_B,
  44. };
  45. enum plane {
  46. PLANE_A = 0,
  47. PLANE_B,
  48. };
  49. #define I915_NUM_PIPE 2
  50. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  51. /* Interface history:
  52. *
  53. * 1.1: Original.
  54. * 1.2: Add Power Management
  55. * 1.3: Add vblank support
  56. * 1.4: Fix cmdbuffer path, add heap destroy
  57. * 1.5: Add vblank pipe configuration
  58. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  59. * - Support vertical blank on secondary display pipe
  60. */
  61. #define DRIVER_MAJOR 1
  62. #define DRIVER_MINOR 6
  63. #define DRIVER_PATCHLEVEL 0
  64. #define WATCH_COHERENCY 0
  65. #define WATCH_BUF 0
  66. #define WATCH_EXEC 0
  67. #define WATCH_LRU 0
  68. #define WATCH_RELOC 0
  69. #define WATCH_INACTIVE 0
  70. #define WATCH_PWRITE 0
  71. #define I915_GEM_PHYS_CURSOR_0 1
  72. #define I915_GEM_PHYS_CURSOR_1 2
  73. #define I915_GEM_PHYS_OVERLAY_REGS 3
  74. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  75. struct drm_i915_gem_phys_object {
  76. int id;
  77. struct page **page_list;
  78. drm_dma_handle_t *handle;
  79. struct drm_gem_object *cur_obj;
  80. };
  81. struct mem_block {
  82. struct mem_block *next;
  83. struct mem_block *prev;
  84. int start;
  85. int size;
  86. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  87. };
  88. struct opregion_header;
  89. struct opregion_acpi;
  90. struct opregion_swsci;
  91. struct opregion_asle;
  92. struct intel_opregion {
  93. struct opregion_header *header;
  94. struct opregion_acpi *acpi;
  95. struct opregion_swsci *swsci;
  96. struct opregion_asle *asle;
  97. int enabled;
  98. };
  99. struct drm_i915_master_private {
  100. drm_local_map_t *sarea;
  101. struct _drm_i915_sarea *sarea_priv;
  102. };
  103. #define I915_FENCE_REG_NONE -1
  104. struct drm_i915_fence_reg {
  105. struct drm_gem_object *obj;
  106. struct list_head lru_list;
  107. };
  108. struct sdvo_device_mapping {
  109. u8 dvo_port;
  110. u8 slave_addr;
  111. u8 dvo_wiring;
  112. u8 initialized;
  113. u8 ddc_pin;
  114. };
  115. struct drm_i915_error_state {
  116. u32 eir;
  117. u32 pgtbl_er;
  118. u32 pipeastat;
  119. u32 pipebstat;
  120. u32 ipeir;
  121. u32 ipehr;
  122. u32 instdone;
  123. u32 acthd;
  124. u32 instpm;
  125. u32 instps;
  126. u32 instdone1;
  127. u32 seqno;
  128. u64 bbaddr;
  129. struct timeval time;
  130. struct drm_i915_error_object {
  131. int page_count;
  132. u32 gtt_offset;
  133. u32 *pages[0];
  134. } *ringbuffer, *batchbuffer[2];
  135. struct drm_i915_error_buffer {
  136. size_t size;
  137. u32 name;
  138. u32 seqno;
  139. u32 gtt_offset;
  140. u32 read_domains;
  141. u32 write_domain;
  142. u32 fence_reg;
  143. s32 pinned:2;
  144. u32 tiling:2;
  145. u32 dirty:1;
  146. u32 purgeable:1;
  147. } *active_bo;
  148. u32 active_bo_count;
  149. };
  150. struct drm_i915_display_funcs {
  151. void (*dpms)(struct drm_crtc *crtc, int mode);
  152. bool (*fbc_enabled)(struct drm_device *dev);
  153. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  154. void (*disable_fbc)(struct drm_device *dev);
  155. int (*get_display_clock_speed)(struct drm_device *dev);
  156. int (*get_fifo_size)(struct drm_device *dev, int plane);
  157. void (*update_wm)(struct drm_device *dev, int planea_clock,
  158. int planeb_clock, int sr_hdisplay, int pixel_size);
  159. /* clock updates for mode set */
  160. /* cursor updates */
  161. /* render clock increase/decrease */
  162. /* display clock increase/decrease */
  163. /* pll clock increase/decrease */
  164. /* clock gating init */
  165. };
  166. struct intel_overlay;
  167. struct intel_device_info {
  168. u8 is_mobile : 1;
  169. u8 is_i8xx : 1;
  170. u8 is_i85x : 1;
  171. u8 is_i915g : 1;
  172. u8 is_i9xx : 1;
  173. u8 is_i945gm : 1;
  174. u8 is_i965g : 1;
  175. u8 is_i965gm : 1;
  176. u8 is_g33 : 1;
  177. u8 need_gfx_hws : 1;
  178. u8 is_g4x : 1;
  179. u8 is_pineview : 1;
  180. u8 is_ironlake : 1;
  181. u8 is_gen6 : 1;
  182. u8 has_fbc : 1;
  183. u8 has_rc6 : 1;
  184. u8 has_pipe_cxsr : 1;
  185. u8 has_hotplug : 1;
  186. u8 cursor_needs_physical : 1;
  187. };
  188. enum no_fbc_reason {
  189. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  190. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  191. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  192. FBC_BAD_PLANE, /* fbc not supported on plane */
  193. FBC_NOT_TILED, /* buffer not tiled */
  194. };
  195. enum intel_pch {
  196. PCH_IBX, /* Ibexpeak PCH */
  197. PCH_CPT, /* Cougarpoint PCH */
  198. };
  199. struct intel_fbdev;
  200. typedef struct drm_i915_private {
  201. struct drm_device *dev;
  202. const struct intel_device_info *info;
  203. int has_gem;
  204. void __iomem *regs;
  205. struct pci_dev *bridge_dev;
  206. struct intel_ring_buffer render_ring;
  207. struct intel_ring_buffer bsd_ring;
  208. drm_dma_handle_t *status_page_dmah;
  209. void *seqno_page;
  210. dma_addr_t dma_status_page;
  211. uint32_t counter;
  212. unsigned int seqno_gfx_addr;
  213. drm_local_map_t hws_map;
  214. struct drm_gem_object *seqno_obj;
  215. struct drm_gem_object *pwrctx;
  216. struct resource mch_res;
  217. unsigned int cpp;
  218. int back_offset;
  219. int front_offset;
  220. int current_page;
  221. int page_flipping;
  222. wait_queue_head_t irq_queue;
  223. atomic_t irq_received;
  224. /** Protects user_irq_refcount and irq_mask_reg */
  225. spinlock_t user_irq_lock;
  226. u32 trace_irq_seqno;
  227. /** Cached value of IMR to avoid reads in updating the bitfield */
  228. u32 irq_mask_reg;
  229. u32 pipestat[2];
  230. /** splitted irq regs for graphics and display engine on Ironlake,
  231. irq_mask_reg is still used for display irq. */
  232. u32 gt_irq_mask_reg;
  233. u32 gt_irq_enable_reg;
  234. u32 de_irq_enable_reg;
  235. u32 pch_irq_mask_reg;
  236. u32 pch_irq_enable_reg;
  237. u32 hotplug_supported_mask;
  238. struct work_struct hotplug_work;
  239. int tex_lru_log_granularity;
  240. int allow_batchbuffer;
  241. struct mem_block *agp_heap;
  242. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  243. int vblank_pipe;
  244. int num_pipe;
  245. /* For hangcheck timer */
  246. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  247. struct timer_list hangcheck_timer;
  248. int hangcheck_count;
  249. uint32_t last_acthd;
  250. struct drm_mm vram;
  251. unsigned long cfb_size;
  252. unsigned long cfb_pitch;
  253. int cfb_fence;
  254. int cfb_plane;
  255. int irq_enabled;
  256. struct intel_opregion opregion;
  257. /* overlay */
  258. struct intel_overlay *overlay;
  259. /* LVDS info */
  260. int backlight_duty_cycle; /* restore backlight to this value */
  261. bool panel_wants_dither;
  262. struct drm_display_mode *panel_fixed_mode;
  263. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  264. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  265. /* Feature bits from the VBIOS */
  266. unsigned int int_tv_support:1;
  267. unsigned int lvds_dither:1;
  268. unsigned int lvds_vbt:1;
  269. unsigned int int_crt_support:1;
  270. unsigned int lvds_use_ssc:1;
  271. unsigned int edp_support:1;
  272. int lvds_ssc_freq;
  273. int edp_bpp;
  274. struct notifier_block lid_notifier;
  275. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  276. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  277. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  278. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  279. unsigned int fsb_freq, mem_freq, is_ddr3;
  280. spinlock_t error_lock;
  281. struct drm_i915_error_state *first_error;
  282. struct work_struct error_work;
  283. struct workqueue_struct *wq;
  284. /* Display functions */
  285. struct drm_i915_display_funcs display;
  286. /* PCH chipset type */
  287. enum intel_pch pch_type;
  288. /* Register state */
  289. bool modeset_on_lid;
  290. u8 saveLBB;
  291. u32 saveDSPACNTR;
  292. u32 saveDSPBCNTR;
  293. u32 saveDSPARB;
  294. u32 saveHWS;
  295. u32 savePIPEACONF;
  296. u32 savePIPEBCONF;
  297. u32 savePIPEASRC;
  298. u32 savePIPEBSRC;
  299. u32 saveFPA0;
  300. u32 saveFPA1;
  301. u32 saveDPLL_A;
  302. u32 saveDPLL_A_MD;
  303. u32 saveHTOTAL_A;
  304. u32 saveHBLANK_A;
  305. u32 saveHSYNC_A;
  306. u32 saveVTOTAL_A;
  307. u32 saveVBLANK_A;
  308. u32 saveVSYNC_A;
  309. u32 saveBCLRPAT_A;
  310. u32 saveTRANSACONF;
  311. u32 saveTRANS_HTOTAL_A;
  312. u32 saveTRANS_HBLANK_A;
  313. u32 saveTRANS_HSYNC_A;
  314. u32 saveTRANS_VTOTAL_A;
  315. u32 saveTRANS_VBLANK_A;
  316. u32 saveTRANS_VSYNC_A;
  317. u32 savePIPEASTAT;
  318. u32 saveDSPASTRIDE;
  319. u32 saveDSPASIZE;
  320. u32 saveDSPAPOS;
  321. u32 saveDSPAADDR;
  322. u32 saveDSPASURF;
  323. u32 saveDSPATILEOFF;
  324. u32 savePFIT_PGM_RATIOS;
  325. u32 saveBLC_HIST_CTL;
  326. u32 saveBLC_PWM_CTL;
  327. u32 saveBLC_PWM_CTL2;
  328. u32 saveBLC_CPU_PWM_CTL;
  329. u32 saveBLC_CPU_PWM_CTL2;
  330. u32 saveFPB0;
  331. u32 saveFPB1;
  332. u32 saveDPLL_B;
  333. u32 saveDPLL_B_MD;
  334. u32 saveHTOTAL_B;
  335. u32 saveHBLANK_B;
  336. u32 saveHSYNC_B;
  337. u32 saveVTOTAL_B;
  338. u32 saveVBLANK_B;
  339. u32 saveVSYNC_B;
  340. u32 saveBCLRPAT_B;
  341. u32 saveTRANSBCONF;
  342. u32 saveTRANS_HTOTAL_B;
  343. u32 saveTRANS_HBLANK_B;
  344. u32 saveTRANS_HSYNC_B;
  345. u32 saveTRANS_VTOTAL_B;
  346. u32 saveTRANS_VBLANK_B;
  347. u32 saveTRANS_VSYNC_B;
  348. u32 savePIPEBSTAT;
  349. u32 saveDSPBSTRIDE;
  350. u32 saveDSPBSIZE;
  351. u32 saveDSPBPOS;
  352. u32 saveDSPBADDR;
  353. u32 saveDSPBSURF;
  354. u32 saveDSPBTILEOFF;
  355. u32 saveVGA0;
  356. u32 saveVGA1;
  357. u32 saveVGA_PD;
  358. u32 saveVGACNTRL;
  359. u32 saveADPA;
  360. u32 saveLVDS;
  361. u32 savePP_ON_DELAYS;
  362. u32 savePP_OFF_DELAYS;
  363. u32 saveDVOA;
  364. u32 saveDVOB;
  365. u32 saveDVOC;
  366. u32 savePP_ON;
  367. u32 savePP_OFF;
  368. u32 savePP_CONTROL;
  369. u32 savePP_DIVISOR;
  370. u32 savePFIT_CONTROL;
  371. u32 save_palette_a[256];
  372. u32 save_palette_b[256];
  373. u32 saveDPFC_CB_BASE;
  374. u32 saveFBC_CFB_BASE;
  375. u32 saveFBC_LL_BASE;
  376. u32 saveFBC_CONTROL;
  377. u32 saveFBC_CONTROL2;
  378. u32 saveIER;
  379. u32 saveIIR;
  380. u32 saveIMR;
  381. u32 saveDEIER;
  382. u32 saveDEIMR;
  383. u32 saveGTIER;
  384. u32 saveGTIMR;
  385. u32 saveFDI_RXA_IMR;
  386. u32 saveFDI_RXB_IMR;
  387. u32 saveCACHE_MODE_0;
  388. u32 saveMI_ARB_STATE;
  389. u32 saveSWF0[16];
  390. u32 saveSWF1[16];
  391. u32 saveSWF2[3];
  392. u8 saveMSR;
  393. u8 saveSR[8];
  394. u8 saveGR[25];
  395. u8 saveAR_INDEX;
  396. u8 saveAR[21];
  397. u8 saveDACMASK;
  398. u8 saveCR[37];
  399. uint64_t saveFENCE[16];
  400. u32 saveCURACNTR;
  401. u32 saveCURAPOS;
  402. u32 saveCURABASE;
  403. u32 saveCURBCNTR;
  404. u32 saveCURBPOS;
  405. u32 saveCURBBASE;
  406. u32 saveCURSIZE;
  407. u32 saveDP_B;
  408. u32 saveDP_C;
  409. u32 saveDP_D;
  410. u32 savePIPEA_GMCH_DATA_M;
  411. u32 savePIPEB_GMCH_DATA_M;
  412. u32 savePIPEA_GMCH_DATA_N;
  413. u32 savePIPEB_GMCH_DATA_N;
  414. u32 savePIPEA_DP_LINK_M;
  415. u32 savePIPEB_DP_LINK_M;
  416. u32 savePIPEA_DP_LINK_N;
  417. u32 savePIPEB_DP_LINK_N;
  418. u32 saveFDI_RXA_CTL;
  419. u32 saveFDI_TXA_CTL;
  420. u32 saveFDI_RXB_CTL;
  421. u32 saveFDI_TXB_CTL;
  422. u32 savePFA_CTL_1;
  423. u32 savePFB_CTL_1;
  424. u32 savePFA_WIN_SZ;
  425. u32 savePFB_WIN_SZ;
  426. u32 savePFA_WIN_POS;
  427. u32 savePFB_WIN_POS;
  428. u32 savePCH_DREF_CONTROL;
  429. u32 saveDISP_ARB_CTL;
  430. u32 savePIPEA_DATA_M1;
  431. u32 savePIPEA_DATA_N1;
  432. u32 savePIPEA_LINK_M1;
  433. u32 savePIPEA_LINK_N1;
  434. u32 savePIPEB_DATA_M1;
  435. u32 savePIPEB_DATA_N1;
  436. u32 savePIPEB_LINK_M1;
  437. u32 savePIPEB_LINK_N1;
  438. u32 saveMCHBAR_RENDER_STANDBY;
  439. struct {
  440. struct drm_mm gtt_space;
  441. struct io_mapping *gtt_mapping;
  442. int gtt_mtrr;
  443. /**
  444. * Membership on list of all loaded devices, used to evict
  445. * inactive buffers under memory pressure.
  446. *
  447. * Modifications should only be done whilst holding the
  448. * shrink_list_lock spinlock.
  449. */
  450. struct list_head shrink_list;
  451. spinlock_t active_list_lock;
  452. /**
  453. * List of objects which are not in the ringbuffer but which
  454. * still have a write_domain which needs to be flushed before
  455. * unbinding.
  456. *
  457. * last_rendering_seqno is 0 while an object is in this list.
  458. *
  459. * A reference is held on the buffer while on this list.
  460. */
  461. struct list_head flushing_list;
  462. /**
  463. * List of objects currently pending a GPU write flush.
  464. *
  465. * All elements on this list will belong to either the
  466. * active_list or flushing_list, last_rendering_seqno can
  467. * be used to differentiate between the two elements.
  468. */
  469. struct list_head gpu_write_list;
  470. /**
  471. * LRU list of objects which are not in the ringbuffer and
  472. * are ready to unbind, but are still in the GTT.
  473. *
  474. * last_rendering_seqno is 0 while an object is in this list.
  475. *
  476. * A reference is not held on the buffer while on this list,
  477. * as merely being GTT-bound shouldn't prevent its being
  478. * freed, and we'll pull it off the list in the free path.
  479. */
  480. struct list_head inactive_list;
  481. /** LRU list of objects with fence regs on them. */
  482. struct list_head fence_list;
  483. /**
  484. * We leave the user IRQ off as much as possible,
  485. * but this means that requests will finish and never
  486. * be retired once the system goes idle. Set a timer to
  487. * fire periodically while the ring is running. When it
  488. * fires, go retire requests.
  489. */
  490. struct delayed_work retire_work;
  491. uint32_t next_gem_seqno;
  492. /**
  493. * Waiting sequence number, if any
  494. */
  495. uint32_t waiting_gem_seqno;
  496. /**
  497. * Last seq seen at irq time
  498. */
  499. uint32_t irq_gem_seqno;
  500. /**
  501. * Flag if the X Server, and thus DRM, is not currently in
  502. * control of the device.
  503. *
  504. * This is set between LeaveVT and EnterVT. It needs to be
  505. * replaced with a semaphore. It also needs to be
  506. * transitioned away from for kernel modesetting.
  507. */
  508. int suspended;
  509. /**
  510. * Flag if the hardware appears to be wedged.
  511. *
  512. * This is set when attempts to idle the device timeout.
  513. * It prevents command submission from occuring and makes
  514. * every pending request fail
  515. */
  516. atomic_t wedged;
  517. /** Bit 6 swizzling required for X tiling */
  518. uint32_t bit_6_swizzle_x;
  519. /** Bit 6 swizzling required for Y tiling */
  520. uint32_t bit_6_swizzle_y;
  521. /* storage for physical objects */
  522. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  523. } mm;
  524. struct sdvo_device_mapping sdvo_mappings[2];
  525. /* indicate whether the LVDS_BORDER should be enabled or not */
  526. unsigned int lvds_border_bits;
  527. struct drm_crtc *plane_to_crtc_mapping[2];
  528. struct drm_crtc *pipe_to_crtc_mapping[2];
  529. wait_queue_head_t pending_flip_queue;
  530. bool flip_pending_is_done;
  531. /* Reclocking support */
  532. bool render_reclock_avail;
  533. bool lvds_downclock_avail;
  534. /* indicate whether the LVDS EDID is OK */
  535. bool lvds_edid_good;
  536. /* indicates the reduced downclock for LVDS*/
  537. int lvds_downclock;
  538. struct work_struct idle_work;
  539. struct timer_list idle_timer;
  540. bool busy;
  541. u16 orig_clock;
  542. int child_dev_num;
  543. struct child_device_config *child_dev;
  544. struct drm_connector *int_lvds_connector;
  545. bool mchbar_need_disable;
  546. u8 cur_delay;
  547. u8 min_delay;
  548. u8 max_delay;
  549. u8 fmax;
  550. u8 fstart;
  551. u64 last_count1;
  552. unsigned long last_time1;
  553. u64 last_count2;
  554. struct timespec last_time2;
  555. unsigned long gfx_power;
  556. int c_m;
  557. int r_t;
  558. u8 corr;
  559. spinlock_t *mchdev_lock;
  560. enum no_fbc_reason no_fbc_reason;
  561. struct drm_mm_node *compressed_fb;
  562. struct drm_mm_node *compressed_llb;
  563. /* list of fbdev register on this device */
  564. struct intel_fbdev *fbdev;
  565. } drm_i915_private_t;
  566. /** driver private structure attached to each drm_gem_object */
  567. struct drm_i915_gem_object {
  568. struct drm_gem_object base;
  569. /** Current space allocated to this object in the GTT, if any. */
  570. struct drm_mm_node *gtt_space;
  571. /** This object's place on the active/flushing/inactive lists */
  572. struct list_head list;
  573. /** This object's place on GPU write list */
  574. struct list_head gpu_write_list;
  575. /**
  576. * This is set if the object is on the active or flushing lists
  577. * (has pending rendering), and is not set if it's on inactive (ready
  578. * to be unbound).
  579. */
  580. unsigned int active : 1;
  581. /**
  582. * This is set if the object has been written to since last bound
  583. * to the GTT
  584. */
  585. unsigned int dirty : 1;
  586. /**
  587. * Fence register bits (if any) for this object. Will be set
  588. * as needed when mapped into the GTT.
  589. * Protected by dev->struct_mutex.
  590. *
  591. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  592. */
  593. int fence_reg : 5;
  594. /**
  595. * Used for checking the object doesn't appear more than once
  596. * in an execbuffer object list.
  597. */
  598. unsigned int in_execbuffer : 1;
  599. /**
  600. * Advice: are the backing pages purgeable?
  601. */
  602. unsigned int madv : 2;
  603. /**
  604. * Refcount for the pages array. With the current locking scheme, there
  605. * are at most two concurrent users: Binding a bo to the gtt and
  606. * pwrite/pread using physical addresses. So two bits for a maximum
  607. * of two users are enough.
  608. */
  609. unsigned int pages_refcount : 2;
  610. #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
  611. /**
  612. * Current tiling mode for the object.
  613. */
  614. unsigned int tiling_mode : 2;
  615. /** How many users have pinned this object in GTT space. The following
  616. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  617. * (via user_pin_count), execbuffer (objects are not allowed multiple
  618. * times for the same batchbuffer), and the framebuffer code. When
  619. * switching/pageflipping, the framebuffer code has at most two buffers
  620. * pinned per crtc.
  621. *
  622. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  623. * bits with absolutely no headroom. So use 4 bits. */
  624. int pin_count : 4;
  625. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  626. /** AGP memory structure for our GTT binding. */
  627. DRM_AGP_MEM *agp_mem;
  628. struct page **pages;
  629. /**
  630. * Current offset of the object in GTT space.
  631. *
  632. * This is the same as gtt_space->start
  633. */
  634. uint32_t gtt_offset;
  635. /* Which ring is refering to is this object */
  636. struct intel_ring_buffer *ring;
  637. /**
  638. * Fake offset for use by mmap(2)
  639. */
  640. uint64_t mmap_offset;
  641. /** Breadcrumb of last rendering to the buffer. */
  642. uint32_t last_rendering_seqno;
  643. /** Current tiling stride for the object, if it's tiled. */
  644. uint32_t stride;
  645. /** Record of address bit 17 of each page at last unbind. */
  646. long *bit_17;
  647. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  648. uint32_t agp_type;
  649. /**
  650. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  651. * flags which individual pages are valid.
  652. */
  653. uint8_t *page_cpu_valid;
  654. /** User space pin count and filp owning the pin */
  655. uint32_t user_pin_count;
  656. struct drm_file *pin_filp;
  657. /** for phy allocated objects */
  658. struct drm_i915_gem_phys_object *phys_obj;
  659. /**
  660. * Number of crtcs where this object is currently the fb, but
  661. * will be page flipped away on the next vblank. When it
  662. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  663. */
  664. atomic_t pending_flip;
  665. };
  666. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  667. /**
  668. * Request queue structure.
  669. *
  670. * The request queue allows us to note sequence numbers that have been emitted
  671. * and may be associated with active buffers to be retired.
  672. *
  673. * By keeping this list, we can avoid having to do questionable
  674. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  675. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  676. */
  677. struct drm_i915_gem_request {
  678. /** On Which ring this request was generated */
  679. struct intel_ring_buffer *ring;
  680. /** GEM sequence number associated with this request. */
  681. uint32_t seqno;
  682. /** Time at which this request was emitted, in jiffies. */
  683. unsigned long emitted_jiffies;
  684. /** global list entry for this request */
  685. struct list_head list;
  686. /** file_priv list entry for this request */
  687. struct list_head client_list;
  688. };
  689. struct drm_i915_file_private {
  690. struct {
  691. struct list_head request_list;
  692. } mm;
  693. };
  694. enum intel_chip_family {
  695. CHIP_I8XX = 0x01,
  696. CHIP_I9XX = 0x02,
  697. CHIP_I915 = 0x04,
  698. CHIP_I965 = 0x08,
  699. };
  700. extern struct drm_ioctl_desc i915_ioctls[];
  701. extern int i915_max_ioctl;
  702. extern unsigned int i915_fbpercrtc;
  703. extern unsigned int i915_powersave;
  704. extern unsigned int i915_lvds_downclock;
  705. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  706. extern int i915_resume(struct drm_device *dev);
  707. extern void i915_save_display(struct drm_device *dev);
  708. extern void i915_restore_display(struct drm_device *dev);
  709. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  710. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  711. /* i915_dma.c */
  712. extern void i915_kernel_lost_context(struct drm_device * dev);
  713. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  714. extern int i915_driver_unload(struct drm_device *);
  715. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  716. extern void i915_driver_lastclose(struct drm_device * dev);
  717. extern void i915_driver_preclose(struct drm_device *dev,
  718. struct drm_file *file_priv);
  719. extern void i915_driver_postclose(struct drm_device *dev,
  720. struct drm_file *file_priv);
  721. extern int i915_driver_device_is_agp(struct drm_device * dev);
  722. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  723. unsigned long arg);
  724. extern int i915_emit_box(struct drm_device *dev,
  725. struct drm_clip_rect *boxes,
  726. int i, int DR1, int DR4);
  727. extern int i965_reset(struct drm_device *dev, u8 flags);
  728. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  729. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  730. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  731. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  732. /* i915_irq.c */
  733. void i915_hangcheck_elapsed(unsigned long data);
  734. void i915_destroy_error_state(struct drm_device *dev);
  735. extern int i915_irq_emit(struct drm_device *dev, void *data,
  736. struct drm_file *file_priv);
  737. extern int i915_irq_wait(struct drm_device *dev, void *data,
  738. struct drm_file *file_priv);
  739. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  740. extern void i915_enable_interrupt (struct drm_device *dev);
  741. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  742. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  743. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  744. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  745. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  746. struct drm_file *file_priv);
  747. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  748. struct drm_file *file_priv);
  749. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  750. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  751. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  752. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  753. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  754. struct drm_file *file_priv);
  755. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  756. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  757. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  758. u32 mask);
  759. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  760. u32 mask);
  761. void
  762. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  763. void
  764. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  765. void intel_enable_asle (struct drm_device *dev);
  766. /* i915_mem.c */
  767. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  768. struct drm_file *file_priv);
  769. extern int i915_mem_free(struct drm_device *dev, void *data,
  770. struct drm_file *file_priv);
  771. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  772. struct drm_file *file_priv);
  773. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  774. struct drm_file *file_priv);
  775. extern void i915_mem_takedown(struct mem_block **heap);
  776. extern void i915_mem_release(struct drm_device * dev,
  777. struct drm_file *file_priv, struct mem_block *heap);
  778. /* i915_gem.c */
  779. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  780. struct drm_file *file_priv);
  781. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  782. struct drm_file *file_priv);
  783. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  784. struct drm_file *file_priv);
  785. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  786. struct drm_file *file_priv);
  787. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  788. struct drm_file *file_priv);
  789. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  790. struct drm_file *file_priv);
  791. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  792. struct drm_file *file_priv);
  793. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  794. struct drm_file *file_priv);
  795. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  796. struct drm_file *file_priv);
  797. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  798. struct drm_file *file_priv);
  799. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  800. struct drm_file *file_priv);
  801. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  802. struct drm_file *file_priv);
  803. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  804. struct drm_file *file_priv);
  805. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  806. struct drm_file *file_priv);
  807. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  808. struct drm_file *file_priv);
  809. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  810. struct drm_file *file_priv);
  811. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  812. struct drm_file *file_priv);
  813. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  814. struct drm_file *file_priv);
  815. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  816. struct drm_file *file_priv);
  817. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  818. struct drm_file *file_priv);
  819. void i915_gem_load(struct drm_device *dev);
  820. int i915_gem_init_object(struct drm_gem_object *obj);
  821. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  822. size_t size);
  823. void i915_gem_free_object(struct drm_gem_object *obj);
  824. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  825. void i915_gem_object_unpin(struct drm_gem_object *obj);
  826. int i915_gem_object_unbind(struct drm_gem_object *obj);
  827. void i915_gem_release_mmap(struct drm_gem_object *obj);
  828. void i915_gem_lastclose(struct drm_device *dev);
  829. uint32_t i915_get_gem_seqno(struct drm_device *dev,
  830. struct intel_ring_buffer *ring);
  831. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  832. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  833. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  834. void i915_gem_retire_requests(struct drm_device *dev,
  835. struct intel_ring_buffer *ring);
  836. void i915_gem_retire_work_handler(struct work_struct *work);
  837. void i915_gem_clflush_object(struct drm_gem_object *obj);
  838. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  839. uint32_t read_domains,
  840. uint32_t write_domain);
  841. int i915_gem_init_ringbuffer(struct drm_device *dev);
  842. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  843. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  844. unsigned long end);
  845. int i915_gem_idle(struct drm_device *dev);
  846. uint32_t i915_add_request(struct drm_device *dev,
  847. struct drm_file *file_priv,
  848. uint32_t flush_domains,
  849. struct intel_ring_buffer *ring);
  850. int i915_do_wait_request(struct drm_device *dev,
  851. uint32_t seqno, int interruptible,
  852. struct intel_ring_buffer *ring);
  853. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  854. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  855. int write);
  856. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
  857. int i915_gem_attach_phys_object(struct drm_device *dev,
  858. struct drm_gem_object *obj, int id);
  859. void i915_gem_detach_phys_object(struct drm_device *dev,
  860. struct drm_gem_object *obj);
  861. void i915_gem_free_all_phys_object(struct drm_device *dev);
  862. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  863. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  864. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  865. void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
  866. void i915_gem_shrinker_init(void);
  867. void i915_gem_shrinker_exit(void);
  868. /* i915_gem_tiling.c */
  869. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  870. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  871. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  872. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  873. int tiling_mode);
  874. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  875. int tiling_mode);
  876. /* i915_gem_debug.c */
  877. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  878. const char *where, uint32_t mark);
  879. #if WATCH_INACTIVE
  880. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  881. #else
  882. #define i915_verify_inactive(dev, file, line)
  883. #endif
  884. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  885. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  886. const char *where, uint32_t mark);
  887. void i915_dump_lru(struct drm_device *dev, const char *where);
  888. /* i915_debugfs.c */
  889. int i915_debugfs_init(struct drm_minor *minor);
  890. void i915_debugfs_cleanup(struct drm_minor *minor);
  891. /* i915_suspend.c */
  892. extern int i915_save_state(struct drm_device *dev);
  893. extern int i915_restore_state(struct drm_device *dev);
  894. /* i915_suspend.c */
  895. extern int i915_save_state(struct drm_device *dev);
  896. extern int i915_restore_state(struct drm_device *dev);
  897. #ifdef CONFIG_ACPI
  898. /* i915_opregion.c */
  899. extern int intel_opregion_init(struct drm_device *dev, int resume);
  900. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  901. extern void opregion_asle_intr(struct drm_device *dev);
  902. extern void ironlake_opregion_gse_intr(struct drm_device *dev);
  903. extern void opregion_enable_asle(struct drm_device *dev);
  904. #else
  905. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  906. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  907. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  908. static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
  909. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  910. #endif
  911. /* modesetting */
  912. extern void intel_modeset_init(struct drm_device *dev);
  913. extern void intel_modeset_cleanup(struct drm_device *dev);
  914. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  915. extern void i8xx_disable_fbc(struct drm_device *dev);
  916. extern void g4x_disable_fbc(struct drm_device *dev);
  917. extern void intel_disable_fbc(struct drm_device *dev);
  918. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  919. extern bool intel_fbc_enabled(struct drm_device *dev);
  920. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  921. extern void intel_detect_pch (struct drm_device *dev);
  922. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  923. /**
  924. * Lock test for when it's just for synchronization of ring access.
  925. *
  926. * In that case, we don't need to do it when GEM is initialized as nobody else
  927. * has access to the ring.
  928. */
  929. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  930. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  931. == NULL) \
  932. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  933. } while (0)
  934. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  935. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  936. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  937. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  938. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  939. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  940. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  941. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  942. #define POSTING_READ(reg) (void)I915_READ(reg)
  943. #define POSTING_READ16(reg) (void)I915_READ16(reg)
  944. #define I915_VERBOSE 0
  945. #define BEGIN_LP_RING(n) do { \
  946. drm_i915_private_t *dev_priv = dev->dev_private; \
  947. if (I915_VERBOSE) \
  948. DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
  949. intel_ring_begin(dev, &dev_priv->render_ring, (n)); \
  950. } while (0)
  951. #define OUT_RING(x) do { \
  952. drm_i915_private_t *dev_priv = dev->dev_private; \
  953. if (I915_VERBOSE) \
  954. DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
  955. intel_ring_emit(dev, &dev_priv->render_ring, x); \
  956. } while (0)
  957. #define ADVANCE_LP_RING() do { \
  958. drm_i915_private_t *dev_priv = dev->dev_private; \
  959. if (I915_VERBOSE) \
  960. DRM_DEBUG("ADVANCE_LP_RING %x\n", \
  961. dev_priv->render_ring.tail); \
  962. intel_ring_advance(dev, &dev_priv->render_ring); \
  963. } while(0)
  964. /**
  965. * Reads a dword out of the status page, which is written to from the command
  966. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  967. * MI_STORE_DATA_IMM.
  968. *
  969. * The following dwords have a reserved meaning:
  970. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  971. * 0x04: ring 0 head pointer
  972. * 0x05: ring 1 head pointer (915-class)
  973. * 0x06: ring 2 head pointer (915-class)
  974. * 0x10-0x1b: Context status DWords (GM45)
  975. * 0x1f: Last written status offset. (GM45)
  976. *
  977. * The area from dword 0x20 to 0x3ff is available for driver usage.
  978. */
  979. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  980. (dev_priv->render_ring.status_page.page_addr))[reg])
  981. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  982. #define I915_GEM_HWS_INDEX 0x20
  983. #define I915_BREADCRUMB_INDEX 0x21
  984. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  985. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  986. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  987. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  988. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  989. #define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
  990. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  991. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  992. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  993. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  994. #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
  995. #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
  996. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  997. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  998. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  999. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1000. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1001. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1002. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1003. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1004. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  1005. #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
  1006. #define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
  1007. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1008. #define IS_GEN3(dev) (IS_I915G(dev) || \
  1009. IS_I915GM(dev) || \
  1010. IS_I945G(dev) || \
  1011. IS_I945GM(dev) || \
  1012. IS_G33(dev) || \
  1013. IS_PINEVIEW(dev))
  1014. #define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
  1015. (dev)->pci_device == 0x2982 || \
  1016. (dev)->pci_device == 0x2992 || \
  1017. (dev)->pci_device == 0x29A2 || \
  1018. (dev)->pci_device == 0x2A02 || \
  1019. (dev)->pci_device == 0x2A12 || \
  1020. (dev)->pci_device == 0x2E02 || \
  1021. (dev)->pci_device == 0x2E12 || \
  1022. (dev)->pci_device == 0x2E22 || \
  1023. (dev)->pci_device == 0x2E32 || \
  1024. (dev)->pci_device == 0x2A42 || \
  1025. (dev)->pci_device == 0x2E42)
  1026. #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
  1027. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1028. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1029. * rows, which changed the alignment requirements and fence programming.
  1030. */
  1031. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  1032. IS_I915GM(dev)))
  1033. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  1034. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1035. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1036. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1037. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  1038. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
  1039. !IS_GEN6(dev))
  1040. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1041. /* dsparb controlled by hw only */
  1042. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1043. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  1044. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1045. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1046. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1047. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1048. IS_GEN6(dev))
  1049. #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
  1050. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1051. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1052. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1053. #endif