setup.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * Toshiba rbtx4927 specific setup
  3. *
  4. * Author: MontaVista Software, Inc.
  5. * source@mvista.com
  6. *
  7. * Copyright 2001-2002 MontaVista Software Inc.
  8. *
  9. * Copyright (C) 1996, 97, 2001, 04 Ralf Baechle (ralf@linux-mips.org)
  10. * Copyright (C) 2000 RidgeRun, Inc.
  11. * Author: RidgeRun, Inc.
  12. * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
  13. *
  14. * Copyright 2001 MontaVista Software Inc.
  15. * Author: jsun@mvista.com or jsun@junsun.net
  16. *
  17. * Copyright 2002 MontaVista Software Inc.
  18. * Author: Michael Pruznick, michael_pruznick@mvista.com
  19. *
  20. * Copyright (C) 2000-2001 Toshiba Corporation
  21. *
  22. * Copyright (C) 2004 MontaVista Software Inc.
  23. * Author: Manish Lachwani, mlachwani@mvista.com
  24. *
  25. * This program is free software; you can redistribute it and/or modify it
  26. * under the terms of the GNU General Public License as published by the
  27. * Free Software Foundation; either version 2 of the License, or (at your
  28. * option) any later version.
  29. *
  30. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  31. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  32. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  33. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  34. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  35. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  36. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  37. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  38. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  39. * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. * You should have received a copy of the GNU General Public License along
  42. * with this program; if not, write to the Free Software Foundation, Inc.,
  43. * 675 Mass Ave, Cambridge, MA 02139, USA.
  44. */
  45. #include <linux/init.h>
  46. #include <linux/kernel.h>
  47. #include <linux/types.h>
  48. #include <linux/ioport.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/pm.h>
  51. #include <linux/platform_device.h>
  52. #include <linux/delay.h>
  53. #include <asm/bootinfo.h>
  54. #include <asm/io.h>
  55. #include <asm/processor.h>
  56. #include <asm/reboot.h>
  57. #include <asm/time.h>
  58. #include <asm/txx9tmr.h>
  59. #include <asm/txx9/generic.h>
  60. #include <asm/txx9/pci.h>
  61. #include <asm/txx9/rbtx4927.h>
  62. #include <asm/txx9/tx4938.h> /* for TX4937 */
  63. #ifdef CONFIG_SERIAL_TXX9
  64. #include <linux/serial_core.h>
  65. #endif
  66. /* These functions are used for rebooting or halting the machine*/
  67. extern void toshiba_rbtx4927_restart(char *command);
  68. extern void toshiba_rbtx4927_halt(void);
  69. extern void toshiba_rbtx4927_power_off(void);
  70. extern void toshiba_rbtx4927_irq_setup(void);
  71. char *prom_getcmdline(void);
  72. static int tx4927_ccfg_toeon = 1;
  73. #ifdef CONFIG_PCI
  74. static void __init tx4927_pci_setup(void)
  75. {
  76. int extarb = !(__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB);
  77. struct pci_controller *c = &txx9_primary_pcic;
  78. register_pci_controller(c);
  79. if (__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCI66)
  80. txx9_pci_option =
  81. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  82. TXX9_PCI_OPT_CLK_66; /* already configured */
  83. /* Reset PCI Bus */
  84. writeb(1, rbtx4927_pcireset_addr);
  85. /* Reset PCIC */
  86. txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  87. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  88. TXX9_PCI_OPT_CLK_66)
  89. tx4927_pciclk66_setup();
  90. mdelay(10);
  91. /* clear PCIC reset */
  92. txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  93. writeb(0, rbtx4927_pcireset_addr);
  94. iob();
  95. tx4927_report_pciclk();
  96. tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
  97. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  98. TXX9_PCI_OPT_CLK_AUTO &&
  99. txx9_pci66_check(c, 0, 0)) {
  100. /* Reset PCI Bus */
  101. writeb(1, rbtx4927_pcireset_addr);
  102. /* Reset PCIC */
  103. txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  104. tx4927_pciclk66_setup();
  105. mdelay(10);
  106. /* clear PCIC reset */
  107. txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  108. writeb(0, rbtx4927_pcireset_addr);
  109. iob();
  110. /* Reinitialize PCIC */
  111. tx4927_report_pciclk();
  112. tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
  113. }
  114. }
  115. static void __init tx4937_pci_setup(void)
  116. {
  117. int extarb = !(__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB);
  118. struct pci_controller *c = &txx9_primary_pcic;
  119. register_pci_controller(c);
  120. if (__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCI66)
  121. txx9_pci_option =
  122. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  123. TXX9_PCI_OPT_CLK_66; /* already configured */
  124. /* Reset PCI Bus */
  125. writeb(1, rbtx4927_pcireset_addr);
  126. /* Reset PCIC */
  127. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  128. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  129. TXX9_PCI_OPT_CLK_66)
  130. tx4938_pciclk66_setup();
  131. mdelay(10);
  132. /* clear PCIC reset */
  133. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  134. writeb(0, rbtx4927_pcireset_addr);
  135. iob();
  136. tx4938_report_pciclk();
  137. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  138. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  139. TXX9_PCI_OPT_CLK_AUTO &&
  140. txx9_pci66_check(c, 0, 0)) {
  141. /* Reset PCI Bus */
  142. writeb(1, rbtx4927_pcireset_addr);
  143. /* Reset PCIC */
  144. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  145. tx4938_pciclk66_setup();
  146. mdelay(10);
  147. /* clear PCIC reset */
  148. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  149. writeb(0, rbtx4927_pcireset_addr);
  150. iob();
  151. /* Reinitialize PCIC */
  152. tx4938_report_pciclk();
  153. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  154. }
  155. }
  156. static void __init rbtx4927_arch_init(void)
  157. {
  158. tx4927_pci_setup();
  159. }
  160. static void __init rbtx4937_arch_init(void)
  161. {
  162. tx4937_pci_setup();
  163. }
  164. #else
  165. #define rbtx4927_arch_init NULL
  166. #define rbtx4937_arch_init NULL
  167. #endif /* CONFIG_PCI */
  168. static void __noreturn wait_forever(void)
  169. {
  170. while (1)
  171. if (cpu_wait)
  172. (*cpu_wait)();
  173. }
  174. void toshiba_rbtx4927_restart(char *command)
  175. {
  176. printk(KERN_NOTICE "System Rebooting...\n");
  177. /* enable the s/w reset register */
  178. writeb(RBTX4927_SW_RESET_ENABLE_SET, RBTX4927_SW_RESET_ENABLE);
  179. /* wait for enable to be seen */
  180. while ((readb(RBTX4927_SW_RESET_ENABLE) &
  181. RBTX4927_SW_RESET_ENABLE_SET) == 0x00);
  182. /* do a s/w reset */
  183. writeb(RBTX4927_SW_RESET_DO_SET, RBTX4927_SW_RESET_DO);
  184. /* do something passive while waiting for reset */
  185. local_irq_disable();
  186. wait_forever();
  187. /* no return */
  188. }
  189. void toshiba_rbtx4927_halt(void)
  190. {
  191. printk(KERN_NOTICE "System Halted\n");
  192. local_irq_disable();
  193. wait_forever();
  194. /* no return */
  195. }
  196. void toshiba_rbtx4927_power_off(void)
  197. {
  198. toshiba_rbtx4927_halt();
  199. /* no return */
  200. }
  201. static void __init rbtx4927_mem_setup(void)
  202. {
  203. int i;
  204. u32 cp0_config;
  205. char *argptr;
  206. /* f/w leaves this on at startup */
  207. clear_c0_status(ST0_ERL);
  208. /* enable caches -- HCP5 does this, pmon does not */
  209. cp0_config = read_c0_config();
  210. cp0_config = cp0_config & ~(TX49_CONF_IC | TX49_CONF_DC);
  211. write_c0_config(cp0_config);
  212. ioport_resource.end = 0xffffffff;
  213. iomem_resource.end = 0xffffffff;
  214. _machine_restart = toshiba_rbtx4927_restart;
  215. _machine_halt = toshiba_rbtx4927_halt;
  216. pm_power_off = toshiba_rbtx4927_power_off;
  217. for (i = 0; i < TX4927_NR_TMR; i++)
  218. txx9_tmr_init(TX4927_TMR_REG(0) & 0xfffffffffULL);
  219. #ifdef CONFIG_PCI
  220. txx9_alloc_pci_controller(&txx9_primary_pcic,
  221. RBTX4927_PCIMEM, RBTX4927_PCIMEM_SIZE,
  222. RBTX4927_PCIIO, RBTX4927_PCIIO_SIZE);
  223. #else
  224. set_io_port_base(KSEG1 + RBTX4927_ISA_IO_OFFSET);
  225. #endif
  226. /* CCFG */
  227. /* do reset on watchdog */
  228. tx4927_ccfg_set(TX4927_CCFG_WR);
  229. /* enable Timeout BusError */
  230. if (tx4927_ccfg_toeon)
  231. tx4927_ccfg_set(TX4927_CCFG_TOE);
  232. #ifdef CONFIG_SERIAL_TXX9
  233. {
  234. extern int early_serial_txx9_setup(struct uart_port *port);
  235. struct uart_port req;
  236. for(i = 0; i < 2; i++) {
  237. memset(&req, 0, sizeof(req));
  238. req.line = i;
  239. req.iotype = UPIO_MEM;
  240. req.membase = (char *)(0xff1ff300 + i * 0x100);
  241. req.mapbase = 0xff1ff300 + i * 0x100;
  242. req.irq = TXX9_IRQ_BASE + TX4927_IR_SIO(i);
  243. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  244. req.uartclk = 50000000;
  245. early_serial_txx9_setup(&req);
  246. }
  247. }
  248. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  249. argptr = prom_getcmdline();
  250. if (strstr(argptr, "console=") == NULL) {
  251. strcat(argptr, " console=ttyS0,38400");
  252. }
  253. #endif
  254. #endif
  255. #ifdef CONFIG_ROOT_NFS
  256. argptr = prom_getcmdline();
  257. if (strstr(argptr, "root=") == NULL) {
  258. strcat(argptr, " root=/dev/nfs rw");
  259. }
  260. #endif
  261. #ifdef CONFIG_IP_PNP
  262. argptr = prom_getcmdline();
  263. if (strstr(argptr, "ip=") == NULL) {
  264. strcat(argptr, " ip=any");
  265. }
  266. #endif
  267. }
  268. static void __init rbtx4927_time_init(void)
  269. {
  270. /*
  271. * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
  272. *
  273. * For TX4927:
  274. * PCIDIVMODE[12:11]'s initial value is given by S9[4:3] (ON:0, OFF:1).
  275. * CPU 166MHz: PCI 66MHz : PCIDIVMODE: 00 (1/2.5)
  276. * CPU 200MHz: PCI 66MHz : PCIDIVMODE: 01 (1/3)
  277. * CPU 166MHz: PCI 33MHz : PCIDIVMODE: 10 (1/5)
  278. * CPU 200MHz: PCI 33MHz : PCIDIVMODE: 11 (1/6)
  279. * i.e. S9[3]: ON (83MHz), OFF (100MHz)
  280. *
  281. * For TX4937:
  282. * PCIDIVMODE[12:11]'s initial value is given by S1[5:4] (ON:0, OFF:1)
  283. * PCIDIVMODE[10] is 0.
  284. * CPU 266MHz: PCI 33MHz : PCIDIVMODE: 000 (1/8)
  285. * CPU 266MHz: PCI 66MHz : PCIDIVMODE: 001 (1/4)
  286. * CPU 300MHz: PCI 33MHz : PCIDIVMODE: 010 (1/9)
  287. * CPU 300MHz: PCI 66MHz : PCIDIVMODE: 011 (1/4.5)
  288. * CPU 333MHz: PCI 33MHz : PCIDIVMODE: 100 (1/10)
  289. * CPU 333MHz: PCI 66MHz : PCIDIVMODE: 101 (1/5)
  290. */
  291. if (mips_machtype == MACH_TOSHIBA_RBTX4937)
  292. switch ((unsigned long)__raw_readq(&tx4938_ccfgptr->ccfg) &
  293. TX4938_CCFG_PCIDIVMODE_MASK) {
  294. case TX4938_CCFG_PCIDIVMODE_8:
  295. case TX4938_CCFG_PCIDIVMODE_4:
  296. txx9_cpu_clock = 266666666; /* 266MHz */
  297. break;
  298. case TX4938_CCFG_PCIDIVMODE_9:
  299. case TX4938_CCFG_PCIDIVMODE_4_5:
  300. txx9_cpu_clock = 300000000; /* 300MHz */
  301. break;
  302. default:
  303. txx9_cpu_clock = 333333333; /* 333MHz */
  304. }
  305. else
  306. switch ((unsigned long)__raw_readq(&tx4927_ccfgptr->ccfg) &
  307. TX4927_CCFG_PCIDIVMODE_MASK) {
  308. case TX4927_CCFG_PCIDIVMODE_2_5:
  309. case TX4927_CCFG_PCIDIVMODE_5:
  310. txx9_cpu_clock = 166666666; /* 166MHz */
  311. break;
  312. default:
  313. txx9_cpu_clock = 200000000; /* 200MHz */
  314. }
  315. /* change default value to udelay/mdelay take reasonable time */
  316. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  317. mips_hpt_frequency = txx9_cpu_clock / 2;
  318. if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS)
  319. txx9_clockevent_init(TX4927_TMR_REG(0) & 0xfffffffffULL,
  320. TXX9_IRQ_BASE + 17,
  321. 50000000);
  322. }
  323. static int __init toshiba_rbtx4927_rtc_init(void)
  324. {
  325. static struct resource __initdata res = {
  326. .start = 0x1c010000,
  327. .end = 0x1c010000 + 0x800 - 1,
  328. .flags = IORESOURCE_MEM,
  329. };
  330. struct platform_device *dev =
  331. platform_device_register_simple("rtc-ds1742", -1, &res, 1);
  332. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  333. }
  334. static int __init rbtx4927_ne_init(void)
  335. {
  336. static struct resource __initdata res[] = {
  337. {
  338. .start = RBTX4927_RTL_8019_BASE,
  339. .end = RBTX4927_RTL_8019_BASE + 0x20 - 1,
  340. .flags = IORESOURCE_IO,
  341. }, {
  342. .start = RBTX4927_RTL_8019_IRQ,
  343. .flags = IORESOURCE_IRQ,
  344. }
  345. };
  346. struct platform_device *dev =
  347. platform_device_register_simple("ne", -1,
  348. res, ARRAY_SIZE(res));
  349. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  350. }
  351. /* Watchdog support */
  352. static int __init txx9_wdt_init(unsigned long base)
  353. {
  354. struct resource res = {
  355. .start = base,
  356. .end = base + 0x100 - 1,
  357. .flags = IORESOURCE_MEM,
  358. };
  359. struct platform_device *dev =
  360. platform_device_register_simple("txx9wdt", -1, &res, 1);
  361. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  362. }
  363. static int __init rbtx4927_wdt_init(void)
  364. {
  365. return txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL);
  366. }
  367. static void __init rbtx4927_device_init(void)
  368. {
  369. toshiba_rbtx4927_rtc_init();
  370. rbtx4927_ne_init();
  371. rbtx4927_wdt_init();
  372. }
  373. struct txx9_board_vec rbtx4927_vec __initdata = {
  374. .type = MACH_TOSHIBA_RBTX4927,
  375. .system = "Toshiba RBTX4927",
  376. .prom_init = rbtx4927_prom_init,
  377. .mem_setup = rbtx4927_mem_setup,
  378. .irq_setup = rbtx4927_irq_setup,
  379. .time_init = rbtx4927_time_init,
  380. .device_init = rbtx4927_device_init,
  381. .arch_init = rbtx4927_arch_init,
  382. #ifdef CONFIG_PCI
  383. .pci_map_irq = rbtx4927_pci_map_irq,
  384. #endif
  385. };
  386. struct txx9_board_vec rbtx4937_vec __initdata = {
  387. .type = MACH_TOSHIBA_RBTX4937,
  388. .system = "Toshiba RBTX4937",
  389. .prom_init = rbtx4927_prom_init,
  390. .mem_setup = rbtx4927_mem_setup,
  391. .irq_setup = rbtx4927_irq_setup,
  392. .time_init = rbtx4927_time_init,
  393. .device_init = rbtx4927_device_init,
  394. .arch_init = rbtx4937_arch_init,
  395. #ifdef CONFIG_PCI
  396. .pci_map_irq = rbtx4927_pci_map_irq,
  397. #endif
  398. };