i915_drv.h 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include <uapi/drm/i915_drm.h>
  32. #include "i915_reg.h"
  33. #include "intel_bios.h"
  34. #include "intel_ringbuffer.h"
  35. #include <linux/io-mapping.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include <drm/intel-gtt.h>
  39. #include <linux/backlight.h>
  40. #include <linux/intel-iommu.h>
  41. #include <linux/kref.h>
  42. #include <linux/pm_qos.h>
  43. /* General customization:
  44. */
  45. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  46. #define DRIVER_NAME "i915"
  47. #define DRIVER_DESC "Intel Graphics"
  48. #define DRIVER_DATE "20080730"
  49. enum pipe {
  50. PIPE_A = 0,
  51. PIPE_B,
  52. PIPE_C,
  53. I915_MAX_PIPES
  54. };
  55. #define pipe_name(p) ((p) + 'A')
  56. enum transcoder {
  57. TRANSCODER_A = 0,
  58. TRANSCODER_B,
  59. TRANSCODER_C,
  60. TRANSCODER_EDP = 0xF,
  61. };
  62. #define transcoder_name(t) ((t) + 'A')
  63. enum plane {
  64. PLANE_A = 0,
  65. PLANE_B,
  66. PLANE_C,
  67. };
  68. #define plane_name(p) ((p) + 'A')
  69. #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
  70. enum port {
  71. PORT_A = 0,
  72. PORT_B,
  73. PORT_C,
  74. PORT_D,
  75. PORT_E,
  76. I915_MAX_PORTS
  77. };
  78. #define port_name(p) ((p) + 'A')
  79. enum intel_display_power_domain {
  80. POWER_DOMAIN_PIPE_A,
  81. POWER_DOMAIN_PIPE_B,
  82. POWER_DOMAIN_PIPE_C,
  83. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  84. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  85. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  86. POWER_DOMAIN_TRANSCODER_A,
  87. POWER_DOMAIN_TRANSCODER_B,
  88. POWER_DOMAIN_TRANSCODER_C,
  89. POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
  90. };
  91. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  92. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  93. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  94. #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
  95. enum hpd_pin {
  96. HPD_NONE = 0,
  97. HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
  98. HPD_TV = HPD_NONE, /* TV is known to be unreliable */
  99. HPD_CRT,
  100. HPD_SDVO_B,
  101. HPD_SDVO_C,
  102. HPD_PORT_B,
  103. HPD_PORT_C,
  104. HPD_PORT_D,
  105. HPD_NUM_PINS
  106. };
  107. #define I915_GEM_GPU_DOMAINS \
  108. (I915_GEM_DOMAIN_RENDER | \
  109. I915_GEM_DOMAIN_SAMPLER | \
  110. I915_GEM_DOMAIN_COMMAND | \
  111. I915_GEM_DOMAIN_INSTRUCTION | \
  112. I915_GEM_DOMAIN_VERTEX)
  113. #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
  114. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  115. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  116. if ((intel_encoder)->base.crtc == (__crtc))
  117. struct intel_pch_pll {
  118. int refcount; /* count of number of CRTCs sharing this PLL */
  119. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  120. bool on; /* is the PLL actually active? Disabled during modeset */
  121. int pll_reg;
  122. int fp0_reg;
  123. int fp1_reg;
  124. };
  125. #define I915_NUM_PLLS 2
  126. /* Used by dp and fdi links */
  127. struct intel_link_m_n {
  128. uint32_t tu;
  129. uint32_t gmch_m;
  130. uint32_t gmch_n;
  131. uint32_t link_m;
  132. uint32_t link_n;
  133. };
  134. void intel_link_compute_m_n(int bpp, int nlanes,
  135. int pixel_clock, int link_clock,
  136. struct intel_link_m_n *m_n);
  137. struct intel_ddi_plls {
  138. int spll_refcount;
  139. int wrpll1_refcount;
  140. int wrpll2_refcount;
  141. };
  142. /* Interface history:
  143. *
  144. * 1.1: Original.
  145. * 1.2: Add Power Management
  146. * 1.3: Add vblank support
  147. * 1.4: Fix cmdbuffer path, add heap destroy
  148. * 1.5: Add vblank pipe configuration
  149. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  150. * - Support vertical blank on secondary display pipe
  151. */
  152. #define DRIVER_MAJOR 1
  153. #define DRIVER_MINOR 6
  154. #define DRIVER_PATCHLEVEL 0
  155. #define WATCH_COHERENCY 0
  156. #define WATCH_LISTS 0
  157. #define WATCH_GTT 0
  158. #define I915_GEM_PHYS_CURSOR_0 1
  159. #define I915_GEM_PHYS_CURSOR_1 2
  160. #define I915_GEM_PHYS_OVERLAY_REGS 3
  161. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  162. struct drm_i915_gem_phys_object {
  163. int id;
  164. struct page **page_list;
  165. drm_dma_handle_t *handle;
  166. struct drm_i915_gem_object *cur_obj;
  167. };
  168. struct opregion_header;
  169. struct opregion_acpi;
  170. struct opregion_swsci;
  171. struct opregion_asle;
  172. struct drm_i915_private;
  173. struct intel_opregion {
  174. struct opregion_header __iomem *header;
  175. struct opregion_acpi __iomem *acpi;
  176. struct opregion_swsci __iomem *swsci;
  177. struct opregion_asle __iomem *asle;
  178. void __iomem *vbt;
  179. u32 __iomem *lid_state;
  180. };
  181. #define OPREGION_SIZE (8*1024)
  182. struct intel_overlay;
  183. struct intel_overlay_error_state;
  184. struct drm_i915_master_private {
  185. drm_local_map_t *sarea;
  186. struct _drm_i915_sarea *sarea_priv;
  187. };
  188. #define I915_FENCE_REG_NONE -1
  189. #define I915_MAX_NUM_FENCES 32
  190. /* 32 fences + sign bit for FENCE_REG_NONE */
  191. #define I915_MAX_NUM_FENCE_BITS 6
  192. struct drm_i915_fence_reg {
  193. struct list_head lru_list;
  194. struct drm_i915_gem_object *obj;
  195. int pin_count;
  196. };
  197. struct sdvo_device_mapping {
  198. u8 initialized;
  199. u8 dvo_port;
  200. u8 slave_addr;
  201. u8 dvo_wiring;
  202. u8 i2c_pin;
  203. u8 ddc_pin;
  204. };
  205. struct intel_display_error_state;
  206. struct drm_i915_error_state {
  207. struct kref ref;
  208. u32 eir;
  209. u32 pgtbl_er;
  210. u32 ier;
  211. u32 ccid;
  212. u32 derrmr;
  213. u32 forcewake;
  214. bool waiting[I915_NUM_RINGS];
  215. u32 pipestat[I915_MAX_PIPES];
  216. u32 tail[I915_NUM_RINGS];
  217. u32 head[I915_NUM_RINGS];
  218. u32 ctl[I915_NUM_RINGS];
  219. u32 ipeir[I915_NUM_RINGS];
  220. u32 ipehr[I915_NUM_RINGS];
  221. u32 instdone[I915_NUM_RINGS];
  222. u32 acthd[I915_NUM_RINGS];
  223. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  224. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  225. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  226. /* our own tracking of ring head and tail */
  227. u32 cpu_ring_head[I915_NUM_RINGS];
  228. u32 cpu_ring_tail[I915_NUM_RINGS];
  229. u32 error; /* gen6+ */
  230. u32 err_int; /* gen7 */
  231. u32 instpm[I915_NUM_RINGS];
  232. u32 instps[I915_NUM_RINGS];
  233. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  234. u32 seqno[I915_NUM_RINGS];
  235. u64 bbaddr;
  236. u32 fault_reg[I915_NUM_RINGS];
  237. u32 done_reg;
  238. u32 faddr[I915_NUM_RINGS];
  239. u64 fence[I915_MAX_NUM_FENCES];
  240. struct timeval time;
  241. struct drm_i915_error_ring {
  242. struct drm_i915_error_object {
  243. int page_count;
  244. u32 gtt_offset;
  245. u32 *pages[0];
  246. } *ringbuffer, *batchbuffer, *ctx;
  247. struct drm_i915_error_request {
  248. long jiffies;
  249. u32 seqno;
  250. u32 tail;
  251. } *requests;
  252. int num_requests;
  253. } ring[I915_NUM_RINGS];
  254. struct drm_i915_error_buffer {
  255. u32 size;
  256. u32 name;
  257. u32 rseqno, wseqno;
  258. u32 gtt_offset;
  259. u32 read_domains;
  260. u32 write_domain;
  261. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  262. s32 pinned:2;
  263. u32 tiling:2;
  264. u32 dirty:1;
  265. u32 purgeable:1;
  266. s32 ring:4;
  267. u32 cache_level:2;
  268. } *active_bo, *pinned_bo;
  269. u32 active_bo_count, pinned_bo_count;
  270. struct intel_overlay_error_state *overlay;
  271. struct intel_display_error_state *display;
  272. };
  273. struct intel_crtc_config;
  274. struct intel_crtc;
  275. struct intel_limit;
  276. struct dpll;
  277. struct drm_i915_display_funcs {
  278. bool (*fbc_enabled)(struct drm_device *dev);
  279. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  280. void (*disable_fbc)(struct drm_device *dev);
  281. int (*get_display_clock_speed)(struct drm_device *dev);
  282. int (*get_fifo_size)(struct drm_device *dev, int plane);
  283. /**
  284. * find_dpll() - Find the best values for the PLL
  285. * @limit: limits for the PLL
  286. * @crtc: current CRTC
  287. * @target: target frequency in kHz
  288. * @refclk: reference clock frequency in kHz
  289. * @match_clock: if provided, @best_clock P divider must
  290. * match the P divider from @match_clock
  291. * used for LVDS downclocking
  292. * @best_clock: best PLL values found
  293. *
  294. * Returns true on success, false on failure.
  295. */
  296. bool (*find_dpll)(const struct intel_limit *limit,
  297. struct drm_crtc *crtc,
  298. int target, int refclk,
  299. struct dpll *match_clock,
  300. struct dpll *best_clock);
  301. void (*update_wm)(struct drm_device *dev);
  302. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  303. uint32_t sprite_width, int pixel_size,
  304. bool enable);
  305. void (*modeset_global_resources)(struct drm_device *dev);
  306. /* Returns the active state of the crtc, and if the crtc is active,
  307. * fills out the pipe-config with the hw state. */
  308. bool (*get_pipe_config)(struct intel_crtc *,
  309. struct intel_crtc_config *);
  310. int (*crtc_mode_set)(struct drm_crtc *crtc,
  311. int x, int y,
  312. struct drm_framebuffer *old_fb);
  313. void (*crtc_enable)(struct drm_crtc *crtc);
  314. void (*crtc_disable)(struct drm_crtc *crtc);
  315. void (*off)(struct drm_crtc *crtc);
  316. void (*write_eld)(struct drm_connector *connector,
  317. struct drm_crtc *crtc);
  318. void (*fdi_link_train)(struct drm_crtc *crtc);
  319. void (*init_clock_gating)(struct drm_device *dev);
  320. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  321. struct drm_framebuffer *fb,
  322. struct drm_i915_gem_object *obj);
  323. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  324. int x, int y);
  325. void (*hpd_irq_setup)(struct drm_device *dev);
  326. /* clock updates for mode set */
  327. /* cursor updates */
  328. /* render clock increase/decrease */
  329. /* display clock increase/decrease */
  330. /* pll clock increase/decrease */
  331. };
  332. struct drm_i915_gt_funcs {
  333. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  334. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  335. };
  336. #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
  337. func(is_mobile) sep \
  338. func(is_i85x) sep \
  339. func(is_i915g) sep \
  340. func(is_i945gm) sep \
  341. func(is_g33) sep \
  342. func(need_gfx_hws) sep \
  343. func(is_g4x) sep \
  344. func(is_pineview) sep \
  345. func(is_broadwater) sep \
  346. func(is_crestline) sep \
  347. func(is_ivybridge) sep \
  348. func(is_valleyview) sep \
  349. func(is_haswell) sep \
  350. func(has_force_wake) sep \
  351. func(has_fbc) sep \
  352. func(has_pipe_cxsr) sep \
  353. func(has_hotplug) sep \
  354. func(cursor_needs_physical) sep \
  355. func(has_overlay) sep \
  356. func(overlay_needs_physical) sep \
  357. func(supports_tv) sep \
  358. func(has_bsd_ring) sep \
  359. func(has_blt_ring) sep \
  360. func(has_vebox_ring) sep \
  361. func(has_llc) sep \
  362. func(has_ddi) sep \
  363. func(has_fpga_dbg)
  364. #define DEFINE_FLAG(name) u8 name:1
  365. #define SEP_SEMICOLON ;
  366. struct intel_device_info {
  367. u32 display_mmio_offset;
  368. u8 num_pipes:3;
  369. u8 gen;
  370. DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
  371. };
  372. #undef DEFINE_FLAG
  373. #undef SEP_SEMICOLON
  374. enum i915_cache_level {
  375. I915_CACHE_NONE = 0,
  376. I915_CACHE_LLC,
  377. I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
  378. };
  379. typedef uint32_t gen6_gtt_pte_t;
  380. /* The Graphics Translation Table is the way in which GEN hardware translates a
  381. * Graphics Virtual Address into a Physical Address. In addition to the normal
  382. * collateral associated with any va->pa translations GEN hardware also has a
  383. * portion of the GTT which can be mapped by the CPU and remain both coherent
  384. * and correct (in cases like swizzling). That region is referred to as GMADR in
  385. * the spec.
  386. */
  387. struct i915_gtt {
  388. unsigned long start; /* Start offset of used GTT */
  389. size_t total; /* Total size GTT can map */
  390. size_t stolen_size; /* Total size of stolen memory */
  391. unsigned long mappable_end; /* End offset that we can CPU map */
  392. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  393. phys_addr_t mappable_base; /* PA of our GMADR */
  394. /** "Graphics Stolen Memory" holds the global PTEs */
  395. void __iomem *gsm;
  396. bool do_idle_maps;
  397. dma_addr_t scratch_page_dma;
  398. struct page *scratch_page;
  399. /* global gtt ops */
  400. int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
  401. size_t *stolen, phys_addr_t *mappable_base,
  402. unsigned long *mappable_end);
  403. void (*gtt_remove)(struct drm_device *dev);
  404. void (*gtt_clear_range)(struct drm_device *dev,
  405. unsigned int first_entry,
  406. unsigned int num_entries);
  407. void (*gtt_insert_entries)(struct drm_device *dev,
  408. struct sg_table *st,
  409. unsigned int pg_start,
  410. enum i915_cache_level cache_level);
  411. gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
  412. dma_addr_t addr,
  413. enum i915_cache_level level);
  414. };
  415. #define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
  416. #define I915_PPGTT_PD_ENTRIES 512
  417. #define I915_PPGTT_PT_ENTRIES 1024
  418. struct i915_hw_ppgtt {
  419. struct drm_device *dev;
  420. unsigned num_pd_entries;
  421. struct page **pt_pages;
  422. uint32_t pd_offset;
  423. dma_addr_t *pt_dma_addr;
  424. dma_addr_t scratch_page_dma_addr;
  425. /* pte functions, mirroring the interface of the global gtt. */
  426. void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
  427. unsigned int first_entry,
  428. unsigned int num_entries);
  429. void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
  430. struct sg_table *st,
  431. unsigned int pg_start,
  432. enum i915_cache_level cache_level);
  433. gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
  434. dma_addr_t addr,
  435. enum i915_cache_level level);
  436. int (*enable)(struct drm_device *dev);
  437. void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
  438. };
  439. /* This must match up with the value previously used for execbuf2.rsvd1. */
  440. #define DEFAULT_CONTEXT_ID 0
  441. struct i915_hw_context {
  442. struct kref ref;
  443. int id;
  444. bool is_initialized;
  445. struct drm_i915_file_private *file_priv;
  446. struct intel_ring_buffer *ring;
  447. struct drm_i915_gem_object *obj;
  448. };
  449. enum no_fbc_reason {
  450. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  451. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  452. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  453. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  454. FBC_BAD_PLANE, /* fbc not supported on plane */
  455. FBC_NOT_TILED, /* buffer not tiled */
  456. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  457. FBC_MODULE_PARAM,
  458. };
  459. enum intel_pch {
  460. PCH_NONE = 0, /* No PCH present */
  461. PCH_IBX, /* Ibexpeak PCH */
  462. PCH_CPT, /* Cougarpoint PCH */
  463. PCH_LPT, /* Lynxpoint PCH */
  464. PCH_NOP,
  465. };
  466. enum intel_sbi_destination {
  467. SBI_ICLK,
  468. SBI_MPHY,
  469. };
  470. #define QUIRK_PIPEA_FORCE (1<<0)
  471. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  472. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  473. struct intel_fbdev;
  474. struct intel_fbc_work;
  475. struct intel_gmbus {
  476. struct i2c_adapter adapter;
  477. u32 force_bit;
  478. u32 reg0;
  479. u32 gpio_reg;
  480. struct i2c_algo_bit_data bit_algo;
  481. struct drm_i915_private *dev_priv;
  482. };
  483. struct i915_suspend_saved_registers {
  484. u8 saveLBB;
  485. u32 saveDSPACNTR;
  486. u32 saveDSPBCNTR;
  487. u32 saveDSPARB;
  488. u32 savePIPEACONF;
  489. u32 savePIPEBCONF;
  490. u32 savePIPEASRC;
  491. u32 savePIPEBSRC;
  492. u32 saveFPA0;
  493. u32 saveFPA1;
  494. u32 saveDPLL_A;
  495. u32 saveDPLL_A_MD;
  496. u32 saveHTOTAL_A;
  497. u32 saveHBLANK_A;
  498. u32 saveHSYNC_A;
  499. u32 saveVTOTAL_A;
  500. u32 saveVBLANK_A;
  501. u32 saveVSYNC_A;
  502. u32 saveBCLRPAT_A;
  503. u32 saveTRANSACONF;
  504. u32 saveTRANS_HTOTAL_A;
  505. u32 saveTRANS_HBLANK_A;
  506. u32 saveTRANS_HSYNC_A;
  507. u32 saveTRANS_VTOTAL_A;
  508. u32 saveTRANS_VBLANK_A;
  509. u32 saveTRANS_VSYNC_A;
  510. u32 savePIPEASTAT;
  511. u32 saveDSPASTRIDE;
  512. u32 saveDSPASIZE;
  513. u32 saveDSPAPOS;
  514. u32 saveDSPAADDR;
  515. u32 saveDSPASURF;
  516. u32 saveDSPATILEOFF;
  517. u32 savePFIT_PGM_RATIOS;
  518. u32 saveBLC_HIST_CTL;
  519. u32 saveBLC_PWM_CTL;
  520. u32 saveBLC_PWM_CTL2;
  521. u32 saveBLC_CPU_PWM_CTL;
  522. u32 saveBLC_CPU_PWM_CTL2;
  523. u32 saveFPB0;
  524. u32 saveFPB1;
  525. u32 saveDPLL_B;
  526. u32 saveDPLL_B_MD;
  527. u32 saveHTOTAL_B;
  528. u32 saveHBLANK_B;
  529. u32 saveHSYNC_B;
  530. u32 saveVTOTAL_B;
  531. u32 saveVBLANK_B;
  532. u32 saveVSYNC_B;
  533. u32 saveBCLRPAT_B;
  534. u32 saveTRANSBCONF;
  535. u32 saveTRANS_HTOTAL_B;
  536. u32 saveTRANS_HBLANK_B;
  537. u32 saveTRANS_HSYNC_B;
  538. u32 saveTRANS_VTOTAL_B;
  539. u32 saveTRANS_VBLANK_B;
  540. u32 saveTRANS_VSYNC_B;
  541. u32 savePIPEBSTAT;
  542. u32 saveDSPBSTRIDE;
  543. u32 saveDSPBSIZE;
  544. u32 saveDSPBPOS;
  545. u32 saveDSPBADDR;
  546. u32 saveDSPBSURF;
  547. u32 saveDSPBTILEOFF;
  548. u32 saveVGA0;
  549. u32 saveVGA1;
  550. u32 saveVGA_PD;
  551. u32 saveVGACNTRL;
  552. u32 saveADPA;
  553. u32 saveLVDS;
  554. u32 savePP_ON_DELAYS;
  555. u32 savePP_OFF_DELAYS;
  556. u32 saveDVOA;
  557. u32 saveDVOB;
  558. u32 saveDVOC;
  559. u32 savePP_ON;
  560. u32 savePP_OFF;
  561. u32 savePP_CONTROL;
  562. u32 savePP_DIVISOR;
  563. u32 savePFIT_CONTROL;
  564. u32 save_palette_a[256];
  565. u32 save_palette_b[256];
  566. u32 saveDPFC_CB_BASE;
  567. u32 saveFBC_CFB_BASE;
  568. u32 saveFBC_LL_BASE;
  569. u32 saveFBC_CONTROL;
  570. u32 saveFBC_CONTROL2;
  571. u32 saveIER;
  572. u32 saveIIR;
  573. u32 saveIMR;
  574. u32 saveDEIER;
  575. u32 saveDEIMR;
  576. u32 saveGTIER;
  577. u32 saveGTIMR;
  578. u32 saveFDI_RXA_IMR;
  579. u32 saveFDI_RXB_IMR;
  580. u32 saveCACHE_MODE_0;
  581. u32 saveMI_ARB_STATE;
  582. u32 saveSWF0[16];
  583. u32 saveSWF1[16];
  584. u32 saveSWF2[3];
  585. u8 saveMSR;
  586. u8 saveSR[8];
  587. u8 saveGR[25];
  588. u8 saveAR_INDEX;
  589. u8 saveAR[21];
  590. u8 saveDACMASK;
  591. u8 saveCR[37];
  592. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  593. u32 saveCURACNTR;
  594. u32 saveCURAPOS;
  595. u32 saveCURABASE;
  596. u32 saveCURBCNTR;
  597. u32 saveCURBPOS;
  598. u32 saveCURBBASE;
  599. u32 saveCURSIZE;
  600. u32 saveDP_B;
  601. u32 saveDP_C;
  602. u32 saveDP_D;
  603. u32 savePIPEA_GMCH_DATA_M;
  604. u32 savePIPEB_GMCH_DATA_M;
  605. u32 savePIPEA_GMCH_DATA_N;
  606. u32 savePIPEB_GMCH_DATA_N;
  607. u32 savePIPEA_DP_LINK_M;
  608. u32 savePIPEB_DP_LINK_M;
  609. u32 savePIPEA_DP_LINK_N;
  610. u32 savePIPEB_DP_LINK_N;
  611. u32 saveFDI_RXA_CTL;
  612. u32 saveFDI_TXA_CTL;
  613. u32 saveFDI_RXB_CTL;
  614. u32 saveFDI_TXB_CTL;
  615. u32 savePFA_CTL_1;
  616. u32 savePFB_CTL_1;
  617. u32 savePFA_WIN_SZ;
  618. u32 savePFB_WIN_SZ;
  619. u32 savePFA_WIN_POS;
  620. u32 savePFB_WIN_POS;
  621. u32 savePCH_DREF_CONTROL;
  622. u32 saveDISP_ARB_CTL;
  623. u32 savePIPEA_DATA_M1;
  624. u32 savePIPEA_DATA_N1;
  625. u32 savePIPEA_LINK_M1;
  626. u32 savePIPEA_LINK_N1;
  627. u32 savePIPEB_DATA_M1;
  628. u32 savePIPEB_DATA_N1;
  629. u32 savePIPEB_LINK_M1;
  630. u32 savePIPEB_LINK_N1;
  631. u32 saveMCHBAR_RENDER_STANDBY;
  632. u32 savePCH_PORT_HOTPLUG;
  633. };
  634. struct intel_gen6_power_mgmt {
  635. struct work_struct work;
  636. struct delayed_work vlv_work;
  637. u32 pm_iir;
  638. /* lock - irqsave spinlock that protectects the work_struct and
  639. * pm_iir. */
  640. spinlock_t lock;
  641. /* The below variables an all the rps hw state are protected by
  642. * dev->struct mutext. */
  643. u8 cur_delay;
  644. u8 min_delay;
  645. u8 max_delay;
  646. u8 rpe_delay;
  647. u8 hw_max;
  648. struct delayed_work delayed_resume_work;
  649. /*
  650. * Protects RPS/RC6 register access and PCU communication.
  651. * Must be taken after struct_mutex if nested.
  652. */
  653. struct mutex hw_lock;
  654. };
  655. /* defined intel_pm.c */
  656. extern spinlock_t mchdev_lock;
  657. struct intel_ilk_power_mgmt {
  658. u8 cur_delay;
  659. u8 min_delay;
  660. u8 max_delay;
  661. u8 fmax;
  662. u8 fstart;
  663. u64 last_count1;
  664. unsigned long last_time1;
  665. unsigned long chipset_power;
  666. u64 last_count2;
  667. struct timespec last_time2;
  668. unsigned long gfx_power;
  669. u8 corr;
  670. int c_m;
  671. int r_t;
  672. struct drm_i915_gem_object *pwrctx;
  673. struct drm_i915_gem_object *renderctx;
  674. };
  675. /* Power well structure for haswell */
  676. struct i915_power_well {
  677. struct drm_device *device;
  678. spinlock_t lock;
  679. /* power well enable/disable usage count */
  680. int count;
  681. int i915_request;
  682. };
  683. struct i915_dri1_state {
  684. unsigned allow_batchbuffer : 1;
  685. u32 __iomem *gfx_hws_cpu_addr;
  686. unsigned int cpp;
  687. int back_offset;
  688. int front_offset;
  689. int current_page;
  690. int page_flipping;
  691. uint32_t counter;
  692. };
  693. struct intel_l3_parity {
  694. u32 *remap_info;
  695. struct work_struct error_work;
  696. };
  697. struct i915_gem_mm {
  698. /** Memory allocator for GTT stolen memory */
  699. struct drm_mm stolen;
  700. /** Memory allocator for GTT */
  701. struct drm_mm gtt_space;
  702. /** List of all objects in gtt_space. Used to restore gtt
  703. * mappings on resume */
  704. struct list_head bound_list;
  705. /**
  706. * List of objects which are not bound to the GTT (thus
  707. * are idle and not used by the GPU) but still have
  708. * (presumably uncached) pages still attached.
  709. */
  710. struct list_head unbound_list;
  711. /** Usable portion of the GTT for GEM */
  712. unsigned long stolen_base; /* limited to low memory (32-bit) */
  713. int gtt_mtrr;
  714. /** PPGTT used for aliasing the PPGTT with the GTT */
  715. struct i915_hw_ppgtt *aliasing_ppgtt;
  716. struct shrinker inactive_shrinker;
  717. bool shrinker_no_lock_stealing;
  718. /**
  719. * List of objects currently involved in rendering.
  720. *
  721. * Includes buffers having the contents of their GPU caches
  722. * flushed, not necessarily primitives. last_rendering_seqno
  723. * represents when the rendering involved will be completed.
  724. *
  725. * A reference is held on the buffer while on this list.
  726. */
  727. struct list_head active_list;
  728. /**
  729. * LRU list of objects which are not in the ringbuffer and
  730. * are ready to unbind, but are still in the GTT.
  731. *
  732. * last_rendering_seqno is 0 while an object is in this list.
  733. *
  734. * A reference is not held on the buffer while on this list,
  735. * as merely being GTT-bound shouldn't prevent its being
  736. * freed, and we'll pull it off the list in the free path.
  737. */
  738. struct list_head inactive_list;
  739. /** LRU list of objects with fence regs on them. */
  740. struct list_head fence_list;
  741. /**
  742. * We leave the user IRQ off as much as possible,
  743. * but this means that requests will finish and never
  744. * be retired once the system goes idle. Set a timer to
  745. * fire periodically while the ring is running. When it
  746. * fires, go retire requests.
  747. */
  748. struct delayed_work retire_work;
  749. /**
  750. * Are we in a non-interruptible section of code like
  751. * modesetting?
  752. */
  753. bool interruptible;
  754. /**
  755. * Flag if the X Server, and thus DRM, is not currently in
  756. * control of the device.
  757. *
  758. * This is set between LeaveVT and EnterVT. It needs to be
  759. * replaced with a semaphore. It also needs to be
  760. * transitioned away from for kernel modesetting.
  761. */
  762. int suspended;
  763. /** Bit 6 swizzling required for X tiling */
  764. uint32_t bit_6_swizzle_x;
  765. /** Bit 6 swizzling required for Y tiling */
  766. uint32_t bit_6_swizzle_y;
  767. /* storage for physical objects */
  768. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  769. /* accounting, useful for userland debugging */
  770. size_t object_memory;
  771. u32 object_count;
  772. };
  773. struct drm_i915_error_state_buf {
  774. unsigned bytes;
  775. unsigned size;
  776. int err;
  777. u8 *buf;
  778. loff_t start;
  779. loff_t pos;
  780. };
  781. struct i915_gpu_error {
  782. /* For hangcheck timer */
  783. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  784. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  785. struct timer_list hangcheck_timer;
  786. /* For reset and error_state handling. */
  787. spinlock_t lock;
  788. /* Protected by the above dev->gpu_error.lock. */
  789. struct drm_i915_error_state *first_error;
  790. struct work_struct work;
  791. unsigned long last_reset;
  792. /**
  793. * State variable and reset counter controlling the reset flow
  794. *
  795. * Upper bits are for the reset counter. This counter is used by the
  796. * wait_seqno code to race-free noticed that a reset event happened and
  797. * that it needs to restart the entire ioctl (since most likely the
  798. * seqno it waited for won't ever signal anytime soon).
  799. *
  800. * This is important for lock-free wait paths, where no contended lock
  801. * naturally enforces the correct ordering between the bail-out of the
  802. * waiter and the gpu reset work code.
  803. *
  804. * Lowest bit controls the reset state machine: Set means a reset is in
  805. * progress. This state will (presuming we don't have any bugs) decay
  806. * into either unset (successful reset) or the special WEDGED value (hw
  807. * terminally sour). All waiters on the reset_queue will be woken when
  808. * that happens.
  809. */
  810. atomic_t reset_counter;
  811. /**
  812. * Special values/flags for reset_counter
  813. *
  814. * Note that the code relies on
  815. * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
  816. * being true.
  817. */
  818. #define I915_RESET_IN_PROGRESS_FLAG 1
  819. #define I915_WEDGED 0xffffffff
  820. /**
  821. * Waitqueue to signal when the reset has completed. Used by clients
  822. * that wait for dev_priv->mm.wedged to settle.
  823. */
  824. wait_queue_head_t reset_queue;
  825. /* For gpu hang simulation. */
  826. unsigned int stop_rings;
  827. };
  828. enum modeset_restore {
  829. MODESET_ON_LID_OPEN,
  830. MODESET_DONE,
  831. MODESET_SUSPENDED,
  832. };
  833. struct intel_vbt_data {
  834. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  835. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  836. /* Feature bits */
  837. unsigned int int_tv_support:1;
  838. unsigned int lvds_dither:1;
  839. unsigned int lvds_vbt:1;
  840. unsigned int int_crt_support:1;
  841. unsigned int lvds_use_ssc:1;
  842. unsigned int display_clock_mode:1;
  843. unsigned int fdi_rx_polarity_inverted:1;
  844. int lvds_ssc_freq;
  845. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  846. /* eDP */
  847. int edp_rate;
  848. int edp_lanes;
  849. int edp_preemphasis;
  850. int edp_vswing;
  851. bool edp_initialized;
  852. bool edp_support;
  853. int edp_bpp;
  854. struct edp_power_seq edp_pps;
  855. int crt_ddc_pin;
  856. int child_dev_num;
  857. struct child_device_config *child_dev;
  858. };
  859. typedef struct drm_i915_private {
  860. struct drm_device *dev;
  861. struct kmem_cache *slab;
  862. const struct intel_device_info *info;
  863. int relative_constants_mode;
  864. void __iomem *regs;
  865. struct drm_i915_gt_funcs gt;
  866. /** gt_fifo_count and the subsequent register write are synchronized
  867. * with dev->struct_mutex. */
  868. unsigned gt_fifo_count;
  869. /** forcewake_count is protected by gt_lock */
  870. unsigned forcewake_count;
  871. /** gt_lock is also taken in irq contexts. */
  872. spinlock_t gt_lock;
  873. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  874. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  875. * controller on different i2c buses. */
  876. struct mutex gmbus_mutex;
  877. /**
  878. * Base address of the gmbus and gpio block.
  879. */
  880. uint32_t gpio_mmio_base;
  881. wait_queue_head_t gmbus_wait_queue;
  882. struct pci_dev *bridge_dev;
  883. struct intel_ring_buffer ring[I915_NUM_RINGS];
  884. uint32_t last_seqno, next_seqno;
  885. drm_dma_handle_t *status_page_dmah;
  886. struct resource mch_res;
  887. atomic_t irq_received;
  888. /* protects the irq masks */
  889. spinlock_t irq_lock;
  890. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  891. struct pm_qos_request pm_qos;
  892. /* DPIO indirect register protection */
  893. struct mutex dpio_lock;
  894. /** Cached value of IMR to avoid reads in updating the bitfield */
  895. u32 irq_mask;
  896. u32 gt_irq_mask;
  897. struct work_struct hotplug_work;
  898. bool enable_hotplug_processing;
  899. struct {
  900. unsigned long hpd_last_jiffies;
  901. int hpd_cnt;
  902. enum {
  903. HPD_ENABLED = 0,
  904. HPD_DISABLED = 1,
  905. HPD_MARK_DISABLED = 2
  906. } hpd_mark;
  907. } hpd_stats[HPD_NUM_PINS];
  908. u32 hpd_event_bits;
  909. struct timer_list hotplug_reenable_timer;
  910. int num_pch_pll;
  911. int num_plane;
  912. unsigned long cfb_size;
  913. unsigned int cfb_fb;
  914. enum plane cfb_plane;
  915. int cfb_y;
  916. struct intel_fbc_work *fbc_work;
  917. struct intel_opregion opregion;
  918. struct intel_vbt_data vbt;
  919. /* overlay */
  920. struct intel_overlay *overlay;
  921. unsigned int sprite_scaling_enabled;
  922. /* backlight */
  923. struct {
  924. int level;
  925. bool enabled;
  926. spinlock_t lock; /* bl registers and the above bl fields */
  927. struct backlight_device *device;
  928. } backlight;
  929. /* LVDS info */
  930. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  931. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  932. bool no_aux_handshake;
  933. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  934. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  935. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  936. unsigned int fsb_freq, mem_freq, is_ddr3;
  937. struct workqueue_struct *wq;
  938. /* Display functions */
  939. struct drm_i915_display_funcs display;
  940. /* PCH chipset type */
  941. enum intel_pch pch_type;
  942. unsigned short pch_id;
  943. unsigned long quirks;
  944. enum modeset_restore modeset_restore;
  945. struct mutex modeset_restore_lock;
  946. struct i915_gtt gtt;
  947. struct i915_gem_mm mm;
  948. /* Kernel Modesetting */
  949. struct sdvo_device_mapping sdvo_mappings[2];
  950. struct drm_crtc *plane_to_crtc_mapping[3];
  951. struct drm_crtc *pipe_to_crtc_mapping[3];
  952. wait_queue_head_t pending_flip_queue;
  953. struct intel_pch_pll pch_plls[I915_NUM_PLLS];
  954. struct intel_ddi_plls ddi_plls;
  955. /* Reclocking support */
  956. bool render_reclock_avail;
  957. bool lvds_downclock_avail;
  958. /* indicates the reduced downclock for LVDS*/
  959. int lvds_downclock;
  960. u16 orig_clock;
  961. bool mchbar_need_disable;
  962. struct intel_l3_parity l3_parity;
  963. /* gen6+ rps state */
  964. struct intel_gen6_power_mgmt rps;
  965. /* ilk-only ips/rps state. Everything in here is protected by the global
  966. * mchdev_lock in intel_pm.c */
  967. struct intel_ilk_power_mgmt ips;
  968. /* Haswell power well */
  969. struct i915_power_well power_well;
  970. enum no_fbc_reason no_fbc_reason;
  971. struct drm_mm_node *compressed_fb;
  972. struct drm_mm_node *compressed_llb;
  973. struct i915_gpu_error gpu_error;
  974. struct drm_i915_gem_object *vlv_pctx;
  975. /* list of fbdev register on this device */
  976. struct intel_fbdev *fbdev;
  977. /*
  978. * The console may be contended at resume, but we don't
  979. * want it to block on it.
  980. */
  981. struct work_struct console_resume_work;
  982. struct drm_property *broadcast_rgb_property;
  983. struct drm_property *force_audio_property;
  984. bool hw_contexts_disabled;
  985. uint32_t hw_context_size;
  986. u32 fdi_rx_config;
  987. struct i915_suspend_saved_registers regfile;
  988. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  989. * here! */
  990. struct i915_dri1_state dri1;
  991. } drm_i915_private_t;
  992. /* Iterate over initialised rings */
  993. #define for_each_ring(ring__, dev_priv__, i__) \
  994. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  995. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  996. enum hdmi_force_audio {
  997. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  998. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  999. HDMI_AUDIO_AUTO, /* trust EDID */
  1000. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  1001. };
  1002. #define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
  1003. struct drm_i915_gem_object_ops {
  1004. /* Interface between the GEM object and its backing storage.
  1005. * get_pages() is called once prior to the use of the associated set
  1006. * of pages before to binding them into the GTT, and put_pages() is
  1007. * called after we no longer need them. As we expect there to be
  1008. * associated cost with migrating pages between the backing storage
  1009. * and making them available for the GPU (e.g. clflush), we may hold
  1010. * onto the pages after they are no longer referenced by the GPU
  1011. * in case they may be used again shortly (for example migrating the
  1012. * pages to a different memory domain within the GTT). put_pages()
  1013. * will therefore most likely be called when the object itself is
  1014. * being released or under memory pressure (where we attempt to
  1015. * reap pages for the shrinker).
  1016. */
  1017. int (*get_pages)(struct drm_i915_gem_object *);
  1018. void (*put_pages)(struct drm_i915_gem_object *);
  1019. };
  1020. struct drm_i915_gem_object {
  1021. struct drm_gem_object base;
  1022. const struct drm_i915_gem_object_ops *ops;
  1023. /** Current space allocated to this object in the GTT, if any. */
  1024. struct drm_mm_node *gtt_space;
  1025. /** Stolen memory for this object, instead of being backed by shmem. */
  1026. struct drm_mm_node *stolen;
  1027. struct list_head global_list;
  1028. /** This object's place on the active/inactive lists */
  1029. struct list_head ring_list;
  1030. struct list_head mm_list;
  1031. /** This object's place in the batchbuffer or on the eviction list */
  1032. struct list_head exec_list;
  1033. /**
  1034. * This is set if the object is on the active lists (has pending
  1035. * rendering and so a non-zero seqno), and is not set if it i s on
  1036. * inactive (ready to be unbound) list.
  1037. */
  1038. unsigned int active:1;
  1039. /**
  1040. * This is set if the object has been written to since last bound
  1041. * to the GTT
  1042. */
  1043. unsigned int dirty:1;
  1044. /**
  1045. * Fence register bits (if any) for this object. Will be set
  1046. * as needed when mapped into the GTT.
  1047. * Protected by dev->struct_mutex.
  1048. */
  1049. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  1050. /**
  1051. * Advice: are the backing pages purgeable?
  1052. */
  1053. unsigned int madv:2;
  1054. /**
  1055. * Current tiling mode for the object.
  1056. */
  1057. unsigned int tiling_mode:2;
  1058. /**
  1059. * Whether the tiling parameters for the currently associated fence
  1060. * register have changed. Note that for the purposes of tracking
  1061. * tiling changes we also treat the unfenced register, the register
  1062. * slot that the object occupies whilst it executes a fenced
  1063. * command (such as BLT on gen2/3), as a "fence".
  1064. */
  1065. unsigned int fence_dirty:1;
  1066. /** How many users have pinned this object in GTT space. The following
  1067. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  1068. * (via user_pin_count), execbuffer (objects are not allowed multiple
  1069. * times for the same batchbuffer), and the framebuffer code. When
  1070. * switching/pageflipping, the framebuffer code has at most two buffers
  1071. * pinned per crtc.
  1072. *
  1073. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  1074. * bits with absolutely no headroom. So use 4 bits. */
  1075. unsigned int pin_count:4;
  1076. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  1077. /**
  1078. * Is the object at the current location in the gtt mappable and
  1079. * fenceable? Used to avoid costly recalculations.
  1080. */
  1081. unsigned int map_and_fenceable:1;
  1082. /**
  1083. * Whether the current gtt mapping needs to be mappable (and isn't just
  1084. * mappable by accident). Track pin and fault separate for a more
  1085. * accurate mappable working set.
  1086. */
  1087. unsigned int fault_mappable:1;
  1088. unsigned int pin_mappable:1;
  1089. /*
  1090. * Is the GPU currently using a fence to access this buffer,
  1091. */
  1092. unsigned int pending_fenced_gpu_access:1;
  1093. unsigned int fenced_gpu_access:1;
  1094. unsigned int cache_level:2;
  1095. unsigned int has_aliasing_ppgtt_mapping:1;
  1096. unsigned int has_global_gtt_mapping:1;
  1097. unsigned int has_dma_mapping:1;
  1098. struct sg_table *pages;
  1099. int pages_pin_count;
  1100. /* prime dma-buf support */
  1101. void *dma_buf_vmapping;
  1102. int vmapping_count;
  1103. /**
  1104. * Used for performing relocations during execbuffer insertion.
  1105. */
  1106. struct hlist_node exec_node;
  1107. unsigned long exec_handle;
  1108. struct drm_i915_gem_exec_object2 *exec_entry;
  1109. /**
  1110. * Current offset of the object in GTT space.
  1111. *
  1112. * This is the same as gtt_space->start
  1113. */
  1114. uint32_t gtt_offset;
  1115. struct intel_ring_buffer *ring;
  1116. /** Breadcrumb of last rendering to the buffer. */
  1117. uint32_t last_read_seqno;
  1118. uint32_t last_write_seqno;
  1119. /** Breadcrumb of last fenced GPU access to the buffer. */
  1120. uint32_t last_fenced_seqno;
  1121. /** Current tiling stride for the object, if it's tiled. */
  1122. uint32_t stride;
  1123. /** Record of address bit 17 of each page at last unbind. */
  1124. unsigned long *bit_17;
  1125. /** User space pin count and filp owning the pin */
  1126. uint32_t user_pin_count;
  1127. struct drm_file *pin_filp;
  1128. /** for phy allocated objects */
  1129. struct drm_i915_gem_phys_object *phys_obj;
  1130. };
  1131. #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
  1132. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  1133. /**
  1134. * Request queue structure.
  1135. *
  1136. * The request queue allows us to note sequence numbers that have been emitted
  1137. * and may be associated with active buffers to be retired.
  1138. *
  1139. * By keeping this list, we can avoid having to do questionable
  1140. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  1141. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  1142. */
  1143. struct drm_i915_gem_request {
  1144. /** On Which ring this request was generated */
  1145. struct intel_ring_buffer *ring;
  1146. /** GEM sequence number associated with this request. */
  1147. uint32_t seqno;
  1148. /** Postion in the ringbuffer of the end of the request */
  1149. u32 tail;
  1150. /** Context related to this request */
  1151. struct i915_hw_context *ctx;
  1152. /** Time at which this request was emitted, in jiffies. */
  1153. unsigned long emitted_jiffies;
  1154. /** global list entry for this request */
  1155. struct list_head list;
  1156. struct drm_i915_file_private *file_priv;
  1157. /** file_priv list entry for this request */
  1158. struct list_head client_list;
  1159. };
  1160. struct drm_i915_file_private {
  1161. struct {
  1162. spinlock_t lock;
  1163. struct list_head request_list;
  1164. } mm;
  1165. struct idr context_idr;
  1166. };
  1167. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1168. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1169. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1170. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1171. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1172. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1173. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1174. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1175. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1176. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1177. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1178. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1179. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1180. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1181. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1182. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1183. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1184. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1185. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1186. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1187. #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
  1188. (dev)->pci_device == 0x0152 || \
  1189. (dev)->pci_device == 0x015a)
  1190. #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
  1191. (dev)->pci_device == 0x0106 || \
  1192. (dev)->pci_device == 0x010A)
  1193. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1194. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1195. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1196. #define IS_ULT(dev) (IS_HASWELL(dev) && \
  1197. ((dev)->pci_device & 0xFF00) == 0x0A00)
  1198. /*
  1199. * The genX designation typically refers to the render engine, so render
  1200. * capability related checks should use IS_GEN, while display and other checks
  1201. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1202. * chips, etc.).
  1203. */
  1204. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1205. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1206. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1207. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1208. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1209. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1210. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1211. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  1212. #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
  1213. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1214. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1215. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1216. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1217. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1218. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1219. /* Early gen2 have a totally busted CS tlb and require pinned batches. */
  1220. #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
  1221. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1222. * rows, which changed the alignment requirements and fence programming.
  1223. */
  1224. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1225. IS_I915GM(dev)))
  1226. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1227. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1228. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1229. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1230. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1231. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1232. /* dsparb controlled by hw only */
  1233. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1234. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1235. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1236. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1237. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  1238. #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
  1239. #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
  1240. #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
  1241. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1242. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1243. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1244. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1245. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1246. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1247. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1248. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1249. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1250. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1251. #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
  1252. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1253. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1254. #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1255. #define GT_FREQUENCY_MULTIPLIER 50
  1256. #include "i915_trace.h"
  1257. /**
  1258. * RC6 is a special power stage which allows the GPU to enter an very
  1259. * low-voltage mode when idle, using down to 0V while at this stage. This
  1260. * stage is entered automatically when the GPU is idle when RC6 support is
  1261. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1262. *
  1263. * There are different RC6 modes available in Intel GPU, which differentiate
  1264. * among each other with the latency required to enter and leave RC6 and
  1265. * voltage consumed by the GPU in different states.
  1266. *
  1267. * The combination of the following flags define which states GPU is allowed
  1268. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1269. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1270. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1271. * which brings the most power savings; deeper states save more power, but
  1272. * require higher latency to switch to and wake up.
  1273. */
  1274. #define INTEL_RC6_ENABLE (1<<0)
  1275. #define INTEL_RC6p_ENABLE (1<<1)
  1276. #define INTEL_RC6pp_ENABLE (1<<2)
  1277. extern struct drm_ioctl_desc i915_ioctls[];
  1278. extern int i915_max_ioctl;
  1279. extern unsigned int i915_fbpercrtc __always_unused;
  1280. extern int i915_panel_ignore_lid __read_mostly;
  1281. extern unsigned int i915_powersave __read_mostly;
  1282. extern int i915_semaphores __read_mostly;
  1283. extern unsigned int i915_lvds_downclock __read_mostly;
  1284. extern int i915_lvds_channel_mode __read_mostly;
  1285. extern int i915_panel_use_ssc __read_mostly;
  1286. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1287. extern int i915_enable_rc6 __read_mostly;
  1288. extern int i915_enable_fbc __read_mostly;
  1289. extern bool i915_enable_hangcheck __read_mostly;
  1290. extern int i915_enable_ppgtt __read_mostly;
  1291. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1292. extern int i915_disable_power_well __read_mostly;
  1293. extern int i915_enable_ips __read_mostly;
  1294. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1295. extern int i915_resume(struct drm_device *dev);
  1296. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1297. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1298. /* i915_dma.c */
  1299. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1300. extern void i915_kernel_lost_context(struct drm_device * dev);
  1301. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1302. extern int i915_driver_unload(struct drm_device *);
  1303. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1304. extern void i915_driver_lastclose(struct drm_device * dev);
  1305. extern void i915_driver_preclose(struct drm_device *dev,
  1306. struct drm_file *file_priv);
  1307. extern void i915_driver_postclose(struct drm_device *dev,
  1308. struct drm_file *file_priv);
  1309. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1310. #ifdef CONFIG_COMPAT
  1311. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1312. unsigned long arg);
  1313. #endif
  1314. extern int i915_emit_box(struct drm_device *dev,
  1315. struct drm_clip_rect *box,
  1316. int DR1, int DR4);
  1317. extern int intel_gpu_reset(struct drm_device *dev);
  1318. extern int i915_reset(struct drm_device *dev);
  1319. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1320. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1321. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1322. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1323. extern void intel_console_resume(struct work_struct *work);
  1324. /* i915_irq.c */
  1325. void i915_hangcheck_elapsed(unsigned long data);
  1326. void i915_handle_error(struct drm_device *dev, bool wedged);
  1327. extern void intel_irq_init(struct drm_device *dev);
  1328. extern void intel_hpd_init(struct drm_device *dev);
  1329. extern void intel_gt_init(struct drm_device *dev);
  1330. extern void intel_gt_reset(struct drm_device *dev);
  1331. void i915_error_state_free(struct kref *error_ref);
  1332. void
  1333. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1334. void
  1335. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1336. #ifdef CONFIG_DEBUG_FS
  1337. extern void i915_destroy_error_state(struct drm_device *dev);
  1338. #else
  1339. #define i915_destroy_error_state(x)
  1340. #endif
  1341. /* i915_gem.c */
  1342. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1343. struct drm_file *file_priv);
  1344. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1345. struct drm_file *file_priv);
  1346. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1347. struct drm_file *file_priv);
  1348. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1349. struct drm_file *file_priv);
  1350. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1351. struct drm_file *file_priv);
  1352. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1353. struct drm_file *file_priv);
  1354. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1355. struct drm_file *file_priv);
  1356. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1357. struct drm_file *file_priv);
  1358. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1359. struct drm_file *file_priv);
  1360. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1361. struct drm_file *file_priv);
  1362. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1363. struct drm_file *file_priv);
  1364. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1365. struct drm_file *file_priv);
  1366. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1367. struct drm_file *file_priv);
  1368. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1369. struct drm_file *file);
  1370. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1371. struct drm_file *file);
  1372. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1373. struct drm_file *file_priv);
  1374. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1375. struct drm_file *file_priv);
  1376. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1377. struct drm_file *file_priv);
  1378. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1379. struct drm_file *file_priv);
  1380. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1381. struct drm_file *file_priv);
  1382. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1383. struct drm_file *file_priv);
  1384. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1385. struct drm_file *file_priv);
  1386. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1387. struct drm_file *file_priv);
  1388. void i915_gem_load(struct drm_device *dev);
  1389. void *i915_gem_object_alloc(struct drm_device *dev);
  1390. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  1391. int i915_gem_init_object(struct drm_gem_object *obj);
  1392. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1393. const struct drm_i915_gem_object_ops *ops);
  1394. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1395. size_t size);
  1396. void i915_gem_free_object(struct drm_gem_object *obj);
  1397. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1398. uint32_t alignment,
  1399. bool map_and_fenceable,
  1400. bool nonblocking);
  1401. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1402. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1403. int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
  1404. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1405. void i915_gem_lastclose(struct drm_device *dev);
  1406. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1407. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1408. {
  1409. struct sg_page_iter sg_iter;
  1410. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
  1411. return sg_page_iter_page(&sg_iter);
  1412. return NULL;
  1413. }
  1414. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1415. {
  1416. BUG_ON(obj->pages == NULL);
  1417. obj->pages_pin_count++;
  1418. }
  1419. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1420. {
  1421. BUG_ON(obj->pages_pin_count == 0);
  1422. obj->pages_pin_count--;
  1423. }
  1424. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1425. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1426. struct intel_ring_buffer *to);
  1427. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1428. struct intel_ring_buffer *ring);
  1429. int i915_gem_dumb_create(struct drm_file *file_priv,
  1430. struct drm_device *dev,
  1431. struct drm_mode_create_dumb *args);
  1432. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1433. uint32_t handle, uint64_t *offset);
  1434. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1435. uint32_t handle);
  1436. /**
  1437. * Returns true if seq1 is later than seq2.
  1438. */
  1439. static inline bool
  1440. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1441. {
  1442. return (int32_t)(seq1 - seq2) >= 0;
  1443. }
  1444. int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1445. int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
  1446. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1447. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1448. static inline bool
  1449. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1450. {
  1451. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1452. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1453. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1454. return true;
  1455. } else
  1456. return false;
  1457. }
  1458. static inline void
  1459. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1460. {
  1461. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1462. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1463. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1464. }
  1465. }
  1466. void i915_gem_retire_requests(struct drm_device *dev);
  1467. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1468. int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
  1469. bool interruptible);
  1470. static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
  1471. {
  1472. return unlikely(atomic_read(&error->reset_counter)
  1473. & I915_RESET_IN_PROGRESS_FLAG);
  1474. }
  1475. static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
  1476. {
  1477. return atomic_read(&error->reset_counter) == I915_WEDGED;
  1478. }
  1479. void i915_gem_reset(struct drm_device *dev);
  1480. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1481. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1482. uint32_t read_domains,
  1483. uint32_t write_domain);
  1484. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1485. int __must_check i915_gem_init(struct drm_device *dev);
  1486. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1487. void i915_gem_l3_remap(struct drm_device *dev);
  1488. void i915_gem_init_swizzling(struct drm_device *dev);
  1489. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1490. int __must_check i915_gpu_idle(struct drm_device *dev);
  1491. int __must_check i915_gem_idle(struct drm_device *dev);
  1492. int i915_add_request(struct intel_ring_buffer *ring,
  1493. struct drm_file *file,
  1494. u32 *seqno);
  1495. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1496. uint32_t seqno);
  1497. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1498. int __must_check
  1499. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1500. bool write);
  1501. int __must_check
  1502. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1503. int __must_check
  1504. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1505. u32 alignment,
  1506. struct intel_ring_buffer *pipelined);
  1507. int i915_gem_attach_phys_object(struct drm_device *dev,
  1508. struct drm_i915_gem_object *obj,
  1509. int id,
  1510. int align);
  1511. void i915_gem_detach_phys_object(struct drm_device *dev,
  1512. struct drm_i915_gem_object *obj);
  1513. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1514. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1515. uint32_t
  1516. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
  1517. uint32_t
  1518. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  1519. int tiling_mode, bool fenced);
  1520. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1521. enum i915_cache_level cache_level);
  1522. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1523. struct dma_buf *dma_buf);
  1524. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1525. struct drm_gem_object *gem_obj, int flags);
  1526. /* i915_gem_context.c */
  1527. void i915_gem_context_init(struct drm_device *dev);
  1528. void i915_gem_context_fini(struct drm_device *dev);
  1529. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1530. int i915_switch_context(struct intel_ring_buffer *ring,
  1531. struct drm_file *file, int to_id);
  1532. void i915_gem_context_free(struct kref *ctx_ref);
  1533. static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
  1534. {
  1535. kref_get(&ctx->ref);
  1536. }
  1537. static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
  1538. {
  1539. kref_put(&ctx->ref, i915_gem_context_free);
  1540. }
  1541. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1542. struct drm_file *file);
  1543. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1544. struct drm_file *file);
  1545. /* i915_gem_gtt.c */
  1546. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1547. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1548. struct drm_i915_gem_object *obj,
  1549. enum i915_cache_level cache_level);
  1550. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1551. struct drm_i915_gem_object *obj);
  1552. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1553. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1554. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1555. enum i915_cache_level cache_level);
  1556. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1557. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1558. void i915_gem_init_global_gtt(struct drm_device *dev);
  1559. void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
  1560. unsigned long mappable_end, unsigned long end);
  1561. int i915_gem_gtt_init(struct drm_device *dev);
  1562. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1563. {
  1564. if (INTEL_INFO(dev)->gen < 6)
  1565. intel_gtt_chipset_flush();
  1566. }
  1567. /* i915_gem_evict.c */
  1568. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1569. unsigned alignment,
  1570. unsigned cache_level,
  1571. bool mappable,
  1572. bool nonblock);
  1573. int i915_gem_evict_everything(struct drm_device *dev);
  1574. /* i915_gem_stolen.c */
  1575. int i915_gem_init_stolen(struct drm_device *dev);
  1576. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1577. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1578. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1579. struct drm_i915_gem_object *
  1580. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  1581. struct drm_i915_gem_object *
  1582. i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
  1583. u32 stolen_offset,
  1584. u32 gtt_offset,
  1585. u32 size);
  1586. void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
  1587. /* i915_gem_tiling.c */
  1588. inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  1589. {
  1590. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1591. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  1592. obj->tiling_mode != I915_TILING_NONE;
  1593. }
  1594. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1595. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1596. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1597. /* i915_gem_debug.c */
  1598. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1599. const char *where, uint32_t mark);
  1600. #if WATCH_LISTS
  1601. int i915_verify_lists(struct drm_device *dev);
  1602. #else
  1603. #define i915_verify_lists(dev) 0
  1604. #endif
  1605. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1606. int handle);
  1607. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1608. const char *where, uint32_t mark);
  1609. /* i915_debugfs.c */
  1610. int i915_debugfs_init(struct drm_minor *minor);
  1611. void i915_debugfs_cleanup(struct drm_minor *minor);
  1612. __printf(2, 3)
  1613. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
  1614. /* i915_suspend.c */
  1615. extern int i915_save_state(struct drm_device *dev);
  1616. extern int i915_restore_state(struct drm_device *dev);
  1617. /* i915_ums.c */
  1618. void i915_save_display_reg(struct drm_device *dev);
  1619. void i915_restore_display_reg(struct drm_device *dev);
  1620. /* i915_sysfs.c */
  1621. void i915_setup_sysfs(struct drm_device *dev_priv);
  1622. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1623. /* intel_i2c.c */
  1624. extern int intel_setup_gmbus(struct drm_device *dev);
  1625. extern void intel_teardown_gmbus(struct drm_device *dev);
  1626. static inline bool intel_gmbus_is_port_valid(unsigned port)
  1627. {
  1628. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1629. }
  1630. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1631. struct drm_i915_private *dev_priv, unsigned port);
  1632. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1633. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1634. static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1635. {
  1636. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1637. }
  1638. extern void intel_i2c_reset(struct drm_device *dev);
  1639. /* intel_opregion.c */
  1640. extern int intel_opregion_setup(struct drm_device *dev);
  1641. #ifdef CONFIG_ACPI
  1642. extern void intel_opregion_init(struct drm_device *dev);
  1643. extern void intel_opregion_fini(struct drm_device *dev);
  1644. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1645. #else
  1646. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1647. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1648. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1649. #endif
  1650. /* intel_acpi.c */
  1651. #ifdef CONFIG_ACPI
  1652. extern void intel_register_dsm_handler(void);
  1653. extern void intel_unregister_dsm_handler(void);
  1654. #else
  1655. static inline void intel_register_dsm_handler(void) { return; }
  1656. static inline void intel_unregister_dsm_handler(void) { return; }
  1657. #endif /* CONFIG_ACPI */
  1658. /* modesetting */
  1659. extern void intel_modeset_init_hw(struct drm_device *dev);
  1660. extern void intel_modeset_suspend_hw(struct drm_device *dev);
  1661. extern void intel_modeset_init(struct drm_device *dev);
  1662. extern void intel_modeset_gem_init(struct drm_device *dev);
  1663. extern void intel_modeset_cleanup(struct drm_device *dev);
  1664. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1665. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  1666. bool force_restore);
  1667. extern void i915_redisable_vga(struct drm_device *dev);
  1668. extern bool intel_fbc_enabled(struct drm_device *dev);
  1669. extern void intel_disable_fbc(struct drm_device *dev);
  1670. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1671. extern void intel_init_pch_refclk(struct drm_device *dev);
  1672. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1673. extern void valleyview_set_rps(struct drm_device *dev, u8 val);
  1674. extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
  1675. extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
  1676. extern void intel_detect_pch(struct drm_device *dev);
  1677. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1678. extern int intel_enable_rc6(const struct drm_device *dev);
  1679. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1680. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1681. struct drm_file *file);
  1682. /* overlay */
  1683. #ifdef CONFIG_DEBUG_FS
  1684. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1685. extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
  1686. struct intel_overlay_error_state *error);
  1687. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1688. extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  1689. struct drm_device *dev,
  1690. struct intel_display_error_state *error);
  1691. #endif
  1692. /* On SNB platform, before reading ring registers forcewake bit
  1693. * must be set to prevent GT core from power down and stale values being
  1694. * returned.
  1695. */
  1696. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1697. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1698. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1699. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  1700. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  1701. /* intel_sideband.c */
  1702. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
  1703. void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
  1704. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
  1705. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
  1706. void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
  1707. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  1708. enum intel_sbi_destination destination);
  1709. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  1710. enum intel_sbi_destination destination);
  1711. int vlv_gpu_freq(int ddr_freq, int val);
  1712. int vlv_freq_opcode(int ddr_freq, int val);
  1713. #define __i915_read(x, y) \
  1714. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1715. __i915_read(8, b)
  1716. __i915_read(16, w)
  1717. __i915_read(32, l)
  1718. __i915_read(64, q)
  1719. #undef __i915_read
  1720. #define __i915_write(x, y) \
  1721. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1722. __i915_write(8, b)
  1723. __i915_write(16, w)
  1724. __i915_write(32, l)
  1725. __i915_write(64, q)
  1726. #undef __i915_write
  1727. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1728. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1729. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1730. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1731. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1732. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1733. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1734. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1735. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1736. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1737. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1738. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1739. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1740. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1741. /* "Broadcast RGB" property */
  1742. #define INTEL_BROADCAST_RGB_AUTO 0
  1743. #define INTEL_BROADCAST_RGB_FULL 1
  1744. #define INTEL_BROADCAST_RGB_LIMITED 2
  1745. static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
  1746. {
  1747. if (HAS_PCH_SPLIT(dev))
  1748. return CPU_VGACNTRL;
  1749. else if (IS_VALLEYVIEW(dev))
  1750. return VLV_VGACNTRL;
  1751. else
  1752. return VGACNTRL;
  1753. }
  1754. static inline void __user *to_user_ptr(u64 address)
  1755. {
  1756. return (void __user *)(uintptr_t)address;
  1757. }
  1758. #endif