r600.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define CAYMAN_RLC_UCODE_SIZE 1024
  50. /* Firmware Names */
  51. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  52. MODULE_FIRMWARE("radeon/R600_me.bin");
  53. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV610_me.bin");
  55. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV630_me.bin");
  57. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV620_me.bin");
  59. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV635_me.bin");
  61. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV670_me.bin");
  63. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RS780_me.bin");
  65. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RV770_me.bin");
  67. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV730_me.bin");
  69. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV710_me.bin");
  71. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  72. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  85. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  86. MODULE_FIRMWARE("radeon/PALM_me.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  92. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  93. /* r600,rv610,rv630,rv620,rv635,rv670 */
  94. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  95. void r600_gpu_init(struct radeon_device *rdev);
  96. void r600_fini(struct radeon_device *rdev);
  97. void r600_irq_disable(struct radeon_device *rdev);
  98. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  99. /* get temperature in millidegrees */
  100. int rv6xx_get_temp(struct radeon_device *rdev)
  101. {
  102. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  103. ASIC_T_SHIFT;
  104. int actual_temp = temp & 0xff;
  105. if (temp & 0x100)
  106. actual_temp -= 256;
  107. return actual_temp * 1000;
  108. }
  109. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  110. {
  111. int i;
  112. rdev->pm.dynpm_can_upclock = true;
  113. rdev->pm.dynpm_can_downclock = true;
  114. /* power state array is low to high, default is first */
  115. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  116. int min_power_state_index = 0;
  117. if (rdev->pm.num_power_states > 2)
  118. min_power_state_index = 1;
  119. switch (rdev->pm.dynpm_planned_action) {
  120. case DYNPM_ACTION_MINIMUM:
  121. rdev->pm.requested_power_state_index = min_power_state_index;
  122. rdev->pm.requested_clock_mode_index = 0;
  123. rdev->pm.dynpm_can_downclock = false;
  124. break;
  125. case DYNPM_ACTION_DOWNCLOCK:
  126. if (rdev->pm.current_power_state_index == min_power_state_index) {
  127. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  128. rdev->pm.dynpm_can_downclock = false;
  129. } else {
  130. if (rdev->pm.active_crtc_count > 1) {
  131. for (i = 0; i < rdev->pm.num_power_states; i++) {
  132. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  133. continue;
  134. else if (i >= rdev->pm.current_power_state_index) {
  135. rdev->pm.requested_power_state_index =
  136. rdev->pm.current_power_state_index;
  137. break;
  138. } else {
  139. rdev->pm.requested_power_state_index = i;
  140. break;
  141. }
  142. }
  143. } else {
  144. if (rdev->pm.current_power_state_index == 0)
  145. rdev->pm.requested_power_state_index =
  146. rdev->pm.num_power_states - 1;
  147. else
  148. rdev->pm.requested_power_state_index =
  149. rdev->pm.current_power_state_index - 1;
  150. }
  151. }
  152. rdev->pm.requested_clock_mode_index = 0;
  153. /* don't use the power state if crtcs are active and no display flag is set */
  154. if ((rdev->pm.active_crtc_count > 0) &&
  155. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  156. clock_info[rdev->pm.requested_clock_mode_index].flags &
  157. RADEON_PM_MODE_NO_DISPLAY)) {
  158. rdev->pm.requested_power_state_index++;
  159. }
  160. break;
  161. case DYNPM_ACTION_UPCLOCK:
  162. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  163. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  164. rdev->pm.dynpm_can_upclock = false;
  165. } else {
  166. if (rdev->pm.active_crtc_count > 1) {
  167. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  168. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  169. continue;
  170. else if (i <= rdev->pm.current_power_state_index) {
  171. rdev->pm.requested_power_state_index =
  172. rdev->pm.current_power_state_index;
  173. break;
  174. } else {
  175. rdev->pm.requested_power_state_index = i;
  176. break;
  177. }
  178. }
  179. } else
  180. rdev->pm.requested_power_state_index =
  181. rdev->pm.current_power_state_index + 1;
  182. }
  183. rdev->pm.requested_clock_mode_index = 0;
  184. break;
  185. case DYNPM_ACTION_DEFAULT:
  186. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  187. rdev->pm.requested_clock_mode_index = 0;
  188. rdev->pm.dynpm_can_upclock = false;
  189. break;
  190. case DYNPM_ACTION_NONE:
  191. default:
  192. DRM_ERROR("Requested mode for not defined action\n");
  193. return;
  194. }
  195. } else {
  196. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  197. /* for now just select the first power state and switch between clock modes */
  198. /* power state array is low to high, default is first (0) */
  199. if (rdev->pm.active_crtc_count > 1) {
  200. rdev->pm.requested_power_state_index = -1;
  201. /* start at 1 as we don't want the default mode */
  202. for (i = 1; i < rdev->pm.num_power_states; i++) {
  203. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  204. continue;
  205. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  206. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  207. rdev->pm.requested_power_state_index = i;
  208. break;
  209. }
  210. }
  211. /* if nothing selected, grab the default state. */
  212. if (rdev->pm.requested_power_state_index == -1)
  213. rdev->pm.requested_power_state_index = 0;
  214. } else
  215. rdev->pm.requested_power_state_index = 1;
  216. switch (rdev->pm.dynpm_planned_action) {
  217. case DYNPM_ACTION_MINIMUM:
  218. rdev->pm.requested_clock_mode_index = 0;
  219. rdev->pm.dynpm_can_downclock = false;
  220. break;
  221. case DYNPM_ACTION_DOWNCLOCK:
  222. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  223. if (rdev->pm.current_clock_mode_index == 0) {
  224. rdev->pm.requested_clock_mode_index = 0;
  225. rdev->pm.dynpm_can_downclock = false;
  226. } else
  227. rdev->pm.requested_clock_mode_index =
  228. rdev->pm.current_clock_mode_index - 1;
  229. } else {
  230. rdev->pm.requested_clock_mode_index = 0;
  231. rdev->pm.dynpm_can_downclock = false;
  232. }
  233. /* don't use the power state if crtcs are active and no display flag is set */
  234. if ((rdev->pm.active_crtc_count > 0) &&
  235. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  236. clock_info[rdev->pm.requested_clock_mode_index].flags &
  237. RADEON_PM_MODE_NO_DISPLAY)) {
  238. rdev->pm.requested_clock_mode_index++;
  239. }
  240. break;
  241. case DYNPM_ACTION_UPCLOCK:
  242. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  243. if (rdev->pm.current_clock_mode_index ==
  244. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  245. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  246. rdev->pm.dynpm_can_upclock = false;
  247. } else
  248. rdev->pm.requested_clock_mode_index =
  249. rdev->pm.current_clock_mode_index + 1;
  250. } else {
  251. rdev->pm.requested_clock_mode_index =
  252. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  253. rdev->pm.dynpm_can_upclock = false;
  254. }
  255. break;
  256. case DYNPM_ACTION_DEFAULT:
  257. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  258. rdev->pm.requested_clock_mode_index = 0;
  259. rdev->pm.dynpm_can_upclock = false;
  260. break;
  261. case DYNPM_ACTION_NONE:
  262. default:
  263. DRM_ERROR("Requested mode for not defined action\n");
  264. return;
  265. }
  266. }
  267. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  268. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  269. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. pcie_lanes);
  274. }
  275. static int r600_pm_get_type_index(struct radeon_device *rdev,
  276. enum radeon_pm_state_type ps_type,
  277. int instance)
  278. {
  279. int i;
  280. int found_instance = -1;
  281. for (i = 0; i < rdev->pm.num_power_states; i++) {
  282. if (rdev->pm.power_state[i].type == ps_type) {
  283. found_instance++;
  284. if (found_instance == instance)
  285. return i;
  286. }
  287. }
  288. /* return default if no match */
  289. return rdev->pm.default_power_state_index;
  290. }
  291. void rs780_pm_init_profile(struct radeon_device *rdev)
  292. {
  293. if (rdev->pm.num_power_states == 2) {
  294. /* default */
  295. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  296. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  299. /* low sh */
  300. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  304. /* mid sh */
  305. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  309. /* high sh */
  310. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  314. /* low mh */
  315. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  319. /* mid mh */
  320. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  324. /* high mh */
  325. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  329. } else if (rdev->pm.num_power_states == 3) {
  330. /* default */
  331. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  332. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  335. /* low sh */
  336. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  337. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  340. /* mid sh */
  341. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  342. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  345. /* high sh */
  346. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  347. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  350. /* low mh */
  351. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  352. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  355. /* mid mh */
  356. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  357. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  360. /* high mh */
  361. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  362. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  365. } else {
  366. /* default */
  367. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  368. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  371. /* low sh */
  372. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  373. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  376. /* mid sh */
  377. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  378. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  381. /* high sh */
  382. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  383. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  386. /* low mh */
  387. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  388. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  391. /* mid mh */
  392. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  393. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  396. /* high mh */
  397. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  398. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  401. }
  402. }
  403. void r600_pm_init_profile(struct radeon_device *rdev)
  404. {
  405. if (rdev->family == CHIP_R600) {
  406. /* XXX */
  407. /* default */
  408. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  409. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  412. /* low sh */
  413. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  414. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  417. /* mid sh */
  418. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  419. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  422. /* high sh */
  423. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  424. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  427. /* low mh */
  428. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  429. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  432. /* mid mh */
  433. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  437. /* high mh */
  438. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  440. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  442. } else {
  443. if (rdev->pm.num_power_states < 4) {
  444. /* default */
  445. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  446. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  447. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  449. /* low sh */
  450. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  451. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  454. /* mid sh */
  455. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  456. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  459. /* high sh */
  460. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  461. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  462. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  464. /* low mh */
  465. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  466. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  467. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  469. /* low mh */
  470. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  471. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  472. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  474. /* high mh */
  475. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  476. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  477. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  479. } else {
  480. /* default */
  481. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  482. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  485. /* low sh */
  486. if (rdev->flags & RADEON_IS_MOBILITY) {
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  488. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  489. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  490. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  491. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  493. } else {
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  495. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  496. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  497. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  498. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  499. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  500. }
  501. /* mid sh */
  502. if (rdev->flags & RADEON_IS_MOBILITY) {
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  504. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  505. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  506. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  509. } else {
  510. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  511. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  512. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  513. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  514. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  516. }
  517. /* high sh */
  518. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  519. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  520. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  521. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  522. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  523. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  524. /* low mh */
  525. if (rdev->flags & RADEON_IS_MOBILITY) {
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  527. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  528. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  529. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  530. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  531. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  532. } else {
  533. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  534. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  535. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  536. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  537. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  538. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  539. }
  540. /* mid mh */
  541. if (rdev->flags & RADEON_IS_MOBILITY) {
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  543. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  544. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  545. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  546. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  547. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  548. } else {
  549. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  550. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  551. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  552. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  553. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  554. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  555. }
  556. /* high mh */
  557. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  558. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  559. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  560. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  561. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  562. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  563. }
  564. }
  565. }
  566. void r600_pm_misc(struct radeon_device *rdev)
  567. {
  568. int req_ps_idx = rdev->pm.requested_power_state_index;
  569. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  570. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  571. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  572. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  573. /* 0xff01 is a flag rather then an actual voltage */
  574. if (voltage->voltage == 0xff01)
  575. return;
  576. if (voltage->voltage != rdev->pm.current_vddc) {
  577. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  578. rdev->pm.current_vddc = voltage->voltage;
  579. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  580. }
  581. }
  582. }
  583. bool r600_gui_idle(struct radeon_device *rdev)
  584. {
  585. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  586. return false;
  587. else
  588. return true;
  589. }
  590. /* hpd for digital panel detect/disconnect */
  591. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  592. {
  593. bool connected = false;
  594. if (ASIC_IS_DCE3(rdev)) {
  595. switch (hpd) {
  596. case RADEON_HPD_1:
  597. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  598. connected = true;
  599. break;
  600. case RADEON_HPD_2:
  601. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  602. connected = true;
  603. break;
  604. case RADEON_HPD_3:
  605. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  606. connected = true;
  607. break;
  608. case RADEON_HPD_4:
  609. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  610. connected = true;
  611. break;
  612. /* DCE 3.2 */
  613. case RADEON_HPD_5:
  614. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  615. connected = true;
  616. break;
  617. case RADEON_HPD_6:
  618. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  619. connected = true;
  620. break;
  621. default:
  622. break;
  623. }
  624. } else {
  625. switch (hpd) {
  626. case RADEON_HPD_1:
  627. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  628. connected = true;
  629. break;
  630. case RADEON_HPD_2:
  631. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  632. connected = true;
  633. break;
  634. case RADEON_HPD_3:
  635. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  636. connected = true;
  637. break;
  638. default:
  639. break;
  640. }
  641. }
  642. return connected;
  643. }
  644. void r600_hpd_set_polarity(struct radeon_device *rdev,
  645. enum radeon_hpd_id hpd)
  646. {
  647. u32 tmp;
  648. bool connected = r600_hpd_sense(rdev, hpd);
  649. if (ASIC_IS_DCE3(rdev)) {
  650. switch (hpd) {
  651. case RADEON_HPD_1:
  652. tmp = RREG32(DC_HPD1_INT_CONTROL);
  653. if (connected)
  654. tmp &= ~DC_HPDx_INT_POLARITY;
  655. else
  656. tmp |= DC_HPDx_INT_POLARITY;
  657. WREG32(DC_HPD1_INT_CONTROL, tmp);
  658. break;
  659. case RADEON_HPD_2:
  660. tmp = RREG32(DC_HPD2_INT_CONTROL);
  661. if (connected)
  662. tmp &= ~DC_HPDx_INT_POLARITY;
  663. else
  664. tmp |= DC_HPDx_INT_POLARITY;
  665. WREG32(DC_HPD2_INT_CONTROL, tmp);
  666. break;
  667. case RADEON_HPD_3:
  668. tmp = RREG32(DC_HPD3_INT_CONTROL);
  669. if (connected)
  670. tmp &= ~DC_HPDx_INT_POLARITY;
  671. else
  672. tmp |= DC_HPDx_INT_POLARITY;
  673. WREG32(DC_HPD3_INT_CONTROL, tmp);
  674. break;
  675. case RADEON_HPD_4:
  676. tmp = RREG32(DC_HPD4_INT_CONTROL);
  677. if (connected)
  678. tmp &= ~DC_HPDx_INT_POLARITY;
  679. else
  680. tmp |= DC_HPDx_INT_POLARITY;
  681. WREG32(DC_HPD4_INT_CONTROL, tmp);
  682. break;
  683. case RADEON_HPD_5:
  684. tmp = RREG32(DC_HPD5_INT_CONTROL);
  685. if (connected)
  686. tmp &= ~DC_HPDx_INT_POLARITY;
  687. else
  688. tmp |= DC_HPDx_INT_POLARITY;
  689. WREG32(DC_HPD5_INT_CONTROL, tmp);
  690. break;
  691. /* DCE 3.2 */
  692. case RADEON_HPD_6:
  693. tmp = RREG32(DC_HPD6_INT_CONTROL);
  694. if (connected)
  695. tmp &= ~DC_HPDx_INT_POLARITY;
  696. else
  697. tmp |= DC_HPDx_INT_POLARITY;
  698. WREG32(DC_HPD6_INT_CONTROL, tmp);
  699. break;
  700. default:
  701. break;
  702. }
  703. } else {
  704. switch (hpd) {
  705. case RADEON_HPD_1:
  706. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  707. if (connected)
  708. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  709. else
  710. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  711. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  712. break;
  713. case RADEON_HPD_2:
  714. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  715. if (connected)
  716. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  717. else
  718. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  719. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  720. break;
  721. case RADEON_HPD_3:
  722. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  723. if (connected)
  724. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  725. else
  726. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  727. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  728. break;
  729. default:
  730. break;
  731. }
  732. }
  733. }
  734. void r600_hpd_init(struct radeon_device *rdev)
  735. {
  736. struct drm_device *dev = rdev->ddev;
  737. struct drm_connector *connector;
  738. if (ASIC_IS_DCE3(rdev)) {
  739. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  740. if (ASIC_IS_DCE32(rdev))
  741. tmp |= DC_HPDx_EN;
  742. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  743. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  744. switch (radeon_connector->hpd.hpd) {
  745. case RADEON_HPD_1:
  746. WREG32(DC_HPD1_CONTROL, tmp);
  747. rdev->irq.hpd[0] = true;
  748. break;
  749. case RADEON_HPD_2:
  750. WREG32(DC_HPD2_CONTROL, tmp);
  751. rdev->irq.hpd[1] = true;
  752. break;
  753. case RADEON_HPD_3:
  754. WREG32(DC_HPD3_CONTROL, tmp);
  755. rdev->irq.hpd[2] = true;
  756. break;
  757. case RADEON_HPD_4:
  758. WREG32(DC_HPD4_CONTROL, tmp);
  759. rdev->irq.hpd[3] = true;
  760. break;
  761. /* DCE 3.2 */
  762. case RADEON_HPD_5:
  763. WREG32(DC_HPD5_CONTROL, tmp);
  764. rdev->irq.hpd[4] = true;
  765. break;
  766. case RADEON_HPD_6:
  767. WREG32(DC_HPD6_CONTROL, tmp);
  768. rdev->irq.hpd[5] = true;
  769. break;
  770. default:
  771. break;
  772. }
  773. }
  774. } else {
  775. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  776. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  777. switch (radeon_connector->hpd.hpd) {
  778. case RADEON_HPD_1:
  779. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  780. rdev->irq.hpd[0] = true;
  781. break;
  782. case RADEON_HPD_2:
  783. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  784. rdev->irq.hpd[1] = true;
  785. break;
  786. case RADEON_HPD_3:
  787. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  788. rdev->irq.hpd[2] = true;
  789. break;
  790. default:
  791. break;
  792. }
  793. }
  794. }
  795. if (rdev->irq.installed)
  796. r600_irq_set(rdev);
  797. }
  798. void r600_hpd_fini(struct radeon_device *rdev)
  799. {
  800. struct drm_device *dev = rdev->ddev;
  801. struct drm_connector *connector;
  802. if (ASIC_IS_DCE3(rdev)) {
  803. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  804. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  805. switch (radeon_connector->hpd.hpd) {
  806. case RADEON_HPD_1:
  807. WREG32(DC_HPD1_CONTROL, 0);
  808. rdev->irq.hpd[0] = false;
  809. break;
  810. case RADEON_HPD_2:
  811. WREG32(DC_HPD2_CONTROL, 0);
  812. rdev->irq.hpd[1] = false;
  813. break;
  814. case RADEON_HPD_3:
  815. WREG32(DC_HPD3_CONTROL, 0);
  816. rdev->irq.hpd[2] = false;
  817. break;
  818. case RADEON_HPD_4:
  819. WREG32(DC_HPD4_CONTROL, 0);
  820. rdev->irq.hpd[3] = false;
  821. break;
  822. /* DCE 3.2 */
  823. case RADEON_HPD_5:
  824. WREG32(DC_HPD5_CONTROL, 0);
  825. rdev->irq.hpd[4] = false;
  826. break;
  827. case RADEON_HPD_6:
  828. WREG32(DC_HPD6_CONTROL, 0);
  829. rdev->irq.hpd[5] = false;
  830. break;
  831. default:
  832. break;
  833. }
  834. }
  835. } else {
  836. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  837. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  838. switch (radeon_connector->hpd.hpd) {
  839. case RADEON_HPD_1:
  840. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  841. rdev->irq.hpd[0] = false;
  842. break;
  843. case RADEON_HPD_2:
  844. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  845. rdev->irq.hpd[1] = false;
  846. break;
  847. case RADEON_HPD_3:
  848. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  849. rdev->irq.hpd[2] = false;
  850. break;
  851. default:
  852. break;
  853. }
  854. }
  855. }
  856. }
  857. /*
  858. * R600 PCIE GART
  859. */
  860. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  861. {
  862. unsigned i;
  863. u32 tmp;
  864. /* flush hdp cache so updates hit vram */
  865. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  866. !(rdev->flags & RADEON_IS_AGP)) {
  867. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  868. u32 tmp;
  869. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  870. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  871. * This seems to cause problems on some AGP cards. Just use the old
  872. * method for them.
  873. */
  874. WREG32(HDP_DEBUG1, 0);
  875. tmp = readl((void __iomem *)ptr);
  876. } else
  877. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  878. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  879. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  880. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  881. for (i = 0; i < rdev->usec_timeout; i++) {
  882. /* read MC_STATUS */
  883. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  884. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  885. if (tmp == 2) {
  886. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  887. return;
  888. }
  889. if (tmp) {
  890. return;
  891. }
  892. udelay(1);
  893. }
  894. }
  895. int r600_pcie_gart_init(struct radeon_device *rdev)
  896. {
  897. int r;
  898. if (rdev->gart.table.vram.robj) {
  899. WARN(1, "R600 PCIE GART already initialized\n");
  900. return 0;
  901. }
  902. /* Initialize common gart structure */
  903. r = radeon_gart_init(rdev);
  904. if (r)
  905. return r;
  906. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  907. return radeon_gart_table_vram_alloc(rdev);
  908. }
  909. int r600_pcie_gart_enable(struct radeon_device *rdev)
  910. {
  911. u32 tmp;
  912. int r, i;
  913. if (rdev->gart.table.vram.robj == NULL) {
  914. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  915. return -EINVAL;
  916. }
  917. r = radeon_gart_table_vram_pin(rdev);
  918. if (r)
  919. return r;
  920. radeon_gart_restore(rdev);
  921. /* Setup L2 cache */
  922. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  923. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL2, 0);
  926. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  927. /* Setup TLB control */
  928. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  929. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  930. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  931. ENABLE_WAIT_L2_QUERY;
  932. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  935. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  945. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  946. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  947. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  948. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  949. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  950. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  951. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  952. (u32)(rdev->dummy_page.addr >> 12));
  953. for (i = 1; i < 7; i++)
  954. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  955. r600_pcie_gart_tlb_flush(rdev);
  956. rdev->gart.ready = true;
  957. return 0;
  958. }
  959. void r600_pcie_gart_disable(struct radeon_device *rdev)
  960. {
  961. u32 tmp;
  962. int i, r;
  963. /* Disable all tables */
  964. for (i = 0; i < 7; i++)
  965. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  966. /* Disable L2 cache */
  967. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  968. EFFECTIVE_L2_QUEUE_SIZE(7));
  969. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  970. /* Setup L1 TLB control */
  971. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  972. ENABLE_WAIT_L2_QUERY;
  973. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  981. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  983. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  986. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  987. if (rdev->gart.table.vram.robj) {
  988. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  989. if (likely(r == 0)) {
  990. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  991. radeon_bo_unpin(rdev->gart.table.vram.robj);
  992. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  993. }
  994. }
  995. }
  996. void r600_pcie_gart_fini(struct radeon_device *rdev)
  997. {
  998. radeon_gart_fini(rdev);
  999. r600_pcie_gart_disable(rdev);
  1000. radeon_gart_table_vram_free(rdev);
  1001. }
  1002. void r600_agp_enable(struct radeon_device *rdev)
  1003. {
  1004. u32 tmp;
  1005. int i;
  1006. /* Setup L2 cache */
  1007. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1008. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1009. EFFECTIVE_L2_QUEUE_SIZE(7));
  1010. WREG32(VM_L2_CNTL2, 0);
  1011. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1012. /* Setup TLB control */
  1013. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1014. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1015. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1016. ENABLE_WAIT_L2_QUERY;
  1017. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1019. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1020. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1023. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1024. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1025. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1026. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1027. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1028. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1029. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1030. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1031. for (i = 0; i < 7; i++)
  1032. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1033. }
  1034. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1035. {
  1036. unsigned i;
  1037. u32 tmp;
  1038. for (i = 0; i < rdev->usec_timeout; i++) {
  1039. /* read MC_STATUS */
  1040. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1041. if (!tmp)
  1042. return 0;
  1043. udelay(1);
  1044. }
  1045. return -1;
  1046. }
  1047. static void r600_mc_program(struct radeon_device *rdev)
  1048. {
  1049. struct rv515_mc_save save;
  1050. u32 tmp;
  1051. int i, j;
  1052. /* Initialize HDP */
  1053. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1054. WREG32((0x2c14 + j), 0x00000000);
  1055. WREG32((0x2c18 + j), 0x00000000);
  1056. WREG32((0x2c1c + j), 0x00000000);
  1057. WREG32((0x2c20 + j), 0x00000000);
  1058. WREG32((0x2c24 + j), 0x00000000);
  1059. }
  1060. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1061. rv515_mc_stop(rdev, &save);
  1062. if (r600_mc_wait_for_idle(rdev)) {
  1063. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1064. }
  1065. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1066. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1067. /* Update configuration */
  1068. if (rdev->flags & RADEON_IS_AGP) {
  1069. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1070. /* VRAM before AGP */
  1071. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1072. rdev->mc.vram_start >> 12);
  1073. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1074. rdev->mc.gtt_end >> 12);
  1075. } else {
  1076. /* VRAM after AGP */
  1077. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1078. rdev->mc.gtt_start >> 12);
  1079. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1080. rdev->mc.vram_end >> 12);
  1081. }
  1082. } else {
  1083. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1084. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1085. }
  1086. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1087. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1088. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1089. WREG32(MC_VM_FB_LOCATION, tmp);
  1090. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1091. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1092. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1093. if (rdev->flags & RADEON_IS_AGP) {
  1094. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1095. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1096. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1097. } else {
  1098. WREG32(MC_VM_AGP_BASE, 0);
  1099. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1100. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1101. }
  1102. if (r600_mc_wait_for_idle(rdev)) {
  1103. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1104. }
  1105. rv515_mc_resume(rdev, &save);
  1106. /* we need to own VRAM, so turn off the VGA renderer here
  1107. * to stop it overwriting our objects */
  1108. rv515_vga_render_disable(rdev);
  1109. }
  1110. /**
  1111. * r600_vram_gtt_location - try to find VRAM & GTT location
  1112. * @rdev: radeon device structure holding all necessary informations
  1113. * @mc: memory controller structure holding memory informations
  1114. *
  1115. * Function will place try to place VRAM at same place as in CPU (PCI)
  1116. * address space as some GPU seems to have issue when we reprogram at
  1117. * different address space.
  1118. *
  1119. * If there is not enough space to fit the unvisible VRAM after the
  1120. * aperture then we limit the VRAM size to the aperture.
  1121. *
  1122. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1123. * them to be in one from GPU point of view so that we can program GPU to
  1124. * catch access outside them (weird GPU policy see ??).
  1125. *
  1126. * This function will never fails, worst case are limiting VRAM or GTT.
  1127. *
  1128. * Note: GTT start, end, size should be initialized before calling this
  1129. * function on AGP platform.
  1130. */
  1131. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1132. {
  1133. u64 size_bf, size_af;
  1134. if (mc->mc_vram_size > 0xE0000000) {
  1135. /* leave room for at least 512M GTT */
  1136. dev_warn(rdev->dev, "limiting VRAM\n");
  1137. mc->real_vram_size = 0xE0000000;
  1138. mc->mc_vram_size = 0xE0000000;
  1139. }
  1140. if (rdev->flags & RADEON_IS_AGP) {
  1141. size_bf = mc->gtt_start;
  1142. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1143. if (size_bf > size_af) {
  1144. if (mc->mc_vram_size > size_bf) {
  1145. dev_warn(rdev->dev, "limiting VRAM\n");
  1146. mc->real_vram_size = size_bf;
  1147. mc->mc_vram_size = size_bf;
  1148. }
  1149. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1150. } else {
  1151. if (mc->mc_vram_size > size_af) {
  1152. dev_warn(rdev->dev, "limiting VRAM\n");
  1153. mc->real_vram_size = size_af;
  1154. mc->mc_vram_size = size_af;
  1155. }
  1156. mc->vram_start = mc->gtt_end;
  1157. }
  1158. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1159. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1160. mc->mc_vram_size >> 20, mc->vram_start,
  1161. mc->vram_end, mc->real_vram_size >> 20);
  1162. } else {
  1163. u64 base = 0;
  1164. if (rdev->flags & RADEON_IS_IGP) {
  1165. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1166. base <<= 24;
  1167. }
  1168. radeon_vram_location(rdev, &rdev->mc, base);
  1169. rdev->mc.gtt_base_align = 0;
  1170. radeon_gtt_location(rdev, mc);
  1171. }
  1172. }
  1173. int r600_mc_init(struct radeon_device *rdev)
  1174. {
  1175. u32 tmp;
  1176. int chansize, numchan;
  1177. /* Get VRAM informations */
  1178. rdev->mc.vram_is_ddr = true;
  1179. tmp = RREG32(RAMCFG);
  1180. if (tmp & CHANSIZE_OVERRIDE) {
  1181. chansize = 16;
  1182. } else if (tmp & CHANSIZE_MASK) {
  1183. chansize = 64;
  1184. } else {
  1185. chansize = 32;
  1186. }
  1187. tmp = RREG32(CHMAP);
  1188. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1189. case 0:
  1190. default:
  1191. numchan = 1;
  1192. break;
  1193. case 1:
  1194. numchan = 2;
  1195. break;
  1196. case 2:
  1197. numchan = 4;
  1198. break;
  1199. case 3:
  1200. numchan = 8;
  1201. break;
  1202. }
  1203. rdev->mc.vram_width = numchan * chansize;
  1204. /* Could aper size report 0 ? */
  1205. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1206. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1207. /* Setup GPU memory space */
  1208. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1209. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1210. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1211. r600_vram_gtt_location(rdev, &rdev->mc);
  1212. if (rdev->flags & RADEON_IS_IGP) {
  1213. rs690_pm_info(rdev);
  1214. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1215. }
  1216. radeon_update_bandwidth_info(rdev);
  1217. return 0;
  1218. }
  1219. /* We doesn't check that the GPU really needs a reset we simply do the
  1220. * reset, it's up to the caller to determine if the GPU needs one. We
  1221. * might add an helper function to check that.
  1222. */
  1223. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1224. {
  1225. struct rv515_mc_save save;
  1226. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1227. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1228. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1229. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1230. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1231. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1232. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1233. S_008010_GUI_ACTIVE(1);
  1234. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1235. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1236. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1237. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1238. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1239. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1240. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1241. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1242. u32 tmp;
  1243. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1244. return 0;
  1245. dev_info(rdev->dev, "GPU softreset \n");
  1246. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1247. RREG32(R_008010_GRBM_STATUS));
  1248. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1249. RREG32(R_008014_GRBM_STATUS2));
  1250. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1251. RREG32(R_000E50_SRBM_STATUS));
  1252. rv515_mc_stop(rdev, &save);
  1253. if (r600_mc_wait_for_idle(rdev)) {
  1254. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1255. }
  1256. /* Disable CP parsing/prefetching */
  1257. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1258. /* Check if any of the rendering block is busy and reset it */
  1259. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1260. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1261. tmp = S_008020_SOFT_RESET_CR(1) |
  1262. S_008020_SOFT_RESET_DB(1) |
  1263. S_008020_SOFT_RESET_CB(1) |
  1264. S_008020_SOFT_RESET_PA(1) |
  1265. S_008020_SOFT_RESET_SC(1) |
  1266. S_008020_SOFT_RESET_SMX(1) |
  1267. S_008020_SOFT_RESET_SPI(1) |
  1268. S_008020_SOFT_RESET_SX(1) |
  1269. S_008020_SOFT_RESET_SH(1) |
  1270. S_008020_SOFT_RESET_TC(1) |
  1271. S_008020_SOFT_RESET_TA(1) |
  1272. S_008020_SOFT_RESET_VC(1) |
  1273. S_008020_SOFT_RESET_VGT(1);
  1274. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1275. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1276. RREG32(R_008020_GRBM_SOFT_RESET);
  1277. mdelay(15);
  1278. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1279. }
  1280. /* Reset CP (we always reset CP) */
  1281. tmp = S_008020_SOFT_RESET_CP(1);
  1282. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1283. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1284. RREG32(R_008020_GRBM_SOFT_RESET);
  1285. mdelay(15);
  1286. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1287. /* Wait a little for things to settle down */
  1288. mdelay(1);
  1289. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1290. RREG32(R_008010_GRBM_STATUS));
  1291. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1292. RREG32(R_008014_GRBM_STATUS2));
  1293. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1294. RREG32(R_000E50_SRBM_STATUS));
  1295. rv515_mc_resume(rdev, &save);
  1296. return 0;
  1297. }
  1298. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1299. {
  1300. u32 srbm_status;
  1301. u32 grbm_status;
  1302. u32 grbm_status2;
  1303. struct r100_gpu_lockup *lockup;
  1304. int r;
  1305. if (rdev->family >= CHIP_RV770)
  1306. lockup = &rdev->config.rv770.lockup;
  1307. else
  1308. lockup = &rdev->config.r600.lockup;
  1309. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1310. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1311. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1312. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1313. r100_gpu_lockup_update(lockup, &rdev->cp);
  1314. return false;
  1315. }
  1316. /* force CP activities */
  1317. r = radeon_ring_lock(rdev, 2);
  1318. if (!r) {
  1319. /* PACKET2 NOP */
  1320. radeon_ring_write(rdev, 0x80000000);
  1321. radeon_ring_write(rdev, 0x80000000);
  1322. radeon_ring_unlock_commit(rdev);
  1323. }
  1324. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1325. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1326. }
  1327. int r600_asic_reset(struct radeon_device *rdev)
  1328. {
  1329. return r600_gpu_soft_reset(rdev);
  1330. }
  1331. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1332. u32 num_backends,
  1333. u32 backend_disable_mask)
  1334. {
  1335. u32 backend_map = 0;
  1336. u32 enabled_backends_mask;
  1337. u32 enabled_backends_count;
  1338. u32 cur_pipe;
  1339. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1340. u32 cur_backend;
  1341. u32 i;
  1342. if (num_tile_pipes > R6XX_MAX_PIPES)
  1343. num_tile_pipes = R6XX_MAX_PIPES;
  1344. if (num_tile_pipes < 1)
  1345. num_tile_pipes = 1;
  1346. if (num_backends > R6XX_MAX_BACKENDS)
  1347. num_backends = R6XX_MAX_BACKENDS;
  1348. if (num_backends < 1)
  1349. num_backends = 1;
  1350. enabled_backends_mask = 0;
  1351. enabled_backends_count = 0;
  1352. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1353. if (((backend_disable_mask >> i) & 1) == 0) {
  1354. enabled_backends_mask |= (1 << i);
  1355. ++enabled_backends_count;
  1356. }
  1357. if (enabled_backends_count == num_backends)
  1358. break;
  1359. }
  1360. if (enabled_backends_count == 0) {
  1361. enabled_backends_mask = 1;
  1362. enabled_backends_count = 1;
  1363. }
  1364. if (enabled_backends_count != num_backends)
  1365. num_backends = enabled_backends_count;
  1366. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1367. switch (num_tile_pipes) {
  1368. case 1:
  1369. swizzle_pipe[0] = 0;
  1370. break;
  1371. case 2:
  1372. swizzle_pipe[0] = 0;
  1373. swizzle_pipe[1] = 1;
  1374. break;
  1375. case 3:
  1376. swizzle_pipe[0] = 0;
  1377. swizzle_pipe[1] = 1;
  1378. swizzle_pipe[2] = 2;
  1379. break;
  1380. case 4:
  1381. swizzle_pipe[0] = 0;
  1382. swizzle_pipe[1] = 1;
  1383. swizzle_pipe[2] = 2;
  1384. swizzle_pipe[3] = 3;
  1385. break;
  1386. case 5:
  1387. swizzle_pipe[0] = 0;
  1388. swizzle_pipe[1] = 1;
  1389. swizzle_pipe[2] = 2;
  1390. swizzle_pipe[3] = 3;
  1391. swizzle_pipe[4] = 4;
  1392. break;
  1393. case 6:
  1394. swizzle_pipe[0] = 0;
  1395. swizzle_pipe[1] = 2;
  1396. swizzle_pipe[2] = 4;
  1397. swizzle_pipe[3] = 5;
  1398. swizzle_pipe[4] = 1;
  1399. swizzle_pipe[5] = 3;
  1400. break;
  1401. case 7:
  1402. swizzle_pipe[0] = 0;
  1403. swizzle_pipe[1] = 2;
  1404. swizzle_pipe[2] = 4;
  1405. swizzle_pipe[3] = 6;
  1406. swizzle_pipe[4] = 1;
  1407. swizzle_pipe[5] = 3;
  1408. swizzle_pipe[6] = 5;
  1409. break;
  1410. case 8:
  1411. swizzle_pipe[0] = 0;
  1412. swizzle_pipe[1] = 2;
  1413. swizzle_pipe[2] = 4;
  1414. swizzle_pipe[3] = 6;
  1415. swizzle_pipe[4] = 1;
  1416. swizzle_pipe[5] = 3;
  1417. swizzle_pipe[6] = 5;
  1418. swizzle_pipe[7] = 7;
  1419. break;
  1420. }
  1421. cur_backend = 0;
  1422. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1423. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1424. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1425. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1426. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1427. }
  1428. return backend_map;
  1429. }
  1430. int r600_count_pipe_bits(uint32_t val)
  1431. {
  1432. int i, ret = 0;
  1433. for (i = 0; i < 32; i++) {
  1434. ret += val & 1;
  1435. val >>= 1;
  1436. }
  1437. return ret;
  1438. }
  1439. void r600_gpu_init(struct radeon_device *rdev)
  1440. {
  1441. u32 tiling_config;
  1442. u32 ramcfg;
  1443. u32 backend_map;
  1444. u32 cc_rb_backend_disable;
  1445. u32 cc_gc_shader_pipe_config;
  1446. u32 tmp;
  1447. int i, j;
  1448. u32 sq_config;
  1449. u32 sq_gpr_resource_mgmt_1 = 0;
  1450. u32 sq_gpr_resource_mgmt_2 = 0;
  1451. u32 sq_thread_resource_mgmt = 0;
  1452. u32 sq_stack_resource_mgmt_1 = 0;
  1453. u32 sq_stack_resource_mgmt_2 = 0;
  1454. /* FIXME: implement */
  1455. switch (rdev->family) {
  1456. case CHIP_R600:
  1457. rdev->config.r600.max_pipes = 4;
  1458. rdev->config.r600.max_tile_pipes = 8;
  1459. rdev->config.r600.max_simds = 4;
  1460. rdev->config.r600.max_backends = 4;
  1461. rdev->config.r600.max_gprs = 256;
  1462. rdev->config.r600.max_threads = 192;
  1463. rdev->config.r600.max_stack_entries = 256;
  1464. rdev->config.r600.max_hw_contexts = 8;
  1465. rdev->config.r600.max_gs_threads = 16;
  1466. rdev->config.r600.sx_max_export_size = 128;
  1467. rdev->config.r600.sx_max_export_pos_size = 16;
  1468. rdev->config.r600.sx_max_export_smx_size = 128;
  1469. rdev->config.r600.sq_num_cf_insts = 2;
  1470. break;
  1471. case CHIP_RV630:
  1472. case CHIP_RV635:
  1473. rdev->config.r600.max_pipes = 2;
  1474. rdev->config.r600.max_tile_pipes = 2;
  1475. rdev->config.r600.max_simds = 3;
  1476. rdev->config.r600.max_backends = 1;
  1477. rdev->config.r600.max_gprs = 128;
  1478. rdev->config.r600.max_threads = 192;
  1479. rdev->config.r600.max_stack_entries = 128;
  1480. rdev->config.r600.max_hw_contexts = 8;
  1481. rdev->config.r600.max_gs_threads = 4;
  1482. rdev->config.r600.sx_max_export_size = 128;
  1483. rdev->config.r600.sx_max_export_pos_size = 16;
  1484. rdev->config.r600.sx_max_export_smx_size = 128;
  1485. rdev->config.r600.sq_num_cf_insts = 2;
  1486. break;
  1487. case CHIP_RV610:
  1488. case CHIP_RV620:
  1489. case CHIP_RS780:
  1490. case CHIP_RS880:
  1491. rdev->config.r600.max_pipes = 1;
  1492. rdev->config.r600.max_tile_pipes = 1;
  1493. rdev->config.r600.max_simds = 2;
  1494. rdev->config.r600.max_backends = 1;
  1495. rdev->config.r600.max_gprs = 128;
  1496. rdev->config.r600.max_threads = 192;
  1497. rdev->config.r600.max_stack_entries = 128;
  1498. rdev->config.r600.max_hw_contexts = 4;
  1499. rdev->config.r600.max_gs_threads = 4;
  1500. rdev->config.r600.sx_max_export_size = 128;
  1501. rdev->config.r600.sx_max_export_pos_size = 16;
  1502. rdev->config.r600.sx_max_export_smx_size = 128;
  1503. rdev->config.r600.sq_num_cf_insts = 1;
  1504. break;
  1505. case CHIP_RV670:
  1506. rdev->config.r600.max_pipes = 4;
  1507. rdev->config.r600.max_tile_pipes = 4;
  1508. rdev->config.r600.max_simds = 4;
  1509. rdev->config.r600.max_backends = 4;
  1510. rdev->config.r600.max_gprs = 192;
  1511. rdev->config.r600.max_threads = 192;
  1512. rdev->config.r600.max_stack_entries = 256;
  1513. rdev->config.r600.max_hw_contexts = 8;
  1514. rdev->config.r600.max_gs_threads = 16;
  1515. rdev->config.r600.sx_max_export_size = 128;
  1516. rdev->config.r600.sx_max_export_pos_size = 16;
  1517. rdev->config.r600.sx_max_export_smx_size = 128;
  1518. rdev->config.r600.sq_num_cf_insts = 2;
  1519. break;
  1520. default:
  1521. break;
  1522. }
  1523. /* Initialize HDP */
  1524. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1525. WREG32((0x2c14 + j), 0x00000000);
  1526. WREG32((0x2c18 + j), 0x00000000);
  1527. WREG32((0x2c1c + j), 0x00000000);
  1528. WREG32((0x2c20 + j), 0x00000000);
  1529. WREG32((0x2c24 + j), 0x00000000);
  1530. }
  1531. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1532. /* Setup tiling */
  1533. tiling_config = 0;
  1534. ramcfg = RREG32(RAMCFG);
  1535. switch (rdev->config.r600.max_tile_pipes) {
  1536. case 1:
  1537. tiling_config |= PIPE_TILING(0);
  1538. break;
  1539. case 2:
  1540. tiling_config |= PIPE_TILING(1);
  1541. break;
  1542. case 4:
  1543. tiling_config |= PIPE_TILING(2);
  1544. break;
  1545. case 8:
  1546. tiling_config |= PIPE_TILING(3);
  1547. break;
  1548. default:
  1549. break;
  1550. }
  1551. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1552. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1553. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1554. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1555. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1556. rdev->config.r600.tiling_group_size = 512;
  1557. else
  1558. rdev->config.r600.tiling_group_size = 256;
  1559. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1560. if (tmp > 3) {
  1561. tiling_config |= ROW_TILING(3);
  1562. tiling_config |= SAMPLE_SPLIT(3);
  1563. } else {
  1564. tiling_config |= ROW_TILING(tmp);
  1565. tiling_config |= SAMPLE_SPLIT(tmp);
  1566. }
  1567. tiling_config |= BANK_SWAPS(1);
  1568. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1569. cc_rb_backend_disable |=
  1570. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1571. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1572. cc_gc_shader_pipe_config |=
  1573. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1574. cc_gc_shader_pipe_config |=
  1575. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1576. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1577. (R6XX_MAX_BACKENDS -
  1578. r600_count_pipe_bits((cc_rb_backend_disable &
  1579. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1580. (cc_rb_backend_disable >> 16));
  1581. rdev->config.r600.tile_config = tiling_config;
  1582. tiling_config |= BACKEND_MAP(backend_map);
  1583. WREG32(GB_TILING_CONFIG, tiling_config);
  1584. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1585. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1586. /* Setup pipes */
  1587. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1588. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1589. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1590. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1591. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1592. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1593. /* Setup some CP states */
  1594. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1595. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1596. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1597. SYNC_WALKER | SYNC_ALIGNER));
  1598. /* Setup various GPU states */
  1599. if (rdev->family == CHIP_RV670)
  1600. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1601. tmp = RREG32(SX_DEBUG_1);
  1602. tmp |= SMX_EVENT_RELEASE;
  1603. if ((rdev->family > CHIP_R600))
  1604. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1605. WREG32(SX_DEBUG_1, tmp);
  1606. if (((rdev->family) == CHIP_R600) ||
  1607. ((rdev->family) == CHIP_RV630) ||
  1608. ((rdev->family) == CHIP_RV610) ||
  1609. ((rdev->family) == CHIP_RV620) ||
  1610. ((rdev->family) == CHIP_RS780) ||
  1611. ((rdev->family) == CHIP_RS880)) {
  1612. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1613. } else {
  1614. WREG32(DB_DEBUG, 0);
  1615. }
  1616. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1617. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1618. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1619. WREG32(VGT_NUM_INSTANCES, 0);
  1620. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1621. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1622. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1623. if (((rdev->family) == CHIP_RV610) ||
  1624. ((rdev->family) == CHIP_RV620) ||
  1625. ((rdev->family) == CHIP_RS780) ||
  1626. ((rdev->family) == CHIP_RS880)) {
  1627. tmp = (CACHE_FIFO_SIZE(0xa) |
  1628. FETCH_FIFO_HIWATER(0xa) |
  1629. DONE_FIFO_HIWATER(0xe0) |
  1630. ALU_UPDATE_FIFO_HIWATER(0x8));
  1631. } else if (((rdev->family) == CHIP_R600) ||
  1632. ((rdev->family) == CHIP_RV630)) {
  1633. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1634. tmp |= DONE_FIFO_HIWATER(0x4);
  1635. }
  1636. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1637. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1638. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1639. */
  1640. sq_config = RREG32(SQ_CONFIG);
  1641. sq_config &= ~(PS_PRIO(3) |
  1642. VS_PRIO(3) |
  1643. GS_PRIO(3) |
  1644. ES_PRIO(3));
  1645. sq_config |= (DX9_CONSTS |
  1646. VC_ENABLE |
  1647. PS_PRIO(0) |
  1648. VS_PRIO(1) |
  1649. GS_PRIO(2) |
  1650. ES_PRIO(3));
  1651. if ((rdev->family) == CHIP_R600) {
  1652. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1653. NUM_VS_GPRS(124) |
  1654. NUM_CLAUSE_TEMP_GPRS(4));
  1655. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1656. NUM_ES_GPRS(0));
  1657. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1658. NUM_VS_THREADS(48) |
  1659. NUM_GS_THREADS(4) |
  1660. NUM_ES_THREADS(4));
  1661. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1662. NUM_VS_STACK_ENTRIES(128));
  1663. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1664. NUM_ES_STACK_ENTRIES(0));
  1665. } else if (((rdev->family) == CHIP_RV610) ||
  1666. ((rdev->family) == CHIP_RV620) ||
  1667. ((rdev->family) == CHIP_RS780) ||
  1668. ((rdev->family) == CHIP_RS880)) {
  1669. /* no vertex cache */
  1670. sq_config &= ~VC_ENABLE;
  1671. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1672. NUM_VS_GPRS(44) |
  1673. NUM_CLAUSE_TEMP_GPRS(2));
  1674. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1675. NUM_ES_GPRS(17));
  1676. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1677. NUM_VS_THREADS(78) |
  1678. NUM_GS_THREADS(4) |
  1679. NUM_ES_THREADS(31));
  1680. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1681. NUM_VS_STACK_ENTRIES(40));
  1682. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1683. NUM_ES_STACK_ENTRIES(16));
  1684. } else if (((rdev->family) == CHIP_RV630) ||
  1685. ((rdev->family) == CHIP_RV635)) {
  1686. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1687. NUM_VS_GPRS(44) |
  1688. NUM_CLAUSE_TEMP_GPRS(2));
  1689. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1690. NUM_ES_GPRS(18));
  1691. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1692. NUM_VS_THREADS(78) |
  1693. NUM_GS_THREADS(4) |
  1694. NUM_ES_THREADS(31));
  1695. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1696. NUM_VS_STACK_ENTRIES(40));
  1697. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1698. NUM_ES_STACK_ENTRIES(16));
  1699. } else if ((rdev->family) == CHIP_RV670) {
  1700. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1701. NUM_VS_GPRS(44) |
  1702. NUM_CLAUSE_TEMP_GPRS(2));
  1703. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1704. NUM_ES_GPRS(17));
  1705. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1706. NUM_VS_THREADS(78) |
  1707. NUM_GS_THREADS(4) |
  1708. NUM_ES_THREADS(31));
  1709. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1710. NUM_VS_STACK_ENTRIES(64));
  1711. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1712. NUM_ES_STACK_ENTRIES(64));
  1713. }
  1714. WREG32(SQ_CONFIG, sq_config);
  1715. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1716. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1717. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1718. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1719. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1720. if (((rdev->family) == CHIP_RV610) ||
  1721. ((rdev->family) == CHIP_RV620) ||
  1722. ((rdev->family) == CHIP_RS780) ||
  1723. ((rdev->family) == CHIP_RS880)) {
  1724. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1725. } else {
  1726. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1727. }
  1728. /* More default values. 2D/3D driver should adjust as needed */
  1729. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1730. S1_X(0x4) | S1_Y(0xc)));
  1731. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1732. S1_X(0x2) | S1_Y(0x2) |
  1733. S2_X(0xa) | S2_Y(0x6) |
  1734. S3_X(0x6) | S3_Y(0xa)));
  1735. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1736. S1_X(0x4) | S1_Y(0xc) |
  1737. S2_X(0x1) | S2_Y(0x6) |
  1738. S3_X(0xa) | S3_Y(0xe)));
  1739. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1740. S5_X(0x0) | S5_Y(0x0) |
  1741. S6_X(0xb) | S6_Y(0x4) |
  1742. S7_X(0x7) | S7_Y(0x8)));
  1743. WREG32(VGT_STRMOUT_EN, 0);
  1744. tmp = rdev->config.r600.max_pipes * 16;
  1745. switch (rdev->family) {
  1746. case CHIP_RV610:
  1747. case CHIP_RV620:
  1748. case CHIP_RS780:
  1749. case CHIP_RS880:
  1750. tmp += 32;
  1751. break;
  1752. case CHIP_RV670:
  1753. tmp += 128;
  1754. break;
  1755. default:
  1756. break;
  1757. }
  1758. if (tmp > 256) {
  1759. tmp = 256;
  1760. }
  1761. WREG32(VGT_ES_PER_GS, 128);
  1762. WREG32(VGT_GS_PER_ES, tmp);
  1763. WREG32(VGT_GS_PER_VS, 2);
  1764. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1765. /* more default values. 2D/3D driver should adjust as needed */
  1766. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1767. WREG32(VGT_STRMOUT_EN, 0);
  1768. WREG32(SX_MISC, 0);
  1769. WREG32(PA_SC_MODE_CNTL, 0);
  1770. WREG32(PA_SC_AA_CONFIG, 0);
  1771. WREG32(PA_SC_LINE_STIPPLE, 0);
  1772. WREG32(SPI_INPUT_Z, 0);
  1773. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1774. WREG32(CB_COLOR7_FRAG, 0);
  1775. /* Clear render buffer base addresses */
  1776. WREG32(CB_COLOR0_BASE, 0);
  1777. WREG32(CB_COLOR1_BASE, 0);
  1778. WREG32(CB_COLOR2_BASE, 0);
  1779. WREG32(CB_COLOR3_BASE, 0);
  1780. WREG32(CB_COLOR4_BASE, 0);
  1781. WREG32(CB_COLOR5_BASE, 0);
  1782. WREG32(CB_COLOR6_BASE, 0);
  1783. WREG32(CB_COLOR7_BASE, 0);
  1784. WREG32(CB_COLOR7_FRAG, 0);
  1785. switch (rdev->family) {
  1786. case CHIP_RV610:
  1787. case CHIP_RV620:
  1788. case CHIP_RS780:
  1789. case CHIP_RS880:
  1790. tmp = TC_L2_SIZE(8);
  1791. break;
  1792. case CHIP_RV630:
  1793. case CHIP_RV635:
  1794. tmp = TC_L2_SIZE(4);
  1795. break;
  1796. case CHIP_R600:
  1797. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1798. break;
  1799. default:
  1800. tmp = TC_L2_SIZE(0);
  1801. break;
  1802. }
  1803. WREG32(TC_CNTL, tmp);
  1804. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1805. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1806. tmp = RREG32(ARB_POP);
  1807. tmp |= ENABLE_TC128;
  1808. WREG32(ARB_POP, tmp);
  1809. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1810. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1811. NUM_CLIP_SEQ(3)));
  1812. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1813. }
  1814. /*
  1815. * Indirect registers accessor
  1816. */
  1817. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1818. {
  1819. u32 r;
  1820. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1821. (void)RREG32(PCIE_PORT_INDEX);
  1822. r = RREG32(PCIE_PORT_DATA);
  1823. return r;
  1824. }
  1825. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1826. {
  1827. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1828. (void)RREG32(PCIE_PORT_INDEX);
  1829. WREG32(PCIE_PORT_DATA, (v));
  1830. (void)RREG32(PCIE_PORT_DATA);
  1831. }
  1832. /*
  1833. * CP & Ring
  1834. */
  1835. void r600_cp_stop(struct radeon_device *rdev)
  1836. {
  1837. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1838. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1839. WREG32(SCRATCH_UMSK, 0);
  1840. }
  1841. int r600_init_microcode(struct radeon_device *rdev)
  1842. {
  1843. struct platform_device *pdev;
  1844. const char *chip_name;
  1845. const char *rlc_chip_name;
  1846. size_t pfp_req_size, me_req_size, rlc_req_size;
  1847. char fw_name[30];
  1848. int err;
  1849. DRM_DEBUG("\n");
  1850. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1851. err = IS_ERR(pdev);
  1852. if (err) {
  1853. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1854. return -EINVAL;
  1855. }
  1856. switch (rdev->family) {
  1857. case CHIP_R600:
  1858. chip_name = "R600";
  1859. rlc_chip_name = "R600";
  1860. break;
  1861. case CHIP_RV610:
  1862. chip_name = "RV610";
  1863. rlc_chip_name = "R600";
  1864. break;
  1865. case CHIP_RV630:
  1866. chip_name = "RV630";
  1867. rlc_chip_name = "R600";
  1868. break;
  1869. case CHIP_RV620:
  1870. chip_name = "RV620";
  1871. rlc_chip_name = "R600";
  1872. break;
  1873. case CHIP_RV635:
  1874. chip_name = "RV635";
  1875. rlc_chip_name = "R600";
  1876. break;
  1877. case CHIP_RV670:
  1878. chip_name = "RV670";
  1879. rlc_chip_name = "R600";
  1880. break;
  1881. case CHIP_RS780:
  1882. case CHIP_RS880:
  1883. chip_name = "RS780";
  1884. rlc_chip_name = "R600";
  1885. break;
  1886. case CHIP_RV770:
  1887. chip_name = "RV770";
  1888. rlc_chip_name = "R700";
  1889. break;
  1890. case CHIP_RV730:
  1891. case CHIP_RV740:
  1892. chip_name = "RV730";
  1893. rlc_chip_name = "R700";
  1894. break;
  1895. case CHIP_RV710:
  1896. chip_name = "RV710";
  1897. rlc_chip_name = "R700";
  1898. break;
  1899. case CHIP_CEDAR:
  1900. chip_name = "CEDAR";
  1901. rlc_chip_name = "CEDAR";
  1902. break;
  1903. case CHIP_REDWOOD:
  1904. chip_name = "REDWOOD";
  1905. rlc_chip_name = "REDWOOD";
  1906. break;
  1907. case CHIP_JUNIPER:
  1908. chip_name = "JUNIPER";
  1909. rlc_chip_name = "JUNIPER";
  1910. break;
  1911. case CHIP_CYPRESS:
  1912. case CHIP_HEMLOCK:
  1913. chip_name = "CYPRESS";
  1914. rlc_chip_name = "CYPRESS";
  1915. break;
  1916. case CHIP_PALM:
  1917. chip_name = "PALM";
  1918. rlc_chip_name = "SUMO";
  1919. break;
  1920. case CHIP_SUMO:
  1921. chip_name = "SUMO";
  1922. rlc_chip_name = "SUMO";
  1923. break;
  1924. case CHIP_SUMO2:
  1925. chip_name = "SUMO2";
  1926. rlc_chip_name = "SUMO";
  1927. break;
  1928. default: BUG();
  1929. }
  1930. if (rdev->family >= CHIP_CEDAR) {
  1931. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1932. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1933. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1934. } else if (rdev->family >= CHIP_RV770) {
  1935. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1936. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1937. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1938. } else {
  1939. pfp_req_size = PFP_UCODE_SIZE * 4;
  1940. me_req_size = PM4_UCODE_SIZE * 12;
  1941. rlc_req_size = RLC_UCODE_SIZE * 4;
  1942. }
  1943. DRM_INFO("Loading %s Microcode\n", chip_name);
  1944. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1945. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1946. if (err)
  1947. goto out;
  1948. if (rdev->pfp_fw->size != pfp_req_size) {
  1949. printk(KERN_ERR
  1950. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1951. rdev->pfp_fw->size, fw_name);
  1952. err = -EINVAL;
  1953. goto out;
  1954. }
  1955. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1956. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1957. if (err)
  1958. goto out;
  1959. if (rdev->me_fw->size != me_req_size) {
  1960. printk(KERN_ERR
  1961. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1962. rdev->me_fw->size, fw_name);
  1963. err = -EINVAL;
  1964. }
  1965. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1966. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1967. if (err)
  1968. goto out;
  1969. if (rdev->rlc_fw->size != rlc_req_size) {
  1970. printk(KERN_ERR
  1971. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1972. rdev->rlc_fw->size, fw_name);
  1973. err = -EINVAL;
  1974. }
  1975. out:
  1976. platform_device_unregister(pdev);
  1977. if (err) {
  1978. if (err != -EINVAL)
  1979. printk(KERN_ERR
  1980. "r600_cp: Failed to load firmware \"%s\"\n",
  1981. fw_name);
  1982. release_firmware(rdev->pfp_fw);
  1983. rdev->pfp_fw = NULL;
  1984. release_firmware(rdev->me_fw);
  1985. rdev->me_fw = NULL;
  1986. release_firmware(rdev->rlc_fw);
  1987. rdev->rlc_fw = NULL;
  1988. }
  1989. return err;
  1990. }
  1991. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1992. {
  1993. const __be32 *fw_data;
  1994. int i;
  1995. if (!rdev->me_fw || !rdev->pfp_fw)
  1996. return -EINVAL;
  1997. r600_cp_stop(rdev);
  1998. WREG32(CP_RB_CNTL,
  1999. #ifdef __BIG_ENDIAN
  2000. BUF_SWAP_32BIT |
  2001. #endif
  2002. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2003. /* Reset cp */
  2004. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2005. RREG32(GRBM_SOFT_RESET);
  2006. mdelay(15);
  2007. WREG32(GRBM_SOFT_RESET, 0);
  2008. WREG32(CP_ME_RAM_WADDR, 0);
  2009. fw_data = (const __be32 *)rdev->me_fw->data;
  2010. WREG32(CP_ME_RAM_WADDR, 0);
  2011. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  2012. WREG32(CP_ME_RAM_DATA,
  2013. be32_to_cpup(fw_data++));
  2014. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2015. WREG32(CP_PFP_UCODE_ADDR, 0);
  2016. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2017. WREG32(CP_PFP_UCODE_DATA,
  2018. be32_to_cpup(fw_data++));
  2019. WREG32(CP_PFP_UCODE_ADDR, 0);
  2020. WREG32(CP_ME_RAM_WADDR, 0);
  2021. WREG32(CP_ME_RAM_RADDR, 0);
  2022. return 0;
  2023. }
  2024. int r600_cp_start(struct radeon_device *rdev)
  2025. {
  2026. int r;
  2027. uint32_t cp_me;
  2028. r = radeon_ring_lock(rdev, 7);
  2029. if (r) {
  2030. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2031. return r;
  2032. }
  2033. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2034. radeon_ring_write(rdev, 0x1);
  2035. if (rdev->family >= CHIP_RV770) {
  2036. radeon_ring_write(rdev, 0x0);
  2037. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2038. } else {
  2039. radeon_ring_write(rdev, 0x3);
  2040. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2041. }
  2042. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2043. radeon_ring_write(rdev, 0);
  2044. radeon_ring_write(rdev, 0);
  2045. radeon_ring_unlock_commit(rdev);
  2046. cp_me = 0xff;
  2047. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2048. return 0;
  2049. }
  2050. int r600_cp_resume(struct radeon_device *rdev)
  2051. {
  2052. u32 tmp;
  2053. u32 rb_bufsz;
  2054. int r;
  2055. /* Reset cp */
  2056. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2057. RREG32(GRBM_SOFT_RESET);
  2058. mdelay(15);
  2059. WREG32(GRBM_SOFT_RESET, 0);
  2060. /* Set ring buffer size */
  2061. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2062. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2063. #ifdef __BIG_ENDIAN
  2064. tmp |= BUF_SWAP_32BIT;
  2065. #endif
  2066. WREG32(CP_RB_CNTL, tmp);
  2067. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2068. /* Set the write pointer delay */
  2069. WREG32(CP_RB_WPTR_DELAY, 0);
  2070. /* Initialize the ring buffer's read and write pointers */
  2071. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2072. WREG32(CP_RB_RPTR_WR, 0);
  2073. WREG32(CP_RB_WPTR, 0);
  2074. /* set the wb address whether it's enabled or not */
  2075. WREG32(CP_RB_RPTR_ADDR,
  2076. #ifdef __BIG_ENDIAN
  2077. RB_RPTR_SWAP(2) |
  2078. #endif
  2079. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2080. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2081. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2082. if (rdev->wb.enabled)
  2083. WREG32(SCRATCH_UMSK, 0xff);
  2084. else {
  2085. tmp |= RB_NO_UPDATE;
  2086. WREG32(SCRATCH_UMSK, 0);
  2087. }
  2088. mdelay(1);
  2089. WREG32(CP_RB_CNTL, tmp);
  2090. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2091. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2092. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2093. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2094. r600_cp_start(rdev);
  2095. rdev->cp.ready = true;
  2096. r = radeon_ring_test(rdev);
  2097. if (r) {
  2098. rdev->cp.ready = false;
  2099. return r;
  2100. }
  2101. return 0;
  2102. }
  2103. void r600_cp_commit(struct radeon_device *rdev)
  2104. {
  2105. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2106. (void)RREG32(CP_RB_WPTR);
  2107. }
  2108. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2109. {
  2110. u32 rb_bufsz;
  2111. /* Align ring size */
  2112. rb_bufsz = drm_order(ring_size / 8);
  2113. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2114. rdev->cp.ring_size = ring_size;
  2115. rdev->cp.align_mask = 16 - 1;
  2116. }
  2117. void r600_cp_fini(struct radeon_device *rdev)
  2118. {
  2119. r600_cp_stop(rdev);
  2120. radeon_ring_fini(rdev);
  2121. }
  2122. /*
  2123. * GPU scratch registers helpers function.
  2124. */
  2125. void r600_scratch_init(struct radeon_device *rdev)
  2126. {
  2127. int i;
  2128. rdev->scratch.num_reg = 7;
  2129. rdev->scratch.reg_base = SCRATCH_REG0;
  2130. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2131. rdev->scratch.free[i] = true;
  2132. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2133. }
  2134. }
  2135. int r600_ring_test(struct radeon_device *rdev)
  2136. {
  2137. uint32_t scratch;
  2138. uint32_t tmp = 0;
  2139. unsigned i;
  2140. int r;
  2141. r = radeon_scratch_get(rdev, &scratch);
  2142. if (r) {
  2143. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2144. return r;
  2145. }
  2146. WREG32(scratch, 0xCAFEDEAD);
  2147. r = radeon_ring_lock(rdev, 3);
  2148. if (r) {
  2149. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2150. radeon_scratch_free(rdev, scratch);
  2151. return r;
  2152. }
  2153. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2154. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2155. radeon_ring_write(rdev, 0xDEADBEEF);
  2156. radeon_ring_unlock_commit(rdev);
  2157. for (i = 0; i < rdev->usec_timeout; i++) {
  2158. tmp = RREG32(scratch);
  2159. if (tmp == 0xDEADBEEF)
  2160. break;
  2161. DRM_UDELAY(1);
  2162. }
  2163. if (i < rdev->usec_timeout) {
  2164. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2165. } else {
  2166. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2167. scratch, tmp);
  2168. r = -EINVAL;
  2169. }
  2170. radeon_scratch_free(rdev, scratch);
  2171. return r;
  2172. }
  2173. void r600_fence_ring_emit(struct radeon_device *rdev,
  2174. struct radeon_fence *fence)
  2175. {
  2176. if (rdev->wb.use_event) {
  2177. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2178. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2179. /* EVENT_WRITE_EOP - flush caches, send int */
  2180. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2181. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2182. radeon_ring_write(rdev, addr & 0xffffffff);
  2183. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2184. radeon_ring_write(rdev, fence->seq);
  2185. radeon_ring_write(rdev, 0);
  2186. } else {
  2187. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2188. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2189. /* wait for 3D idle clean */
  2190. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2191. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2192. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2193. /* Emit fence sequence & fire IRQ */
  2194. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2195. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2196. radeon_ring_write(rdev, fence->seq);
  2197. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2198. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2199. radeon_ring_write(rdev, RB_INT_STAT);
  2200. }
  2201. }
  2202. int r600_copy_blit(struct radeon_device *rdev,
  2203. uint64_t src_offset, uint64_t dst_offset,
  2204. unsigned num_pages, struct radeon_fence *fence)
  2205. {
  2206. int r;
  2207. mutex_lock(&rdev->r600_blit.mutex);
  2208. rdev->r600_blit.vb_ib = NULL;
  2209. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2210. if (r) {
  2211. if (rdev->r600_blit.vb_ib)
  2212. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2213. mutex_unlock(&rdev->r600_blit.mutex);
  2214. return r;
  2215. }
  2216. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2217. r600_blit_done_copy(rdev, fence);
  2218. mutex_unlock(&rdev->r600_blit.mutex);
  2219. return 0;
  2220. }
  2221. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2222. uint32_t tiling_flags, uint32_t pitch,
  2223. uint32_t offset, uint32_t obj_size)
  2224. {
  2225. /* FIXME: implement */
  2226. return 0;
  2227. }
  2228. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2229. {
  2230. /* FIXME: implement */
  2231. }
  2232. int r600_startup(struct radeon_device *rdev)
  2233. {
  2234. int r;
  2235. /* enable pcie gen2 link */
  2236. r600_pcie_gen2_enable(rdev);
  2237. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2238. r = r600_init_microcode(rdev);
  2239. if (r) {
  2240. DRM_ERROR("Failed to load firmware!\n");
  2241. return r;
  2242. }
  2243. }
  2244. r600_mc_program(rdev);
  2245. if (rdev->flags & RADEON_IS_AGP) {
  2246. r600_agp_enable(rdev);
  2247. } else {
  2248. r = r600_pcie_gart_enable(rdev);
  2249. if (r)
  2250. return r;
  2251. }
  2252. r600_gpu_init(rdev);
  2253. r = r600_blit_init(rdev);
  2254. if (r) {
  2255. r600_blit_fini(rdev);
  2256. rdev->asic->copy = NULL;
  2257. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2258. }
  2259. /* allocate wb buffer */
  2260. r = radeon_wb_init(rdev);
  2261. if (r)
  2262. return r;
  2263. /* Enable IRQ */
  2264. r = r600_irq_init(rdev);
  2265. if (r) {
  2266. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2267. radeon_irq_kms_fini(rdev);
  2268. return r;
  2269. }
  2270. r600_irq_set(rdev);
  2271. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2272. if (r)
  2273. return r;
  2274. r = r600_cp_load_microcode(rdev);
  2275. if (r)
  2276. return r;
  2277. r = r600_cp_resume(rdev);
  2278. if (r)
  2279. return r;
  2280. return 0;
  2281. }
  2282. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2283. {
  2284. uint32_t temp;
  2285. temp = RREG32(CONFIG_CNTL);
  2286. if (state == false) {
  2287. temp &= ~(1<<0);
  2288. temp |= (1<<1);
  2289. } else {
  2290. temp &= ~(1<<1);
  2291. }
  2292. WREG32(CONFIG_CNTL, temp);
  2293. }
  2294. int r600_resume(struct radeon_device *rdev)
  2295. {
  2296. int r;
  2297. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2298. * posting will perform necessary task to bring back GPU into good
  2299. * shape.
  2300. */
  2301. /* post card */
  2302. atom_asic_init(rdev->mode_info.atom_context);
  2303. r = r600_startup(rdev);
  2304. if (r) {
  2305. DRM_ERROR("r600 startup failed on resume\n");
  2306. return r;
  2307. }
  2308. r = r600_ib_test(rdev);
  2309. if (r) {
  2310. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2311. return r;
  2312. }
  2313. r = r600_audio_init(rdev);
  2314. if (r) {
  2315. DRM_ERROR("radeon: audio resume failed\n");
  2316. return r;
  2317. }
  2318. return r;
  2319. }
  2320. int r600_suspend(struct radeon_device *rdev)
  2321. {
  2322. int r;
  2323. r600_audio_fini(rdev);
  2324. /* FIXME: we should wait for ring to be empty */
  2325. r600_cp_stop(rdev);
  2326. rdev->cp.ready = false;
  2327. r600_irq_suspend(rdev);
  2328. radeon_wb_disable(rdev);
  2329. r600_pcie_gart_disable(rdev);
  2330. /* unpin shaders bo */
  2331. if (rdev->r600_blit.shader_obj) {
  2332. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2333. if (!r) {
  2334. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2335. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2336. }
  2337. }
  2338. return 0;
  2339. }
  2340. /* Plan is to move initialization in that function and use
  2341. * helper function so that radeon_device_init pretty much
  2342. * do nothing more than calling asic specific function. This
  2343. * should also allow to remove a bunch of callback function
  2344. * like vram_info.
  2345. */
  2346. int r600_init(struct radeon_device *rdev)
  2347. {
  2348. int r;
  2349. if (r600_debugfs_mc_info_init(rdev)) {
  2350. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2351. }
  2352. /* This don't do much */
  2353. r = radeon_gem_init(rdev);
  2354. if (r)
  2355. return r;
  2356. /* Read BIOS */
  2357. if (!radeon_get_bios(rdev)) {
  2358. if (ASIC_IS_AVIVO(rdev))
  2359. return -EINVAL;
  2360. }
  2361. /* Must be an ATOMBIOS */
  2362. if (!rdev->is_atom_bios) {
  2363. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2364. return -EINVAL;
  2365. }
  2366. r = radeon_atombios_init(rdev);
  2367. if (r)
  2368. return r;
  2369. /* Post card if necessary */
  2370. if (!radeon_card_posted(rdev)) {
  2371. if (!rdev->bios) {
  2372. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2373. return -EINVAL;
  2374. }
  2375. DRM_INFO("GPU not posted. posting now...\n");
  2376. atom_asic_init(rdev->mode_info.atom_context);
  2377. }
  2378. /* Initialize scratch registers */
  2379. r600_scratch_init(rdev);
  2380. /* Initialize surface registers */
  2381. radeon_surface_init(rdev);
  2382. /* Initialize clocks */
  2383. radeon_get_clock_info(rdev->ddev);
  2384. /* Fence driver */
  2385. r = radeon_fence_driver_init(rdev);
  2386. if (r)
  2387. return r;
  2388. if (rdev->flags & RADEON_IS_AGP) {
  2389. r = radeon_agp_init(rdev);
  2390. if (r)
  2391. radeon_agp_disable(rdev);
  2392. }
  2393. r = r600_mc_init(rdev);
  2394. if (r)
  2395. return r;
  2396. /* Memory manager */
  2397. r = radeon_bo_init(rdev);
  2398. if (r)
  2399. return r;
  2400. r = radeon_irq_kms_init(rdev);
  2401. if (r)
  2402. return r;
  2403. rdev->cp.ring_obj = NULL;
  2404. r600_ring_init(rdev, 1024 * 1024);
  2405. rdev->ih.ring_obj = NULL;
  2406. r600_ih_ring_init(rdev, 64 * 1024);
  2407. r = r600_pcie_gart_init(rdev);
  2408. if (r)
  2409. return r;
  2410. rdev->accel_working = true;
  2411. r = r600_startup(rdev);
  2412. if (r) {
  2413. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2414. r600_cp_fini(rdev);
  2415. r600_irq_fini(rdev);
  2416. radeon_wb_fini(rdev);
  2417. radeon_irq_kms_fini(rdev);
  2418. r600_pcie_gart_fini(rdev);
  2419. rdev->accel_working = false;
  2420. }
  2421. if (rdev->accel_working) {
  2422. r = radeon_ib_pool_init(rdev);
  2423. if (r) {
  2424. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2425. rdev->accel_working = false;
  2426. } else {
  2427. r = r600_ib_test(rdev);
  2428. if (r) {
  2429. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2430. rdev->accel_working = false;
  2431. }
  2432. }
  2433. }
  2434. r = r600_audio_init(rdev);
  2435. if (r)
  2436. return r; /* TODO error handling */
  2437. return 0;
  2438. }
  2439. void r600_fini(struct radeon_device *rdev)
  2440. {
  2441. r600_audio_fini(rdev);
  2442. r600_blit_fini(rdev);
  2443. r600_cp_fini(rdev);
  2444. r600_irq_fini(rdev);
  2445. radeon_wb_fini(rdev);
  2446. radeon_irq_kms_fini(rdev);
  2447. r600_pcie_gart_fini(rdev);
  2448. radeon_agp_fini(rdev);
  2449. radeon_gem_fini(rdev);
  2450. radeon_fence_driver_fini(rdev);
  2451. radeon_bo_fini(rdev);
  2452. radeon_atombios_fini(rdev);
  2453. kfree(rdev->bios);
  2454. rdev->bios = NULL;
  2455. }
  2456. /*
  2457. * CS stuff
  2458. */
  2459. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2460. {
  2461. /* FIXME: implement */
  2462. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2463. radeon_ring_write(rdev,
  2464. #ifdef __BIG_ENDIAN
  2465. (2 << 0) |
  2466. #endif
  2467. (ib->gpu_addr & 0xFFFFFFFC));
  2468. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2469. radeon_ring_write(rdev, ib->length_dw);
  2470. }
  2471. int r600_ib_test(struct radeon_device *rdev)
  2472. {
  2473. struct radeon_ib *ib;
  2474. uint32_t scratch;
  2475. uint32_t tmp = 0;
  2476. unsigned i;
  2477. int r;
  2478. r = radeon_scratch_get(rdev, &scratch);
  2479. if (r) {
  2480. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2481. return r;
  2482. }
  2483. WREG32(scratch, 0xCAFEDEAD);
  2484. r = radeon_ib_get(rdev, &ib);
  2485. if (r) {
  2486. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2487. return r;
  2488. }
  2489. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2490. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2491. ib->ptr[2] = 0xDEADBEEF;
  2492. ib->ptr[3] = PACKET2(0);
  2493. ib->ptr[4] = PACKET2(0);
  2494. ib->ptr[5] = PACKET2(0);
  2495. ib->ptr[6] = PACKET2(0);
  2496. ib->ptr[7] = PACKET2(0);
  2497. ib->ptr[8] = PACKET2(0);
  2498. ib->ptr[9] = PACKET2(0);
  2499. ib->ptr[10] = PACKET2(0);
  2500. ib->ptr[11] = PACKET2(0);
  2501. ib->ptr[12] = PACKET2(0);
  2502. ib->ptr[13] = PACKET2(0);
  2503. ib->ptr[14] = PACKET2(0);
  2504. ib->ptr[15] = PACKET2(0);
  2505. ib->length_dw = 16;
  2506. r = radeon_ib_schedule(rdev, ib);
  2507. if (r) {
  2508. radeon_scratch_free(rdev, scratch);
  2509. radeon_ib_free(rdev, &ib);
  2510. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2511. return r;
  2512. }
  2513. r = radeon_fence_wait(ib->fence, false);
  2514. if (r) {
  2515. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2516. return r;
  2517. }
  2518. for (i = 0; i < rdev->usec_timeout; i++) {
  2519. tmp = RREG32(scratch);
  2520. if (tmp == 0xDEADBEEF)
  2521. break;
  2522. DRM_UDELAY(1);
  2523. }
  2524. if (i < rdev->usec_timeout) {
  2525. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2526. } else {
  2527. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2528. scratch, tmp);
  2529. r = -EINVAL;
  2530. }
  2531. radeon_scratch_free(rdev, scratch);
  2532. radeon_ib_free(rdev, &ib);
  2533. return r;
  2534. }
  2535. /*
  2536. * Interrupts
  2537. *
  2538. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2539. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2540. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2541. * and host consumes. As the host irq handler processes interrupts, it
  2542. * increments the rptr. When the rptr catches up with the wptr, all the
  2543. * current interrupts have been processed.
  2544. */
  2545. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2546. {
  2547. u32 rb_bufsz;
  2548. /* Align ring size */
  2549. rb_bufsz = drm_order(ring_size / 4);
  2550. ring_size = (1 << rb_bufsz) * 4;
  2551. rdev->ih.ring_size = ring_size;
  2552. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2553. rdev->ih.rptr = 0;
  2554. }
  2555. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2556. {
  2557. int r;
  2558. /* Allocate ring buffer */
  2559. if (rdev->ih.ring_obj == NULL) {
  2560. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2561. PAGE_SIZE, true,
  2562. RADEON_GEM_DOMAIN_GTT,
  2563. &rdev->ih.ring_obj);
  2564. if (r) {
  2565. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2566. return r;
  2567. }
  2568. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2569. if (unlikely(r != 0))
  2570. return r;
  2571. r = radeon_bo_pin(rdev->ih.ring_obj,
  2572. RADEON_GEM_DOMAIN_GTT,
  2573. &rdev->ih.gpu_addr);
  2574. if (r) {
  2575. radeon_bo_unreserve(rdev->ih.ring_obj);
  2576. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2577. return r;
  2578. }
  2579. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2580. (void **)&rdev->ih.ring);
  2581. radeon_bo_unreserve(rdev->ih.ring_obj);
  2582. if (r) {
  2583. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2584. return r;
  2585. }
  2586. }
  2587. return 0;
  2588. }
  2589. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2590. {
  2591. int r;
  2592. if (rdev->ih.ring_obj) {
  2593. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2594. if (likely(r == 0)) {
  2595. radeon_bo_kunmap(rdev->ih.ring_obj);
  2596. radeon_bo_unpin(rdev->ih.ring_obj);
  2597. radeon_bo_unreserve(rdev->ih.ring_obj);
  2598. }
  2599. radeon_bo_unref(&rdev->ih.ring_obj);
  2600. rdev->ih.ring = NULL;
  2601. rdev->ih.ring_obj = NULL;
  2602. }
  2603. }
  2604. void r600_rlc_stop(struct radeon_device *rdev)
  2605. {
  2606. if ((rdev->family >= CHIP_RV770) &&
  2607. (rdev->family <= CHIP_RV740)) {
  2608. /* r7xx asics need to soft reset RLC before halting */
  2609. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2610. RREG32(SRBM_SOFT_RESET);
  2611. udelay(15000);
  2612. WREG32(SRBM_SOFT_RESET, 0);
  2613. RREG32(SRBM_SOFT_RESET);
  2614. }
  2615. WREG32(RLC_CNTL, 0);
  2616. }
  2617. static void r600_rlc_start(struct radeon_device *rdev)
  2618. {
  2619. WREG32(RLC_CNTL, RLC_ENABLE);
  2620. }
  2621. static int r600_rlc_init(struct radeon_device *rdev)
  2622. {
  2623. u32 i;
  2624. const __be32 *fw_data;
  2625. if (!rdev->rlc_fw)
  2626. return -EINVAL;
  2627. r600_rlc_stop(rdev);
  2628. WREG32(RLC_HB_BASE, 0);
  2629. WREG32(RLC_HB_CNTL, 0);
  2630. WREG32(RLC_HB_RPTR, 0);
  2631. WREG32(RLC_HB_WPTR, 0);
  2632. if (rdev->family <= CHIP_CAICOS) {
  2633. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2634. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2635. }
  2636. WREG32(RLC_MC_CNTL, 0);
  2637. WREG32(RLC_UCODE_CNTL, 0);
  2638. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2639. if (rdev->family >= CHIP_CAYMAN) {
  2640. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2641. WREG32(RLC_UCODE_ADDR, i);
  2642. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2643. }
  2644. } else if (rdev->family >= CHIP_CEDAR) {
  2645. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2646. WREG32(RLC_UCODE_ADDR, i);
  2647. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2648. }
  2649. } else if (rdev->family >= CHIP_RV770) {
  2650. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2651. WREG32(RLC_UCODE_ADDR, i);
  2652. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2653. }
  2654. } else {
  2655. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2656. WREG32(RLC_UCODE_ADDR, i);
  2657. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2658. }
  2659. }
  2660. WREG32(RLC_UCODE_ADDR, 0);
  2661. r600_rlc_start(rdev);
  2662. return 0;
  2663. }
  2664. static void r600_enable_interrupts(struct radeon_device *rdev)
  2665. {
  2666. u32 ih_cntl = RREG32(IH_CNTL);
  2667. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2668. ih_cntl |= ENABLE_INTR;
  2669. ih_rb_cntl |= IH_RB_ENABLE;
  2670. WREG32(IH_CNTL, ih_cntl);
  2671. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2672. rdev->ih.enabled = true;
  2673. }
  2674. void r600_disable_interrupts(struct radeon_device *rdev)
  2675. {
  2676. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2677. u32 ih_cntl = RREG32(IH_CNTL);
  2678. ih_rb_cntl &= ~IH_RB_ENABLE;
  2679. ih_cntl &= ~ENABLE_INTR;
  2680. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2681. WREG32(IH_CNTL, ih_cntl);
  2682. /* set rptr, wptr to 0 */
  2683. WREG32(IH_RB_RPTR, 0);
  2684. WREG32(IH_RB_WPTR, 0);
  2685. rdev->ih.enabled = false;
  2686. rdev->ih.wptr = 0;
  2687. rdev->ih.rptr = 0;
  2688. }
  2689. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2690. {
  2691. u32 tmp;
  2692. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2693. WREG32(GRBM_INT_CNTL, 0);
  2694. WREG32(DxMODE_INT_MASK, 0);
  2695. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2696. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2697. if (ASIC_IS_DCE3(rdev)) {
  2698. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2699. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2700. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2701. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2702. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2703. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2704. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2705. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2706. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2707. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2708. if (ASIC_IS_DCE32(rdev)) {
  2709. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2710. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2711. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2712. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2713. }
  2714. } else {
  2715. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2716. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2717. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2718. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2719. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2720. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2721. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2722. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2723. }
  2724. }
  2725. int r600_irq_init(struct radeon_device *rdev)
  2726. {
  2727. int ret = 0;
  2728. int rb_bufsz;
  2729. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2730. /* allocate ring */
  2731. ret = r600_ih_ring_alloc(rdev);
  2732. if (ret)
  2733. return ret;
  2734. /* disable irqs */
  2735. r600_disable_interrupts(rdev);
  2736. /* init rlc */
  2737. ret = r600_rlc_init(rdev);
  2738. if (ret) {
  2739. r600_ih_ring_fini(rdev);
  2740. return ret;
  2741. }
  2742. /* setup interrupt control */
  2743. /* set dummy read address to ring address */
  2744. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2745. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2746. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2747. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2748. */
  2749. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2750. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2751. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2752. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2753. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2754. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2755. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2756. IH_WPTR_OVERFLOW_CLEAR |
  2757. (rb_bufsz << 1));
  2758. if (rdev->wb.enabled)
  2759. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2760. /* set the writeback address whether it's enabled or not */
  2761. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2762. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2763. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2764. /* set rptr, wptr to 0 */
  2765. WREG32(IH_RB_RPTR, 0);
  2766. WREG32(IH_RB_WPTR, 0);
  2767. /* Default settings for IH_CNTL (disabled at first) */
  2768. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2769. /* RPTR_REARM only works if msi's are enabled */
  2770. if (rdev->msi_enabled)
  2771. ih_cntl |= RPTR_REARM;
  2772. #ifdef __BIG_ENDIAN
  2773. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2774. #endif
  2775. WREG32(IH_CNTL, ih_cntl);
  2776. /* force the active interrupt state to all disabled */
  2777. if (rdev->family >= CHIP_CEDAR)
  2778. evergreen_disable_interrupt_state(rdev);
  2779. else
  2780. r600_disable_interrupt_state(rdev);
  2781. /* enable irqs */
  2782. r600_enable_interrupts(rdev);
  2783. return ret;
  2784. }
  2785. void r600_irq_suspend(struct radeon_device *rdev)
  2786. {
  2787. r600_irq_disable(rdev);
  2788. r600_rlc_stop(rdev);
  2789. }
  2790. void r600_irq_fini(struct radeon_device *rdev)
  2791. {
  2792. r600_irq_suspend(rdev);
  2793. r600_ih_ring_fini(rdev);
  2794. }
  2795. int r600_irq_set(struct radeon_device *rdev)
  2796. {
  2797. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2798. u32 mode_int = 0;
  2799. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2800. u32 grbm_int_cntl = 0;
  2801. u32 hdmi1, hdmi2;
  2802. u32 d1grph = 0, d2grph = 0;
  2803. if (!rdev->irq.installed) {
  2804. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2805. return -EINVAL;
  2806. }
  2807. /* don't enable anything if the ih is disabled */
  2808. if (!rdev->ih.enabled) {
  2809. r600_disable_interrupts(rdev);
  2810. /* force the active interrupt state to all disabled */
  2811. r600_disable_interrupt_state(rdev);
  2812. return 0;
  2813. }
  2814. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2815. if (ASIC_IS_DCE3(rdev)) {
  2816. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2817. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2818. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2819. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2820. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2821. if (ASIC_IS_DCE32(rdev)) {
  2822. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2823. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2824. }
  2825. } else {
  2826. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2827. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2828. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2829. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2830. }
  2831. if (rdev->irq.sw_int) {
  2832. DRM_DEBUG("r600_irq_set: sw int\n");
  2833. cp_int_cntl |= RB_INT_ENABLE;
  2834. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2835. }
  2836. if (rdev->irq.crtc_vblank_int[0] ||
  2837. rdev->irq.pflip[0]) {
  2838. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2839. mode_int |= D1MODE_VBLANK_INT_MASK;
  2840. }
  2841. if (rdev->irq.crtc_vblank_int[1] ||
  2842. rdev->irq.pflip[1]) {
  2843. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2844. mode_int |= D2MODE_VBLANK_INT_MASK;
  2845. }
  2846. if (rdev->irq.hpd[0]) {
  2847. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2848. hpd1 |= DC_HPDx_INT_EN;
  2849. }
  2850. if (rdev->irq.hpd[1]) {
  2851. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2852. hpd2 |= DC_HPDx_INT_EN;
  2853. }
  2854. if (rdev->irq.hpd[2]) {
  2855. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2856. hpd3 |= DC_HPDx_INT_EN;
  2857. }
  2858. if (rdev->irq.hpd[3]) {
  2859. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2860. hpd4 |= DC_HPDx_INT_EN;
  2861. }
  2862. if (rdev->irq.hpd[4]) {
  2863. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2864. hpd5 |= DC_HPDx_INT_EN;
  2865. }
  2866. if (rdev->irq.hpd[5]) {
  2867. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2868. hpd6 |= DC_HPDx_INT_EN;
  2869. }
  2870. if (rdev->irq.hdmi[0]) {
  2871. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2872. hdmi1 |= R600_HDMI_INT_EN;
  2873. }
  2874. if (rdev->irq.hdmi[1]) {
  2875. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2876. hdmi2 |= R600_HDMI_INT_EN;
  2877. }
  2878. if (rdev->irq.gui_idle) {
  2879. DRM_DEBUG("gui idle\n");
  2880. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2881. }
  2882. WREG32(CP_INT_CNTL, cp_int_cntl);
  2883. WREG32(DxMODE_INT_MASK, mode_int);
  2884. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2885. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2886. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2887. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2888. if (ASIC_IS_DCE3(rdev)) {
  2889. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2890. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2891. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2892. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2893. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2894. if (ASIC_IS_DCE32(rdev)) {
  2895. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2896. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2897. }
  2898. } else {
  2899. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2900. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2901. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2902. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2903. }
  2904. return 0;
  2905. }
  2906. static inline void r600_irq_ack(struct radeon_device *rdev)
  2907. {
  2908. u32 tmp;
  2909. if (ASIC_IS_DCE3(rdev)) {
  2910. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2911. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2912. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2913. } else {
  2914. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2915. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2916. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2917. }
  2918. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2919. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2920. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2921. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2922. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2923. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2924. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2925. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2926. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2927. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2928. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2929. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2930. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2931. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2932. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2933. if (ASIC_IS_DCE3(rdev)) {
  2934. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2935. tmp |= DC_HPDx_INT_ACK;
  2936. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2937. } else {
  2938. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2939. tmp |= DC_HPDx_INT_ACK;
  2940. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2941. }
  2942. }
  2943. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2944. if (ASIC_IS_DCE3(rdev)) {
  2945. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2946. tmp |= DC_HPDx_INT_ACK;
  2947. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2948. } else {
  2949. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2950. tmp |= DC_HPDx_INT_ACK;
  2951. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2952. }
  2953. }
  2954. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2955. if (ASIC_IS_DCE3(rdev)) {
  2956. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2957. tmp |= DC_HPDx_INT_ACK;
  2958. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2959. } else {
  2960. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2961. tmp |= DC_HPDx_INT_ACK;
  2962. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2963. }
  2964. }
  2965. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2966. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2967. tmp |= DC_HPDx_INT_ACK;
  2968. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2969. }
  2970. if (ASIC_IS_DCE32(rdev)) {
  2971. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2972. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2973. tmp |= DC_HPDx_INT_ACK;
  2974. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2975. }
  2976. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2977. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2978. tmp |= DC_HPDx_INT_ACK;
  2979. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2980. }
  2981. }
  2982. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2983. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2984. }
  2985. if (ASIC_IS_DCE3(rdev)) {
  2986. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2987. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2988. }
  2989. } else {
  2990. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2991. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2992. }
  2993. }
  2994. }
  2995. void r600_irq_disable(struct radeon_device *rdev)
  2996. {
  2997. r600_disable_interrupts(rdev);
  2998. /* Wait and acknowledge irq */
  2999. mdelay(1);
  3000. r600_irq_ack(rdev);
  3001. r600_disable_interrupt_state(rdev);
  3002. }
  3003. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3004. {
  3005. u32 wptr, tmp;
  3006. if (rdev->wb.enabled)
  3007. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3008. else
  3009. wptr = RREG32(IH_RB_WPTR);
  3010. if (wptr & RB_OVERFLOW) {
  3011. /* When a ring buffer overflow happen start parsing interrupt
  3012. * from the last not overwritten vector (wptr + 16). Hopefully
  3013. * this should allow us to catchup.
  3014. */
  3015. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3016. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3017. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3018. tmp = RREG32(IH_RB_CNTL);
  3019. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3020. WREG32(IH_RB_CNTL, tmp);
  3021. }
  3022. return (wptr & rdev->ih.ptr_mask);
  3023. }
  3024. /* r600 IV Ring
  3025. * Each IV ring entry is 128 bits:
  3026. * [7:0] - interrupt source id
  3027. * [31:8] - reserved
  3028. * [59:32] - interrupt source data
  3029. * [127:60] - reserved
  3030. *
  3031. * The basic interrupt vector entries
  3032. * are decoded as follows:
  3033. * src_id src_data description
  3034. * 1 0 D1 Vblank
  3035. * 1 1 D1 Vline
  3036. * 5 0 D2 Vblank
  3037. * 5 1 D2 Vline
  3038. * 19 0 FP Hot plug detection A
  3039. * 19 1 FP Hot plug detection B
  3040. * 19 2 DAC A auto-detection
  3041. * 19 3 DAC B auto-detection
  3042. * 21 4 HDMI block A
  3043. * 21 5 HDMI block B
  3044. * 176 - CP_INT RB
  3045. * 177 - CP_INT IB1
  3046. * 178 - CP_INT IB2
  3047. * 181 - EOP Interrupt
  3048. * 233 - GUI Idle
  3049. *
  3050. * Note, these are based on r600 and may need to be
  3051. * adjusted or added to on newer asics
  3052. */
  3053. int r600_irq_process(struct radeon_device *rdev)
  3054. {
  3055. u32 wptr;
  3056. u32 rptr;
  3057. u32 src_id, src_data;
  3058. u32 ring_index;
  3059. unsigned long flags;
  3060. bool queue_hotplug = false;
  3061. if (!rdev->ih.enabled || rdev->shutdown)
  3062. return IRQ_NONE;
  3063. wptr = r600_get_ih_wptr(rdev);
  3064. rptr = rdev->ih.rptr;
  3065. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3066. spin_lock_irqsave(&rdev->ih.lock, flags);
  3067. if (rptr == wptr) {
  3068. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3069. return IRQ_NONE;
  3070. }
  3071. restart_ih:
  3072. /* display interrupts */
  3073. r600_irq_ack(rdev);
  3074. rdev->ih.wptr = wptr;
  3075. while (rptr != wptr) {
  3076. /* wptr/rptr are in bytes! */
  3077. ring_index = rptr / 4;
  3078. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3079. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3080. switch (src_id) {
  3081. case 1: /* D1 vblank/vline */
  3082. switch (src_data) {
  3083. case 0: /* D1 vblank */
  3084. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3085. if (rdev->irq.crtc_vblank_int[0]) {
  3086. drm_handle_vblank(rdev->ddev, 0);
  3087. rdev->pm.vblank_sync = true;
  3088. wake_up(&rdev->irq.vblank_queue);
  3089. }
  3090. if (rdev->irq.pflip[0])
  3091. radeon_crtc_handle_flip(rdev, 0);
  3092. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3093. DRM_DEBUG("IH: D1 vblank\n");
  3094. }
  3095. break;
  3096. case 1: /* D1 vline */
  3097. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3098. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3099. DRM_DEBUG("IH: D1 vline\n");
  3100. }
  3101. break;
  3102. default:
  3103. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3104. break;
  3105. }
  3106. break;
  3107. case 5: /* D2 vblank/vline */
  3108. switch (src_data) {
  3109. case 0: /* D2 vblank */
  3110. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3111. if (rdev->irq.crtc_vblank_int[1]) {
  3112. drm_handle_vblank(rdev->ddev, 1);
  3113. rdev->pm.vblank_sync = true;
  3114. wake_up(&rdev->irq.vblank_queue);
  3115. }
  3116. if (rdev->irq.pflip[1])
  3117. radeon_crtc_handle_flip(rdev, 1);
  3118. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3119. DRM_DEBUG("IH: D2 vblank\n");
  3120. }
  3121. break;
  3122. case 1: /* D1 vline */
  3123. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3124. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3125. DRM_DEBUG("IH: D2 vline\n");
  3126. }
  3127. break;
  3128. default:
  3129. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3130. break;
  3131. }
  3132. break;
  3133. case 19: /* HPD/DAC hotplug */
  3134. switch (src_data) {
  3135. case 0:
  3136. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3137. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3138. queue_hotplug = true;
  3139. DRM_DEBUG("IH: HPD1\n");
  3140. }
  3141. break;
  3142. case 1:
  3143. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3144. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3145. queue_hotplug = true;
  3146. DRM_DEBUG("IH: HPD2\n");
  3147. }
  3148. break;
  3149. case 4:
  3150. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3151. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3152. queue_hotplug = true;
  3153. DRM_DEBUG("IH: HPD3\n");
  3154. }
  3155. break;
  3156. case 5:
  3157. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3158. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3159. queue_hotplug = true;
  3160. DRM_DEBUG("IH: HPD4\n");
  3161. }
  3162. break;
  3163. case 10:
  3164. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3165. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3166. queue_hotplug = true;
  3167. DRM_DEBUG("IH: HPD5\n");
  3168. }
  3169. break;
  3170. case 12:
  3171. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3172. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3173. queue_hotplug = true;
  3174. DRM_DEBUG("IH: HPD6\n");
  3175. }
  3176. break;
  3177. default:
  3178. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3179. break;
  3180. }
  3181. break;
  3182. case 21: /* HDMI */
  3183. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3184. r600_audio_schedule_polling(rdev);
  3185. break;
  3186. case 176: /* CP_INT in ring buffer */
  3187. case 177: /* CP_INT in IB1 */
  3188. case 178: /* CP_INT in IB2 */
  3189. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3190. radeon_fence_process(rdev);
  3191. break;
  3192. case 181: /* CP EOP event */
  3193. DRM_DEBUG("IH: CP EOP\n");
  3194. radeon_fence_process(rdev);
  3195. break;
  3196. case 233: /* GUI IDLE */
  3197. DRM_DEBUG("IH: GUI idle\n");
  3198. rdev->pm.gui_idle = true;
  3199. wake_up(&rdev->irq.idle_queue);
  3200. break;
  3201. default:
  3202. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3203. break;
  3204. }
  3205. /* wptr/rptr are in bytes! */
  3206. rptr += 16;
  3207. rptr &= rdev->ih.ptr_mask;
  3208. }
  3209. /* make sure wptr hasn't changed while processing */
  3210. wptr = r600_get_ih_wptr(rdev);
  3211. if (wptr != rdev->ih.wptr)
  3212. goto restart_ih;
  3213. if (queue_hotplug)
  3214. schedule_work(&rdev->hotplug_work);
  3215. rdev->ih.rptr = rptr;
  3216. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3217. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3218. return IRQ_HANDLED;
  3219. }
  3220. /*
  3221. * Debugfs info
  3222. */
  3223. #if defined(CONFIG_DEBUG_FS)
  3224. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3225. {
  3226. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3227. struct drm_device *dev = node->minor->dev;
  3228. struct radeon_device *rdev = dev->dev_private;
  3229. unsigned count, i, j;
  3230. radeon_ring_free_size(rdev);
  3231. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3232. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3233. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3234. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3235. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3236. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3237. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3238. seq_printf(m, "%u dwords in ring\n", count);
  3239. i = rdev->cp.rptr;
  3240. for (j = 0; j <= count; j++) {
  3241. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3242. i = (i + 1) & rdev->cp.ptr_mask;
  3243. }
  3244. return 0;
  3245. }
  3246. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3247. {
  3248. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3249. struct drm_device *dev = node->minor->dev;
  3250. struct radeon_device *rdev = dev->dev_private;
  3251. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3252. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3253. return 0;
  3254. }
  3255. static struct drm_info_list r600_mc_info_list[] = {
  3256. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3257. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3258. };
  3259. #endif
  3260. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3261. {
  3262. #if defined(CONFIG_DEBUG_FS)
  3263. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3264. #else
  3265. return 0;
  3266. #endif
  3267. }
  3268. /**
  3269. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3270. * rdev: radeon device structure
  3271. * bo: buffer object struct which userspace is waiting for idle
  3272. *
  3273. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3274. * through ring buffer, this leads to corruption in rendering, see
  3275. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3276. * directly perform HDP flush by writing register through MMIO.
  3277. */
  3278. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3279. {
  3280. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3281. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3282. * This seems to cause problems on some AGP cards. Just use the old
  3283. * method for them.
  3284. */
  3285. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3286. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3287. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3288. u32 tmp;
  3289. WREG32(HDP_DEBUG1, 0);
  3290. tmp = readl((void __iomem *)ptr);
  3291. } else
  3292. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3293. }
  3294. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3295. {
  3296. u32 link_width_cntl, mask, target_reg;
  3297. if (rdev->flags & RADEON_IS_IGP)
  3298. return;
  3299. if (!(rdev->flags & RADEON_IS_PCIE))
  3300. return;
  3301. /* x2 cards have a special sequence */
  3302. if (ASIC_IS_X2(rdev))
  3303. return;
  3304. /* FIXME wait for idle */
  3305. switch (lanes) {
  3306. case 0:
  3307. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3308. break;
  3309. case 1:
  3310. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3311. break;
  3312. case 2:
  3313. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3314. break;
  3315. case 4:
  3316. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3317. break;
  3318. case 8:
  3319. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3320. break;
  3321. case 12:
  3322. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3323. break;
  3324. case 16:
  3325. default:
  3326. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3327. break;
  3328. }
  3329. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3330. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3331. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3332. return;
  3333. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3334. return;
  3335. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3336. RADEON_PCIE_LC_RECONFIG_NOW |
  3337. R600_PCIE_LC_RENEGOTIATE_EN |
  3338. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3339. link_width_cntl |= mask;
  3340. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3341. /* some northbridges can renegotiate the link rather than requiring
  3342. * a complete re-config.
  3343. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3344. */
  3345. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3346. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3347. else
  3348. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3349. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3350. RADEON_PCIE_LC_RECONFIG_NOW));
  3351. if (rdev->family >= CHIP_RV770)
  3352. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3353. else
  3354. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3355. /* wait for lane set to complete */
  3356. link_width_cntl = RREG32(target_reg);
  3357. while (link_width_cntl == 0xffffffff)
  3358. link_width_cntl = RREG32(target_reg);
  3359. }
  3360. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3361. {
  3362. u32 link_width_cntl;
  3363. if (rdev->flags & RADEON_IS_IGP)
  3364. return 0;
  3365. if (!(rdev->flags & RADEON_IS_PCIE))
  3366. return 0;
  3367. /* x2 cards have a special sequence */
  3368. if (ASIC_IS_X2(rdev))
  3369. return 0;
  3370. /* FIXME wait for idle */
  3371. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3372. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3373. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3374. return 0;
  3375. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3376. return 1;
  3377. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3378. return 2;
  3379. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3380. return 4;
  3381. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3382. return 8;
  3383. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3384. default:
  3385. return 16;
  3386. }
  3387. }
  3388. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3389. {
  3390. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3391. u16 link_cntl2;
  3392. if (radeon_pcie_gen2 == 0)
  3393. return;
  3394. if (rdev->flags & RADEON_IS_IGP)
  3395. return;
  3396. if (!(rdev->flags & RADEON_IS_PCIE))
  3397. return;
  3398. /* x2 cards have a special sequence */
  3399. if (ASIC_IS_X2(rdev))
  3400. return;
  3401. /* only RV6xx+ chips are supported */
  3402. if (rdev->family <= CHIP_R600)
  3403. return;
  3404. /* 55 nm r6xx asics */
  3405. if ((rdev->family == CHIP_RV670) ||
  3406. (rdev->family == CHIP_RV620) ||
  3407. (rdev->family == CHIP_RV635)) {
  3408. /* advertise upconfig capability */
  3409. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3410. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3411. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3412. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3413. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3414. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3415. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3416. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3417. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3418. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3419. } else {
  3420. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3421. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3422. }
  3423. }
  3424. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3425. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3426. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3427. /* 55 nm r6xx asics */
  3428. if ((rdev->family == CHIP_RV670) ||
  3429. (rdev->family == CHIP_RV620) ||
  3430. (rdev->family == CHIP_RV635)) {
  3431. WREG32(MM_CFGREGS_CNTL, 0x8);
  3432. link_cntl2 = RREG32(0x4088);
  3433. WREG32(MM_CFGREGS_CNTL, 0);
  3434. /* not supported yet */
  3435. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3436. return;
  3437. }
  3438. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3439. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3440. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3441. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3442. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3443. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3444. tmp = RREG32(0x541c);
  3445. WREG32(0x541c, tmp | 0x8);
  3446. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3447. link_cntl2 = RREG16(0x4088);
  3448. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3449. link_cntl2 |= 0x2;
  3450. WREG16(0x4088, link_cntl2);
  3451. WREG32(MM_CFGREGS_CNTL, 0);
  3452. if ((rdev->family == CHIP_RV670) ||
  3453. (rdev->family == CHIP_RV620) ||
  3454. (rdev->family == CHIP_RV635)) {
  3455. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3456. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3457. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3458. } else {
  3459. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3460. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3461. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3462. }
  3463. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3464. speed_cntl |= LC_GEN2_EN_STRAP;
  3465. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3466. } else {
  3467. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3468. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3469. if (1)
  3470. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3471. else
  3472. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3473. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3474. }
  3475. }