clock44xx_data.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "control.h"
  38. #include "scrm44xx.h"
  39. /* OMAP4 modulemode control */
  40. #define OMAP4430_MODULEMODE_HWCTRL 0
  41. #define OMAP4430_MODULEMODE_SWCTRL 1
  42. /* Root clocks */
  43. static struct clk extalt_clkin_ck = {
  44. .name = "extalt_clkin_ck",
  45. .rate = 59000000,
  46. .ops = &clkops_null,
  47. };
  48. static struct clk pad_clks_ck = {
  49. .name = "pad_clks_ck",
  50. .rate = 12000000,
  51. .ops = &clkops_omap2_dflt,
  52. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  53. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  54. };
  55. static struct clk pad_slimbus_core_clks_ck = {
  56. .name = "pad_slimbus_core_clks_ck",
  57. .rate = 12000000,
  58. .ops = &clkops_null,
  59. };
  60. static struct clk secure_32k_clk_src_ck = {
  61. .name = "secure_32k_clk_src_ck",
  62. .rate = 32768,
  63. .ops = &clkops_null,
  64. };
  65. static struct clk slimbus_clk = {
  66. .name = "slimbus_clk",
  67. .rate = 12000000,
  68. .ops = &clkops_omap2_dflt,
  69. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  70. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  71. };
  72. static struct clk sys_32k_ck = {
  73. .name = "sys_32k_ck",
  74. .rate = 32768,
  75. .ops = &clkops_null,
  76. };
  77. static struct clk virt_12000000_ck = {
  78. .name = "virt_12000000_ck",
  79. .ops = &clkops_null,
  80. .rate = 12000000,
  81. };
  82. static struct clk virt_13000000_ck = {
  83. .name = "virt_13000000_ck",
  84. .ops = &clkops_null,
  85. .rate = 13000000,
  86. };
  87. static struct clk virt_16800000_ck = {
  88. .name = "virt_16800000_ck",
  89. .ops = &clkops_null,
  90. .rate = 16800000,
  91. };
  92. static struct clk virt_19200000_ck = {
  93. .name = "virt_19200000_ck",
  94. .ops = &clkops_null,
  95. .rate = 19200000,
  96. };
  97. static struct clk virt_26000000_ck = {
  98. .name = "virt_26000000_ck",
  99. .ops = &clkops_null,
  100. .rate = 26000000,
  101. };
  102. static struct clk virt_27000000_ck = {
  103. .name = "virt_27000000_ck",
  104. .ops = &clkops_null,
  105. .rate = 27000000,
  106. };
  107. static struct clk virt_38400000_ck = {
  108. .name = "virt_38400000_ck",
  109. .ops = &clkops_null,
  110. .rate = 38400000,
  111. };
  112. static const struct clksel_rate div_1_0_rates[] = {
  113. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  114. { .div = 0 },
  115. };
  116. static const struct clksel_rate div_1_1_rates[] = {
  117. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  118. { .div = 0 },
  119. };
  120. static const struct clksel_rate div_1_2_rates[] = {
  121. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  122. { .div = 0 },
  123. };
  124. static const struct clksel_rate div_1_3_rates[] = {
  125. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  126. { .div = 0 },
  127. };
  128. static const struct clksel_rate div_1_4_rates[] = {
  129. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  130. { .div = 0 },
  131. };
  132. static const struct clksel_rate div_1_5_rates[] = {
  133. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  134. { .div = 0 },
  135. };
  136. static const struct clksel_rate div_1_6_rates[] = {
  137. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  138. { .div = 0 },
  139. };
  140. static const struct clksel_rate div_1_7_rates[] = {
  141. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  142. { .div = 0 },
  143. };
  144. static const struct clksel sys_clkin_sel[] = {
  145. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  146. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  147. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  148. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  149. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  150. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  151. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  152. { .parent = NULL },
  153. };
  154. static struct clk sys_clkin_ck = {
  155. .name = "sys_clkin_ck",
  156. .rate = 38400000,
  157. .clksel = sys_clkin_sel,
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  160. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  161. .ops = &clkops_null,
  162. .recalc = &omap2_clksel_recalc,
  163. };
  164. static struct clk tie_low_clock_ck = {
  165. .name = "tie_low_clock_ck",
  166. .rate = 0,
  167. .ops = &clkops_null,
  168. };
  169. static struct clk utmi_phy_clkout_ck = {
  170. .name = "utmi_phy_clkout_ck",
  171. .rate = 60000000,
  172. .ops = &clkops_null,
  173. };
  174. static struct clk xclk60mhsp1_ck = {
  175. .name = "xclk60mhsp1_ck",
  176. .rate = 60000000,
  177. .ops = &clkops_null,
  178. };
  179. static struct clk xclk60mhsp2_ck = {
  180. .name = "xclk60mhsp2_ck",
  181. .rate = 60000000,
  182. .ops = &clkops_null,
  183. };
  184. static struct clk xclk60motg_ck = {
  185. .name = "xclk60motg_ck",
  186. .rate = 60000000,
  187. .ops = &clkops_null,
  188. };
  189. /* Module clocks and DPLL outputs */
  190. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  191. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  192. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  193. { .parent = NULL },
  194. };
  195. static struct clk abe_dpll_bypass_clk_mux_ck = {
  196. .name = "abe_dpll_bypass_clk_mux_ck",
  197. .parent = &sys_clkin_ck,
  198. .ops = &clkops_null,
  199. .recalc = &followparent_recalc,
  200. };
  201. static struct clk abe_dpll_refclk_mux_ck = {
  202. .name = "abe_dpll_refclk_mux_ck",
  203. .parent = &sys_clkin_ck,
  204. .clksel = abe_dpll_bypass_clk_mux_sel,
  205. .init = &omap2_init_clksel_parent,
  206. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  207. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  208. .ops = &clkops_null,
  209. .recalc = &omap2_clksel_recalc,
  210. };
  211. /* DPLL_ABE */
  212. static struct dpll_data dpll_abe_dd = {
  213. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  214. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  215. .clk_ref = &abe_dpll_refclk_mux_ck,
  216. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  217. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  218. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  219. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  220. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  221. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  222. .enable_mask = OMAP4430_DPLL_EN_MASK,
  223. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  224. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  225. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  226. .max_divider = OMAP4430_MAX_DPLL_DIV,
  227. .min_divider = 1,
  228. };
  229. static struct clk dpll_abe_ck = {
  230. .name = "dpll_abe_ck",
  231. .parent = &abe_dpll_refclk_mux_ck,
  232. .dpll_data = &dpll_abe_dd,
  233. .init = &omap2_init_dpll_parent,
  234. .ops = &clkops_omap3_noncore_dpll_ops,
  235. .recalc = &omap3_dpll_recalc,
  236. .round_rate = &omap2_dpll_round_rate,
  237. .set_rate = &omap3_noncore_dpll_set_rate,
  238. };
  239. static struct clk dpll_abe_x2_ck = {
  240. .name = "dpll_abe_x2_ck",
  241. .parent = &dpll_abe_ck,
  242. .ops = &clkops_null,
  243. .recalc = &omap3_clkoutx2_recalc,
  244. };
  245. static const struct clksel_rate div31_1to31_rates[] = {
  246. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  247. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  248. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  249. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  250. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  251. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  252. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  253. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  254. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  255. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  256. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  257. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  258. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  259. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  260. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  261. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  262. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  263. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  264. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  265. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  266. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  267. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  268. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  269. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  270. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  271. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  272. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  273. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  274. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  275. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  276. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  277. { .div = 0 },
  278. };
  279. static const struct clksel dpll_abe_m2x2_div[] = {
  280. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  281. { .parent = NULL },
  282. };
  283. static struct clk dpll_abe_m2x2_ck = {
  284. .name = "dpll_abe_m2x2_ck",
  285. .parent = &dpll_abe_x2_ck,
  286. .clksel = dpll_abe_m2x2_div,
  287. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  288. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  289. .ops = &clkops_null,
  290. .recalc = &omap2_clksel_recalc,
  291. .round_rate = &omap2_clksel_round_rate,
  292. .set_rate = &omap2_clksel_set_rate,
  293. };
  294. static struct clk abe_24m_fclk = {
  295. .name = "abe_24m_fclk",
  296. .parent = &dpll_abe_m2x2_ck,
  297. .ops = &clkops_null,
  298. .recalc = &followparent_recalc,
  299. };
  300. static const struct clksel_rate div3_1to4_rates[] = {
  301. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  302. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  303. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  304. { .div = 0 },
  305. };
  306. static const struct clksel abe_clk_div[] = {
  307. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  308. { .parent = NULL },
  309. };
  310. static struct clk abe_clk = {
  311. .name = "abe_clk",
  312. .parent = &dpll_abe_m2x2_ck,
  313. .clksel = abe_clk_div,
  314. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  315. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  316. .ops = &clkops_null,
  317. .recalc = &omap2_clksel_recalc,
  318. .round_rate = &omap2_clksel_round_rate,
  319. .set_rate = &omap2_clksel_set_rate,
  320. };
  321. static const struct clksel_rate div2_1to2_rates[] = {
  322. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  323. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  324. { .div = 0 },
  325. };
  326. static const struct clksel aess_fclk_div[] = {
  327. { .parent = &abe_clk, .rates = div2_1to2_rates },
  328. { .parent = NULL },
  329. };
  330. static struct clk aess_fclk = {
  331. .name = "aess_fclk",
  332. .parent = &abe_clk,
  333. .clksel = aess_fclk_div,
  334. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  335. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  336. .ops = &clkops_null,
  337. .recalc = &omap2_clksel_recalc,
  338. .round_rate = &omap2_clksel_round_rate,
  339. .set_rate = &omap2_clksel_set_rate,
  340. };
  341. static struct clk dpll_abe_m3x2_ck = {
  342. .name = "dpll_abe_m3x2_ck",
  343. .parent = &dpll_abe_x2_ck,
  344. .clksel = dpll_abe_m2x2_div,
  345. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  346. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  347. .ops = &clkops_null,
  348. .recalc = &omap2_clksel_recalc,
  349. .round_rate = &omap2_clksel_round_rate,
  350. .set_rate = &omap2_clksel_set_rate,
  351. };
  352. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  353. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  354. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  355. { .parent = NULL },
  356. };
  357. static struct clk core_hsd_byp_clk_mux_ck = {
  358. .name = "core_hsd_byp_clk_mux_ck",
  359. .parent = &sys_clkin_ck,
  360. .clksel = core_hsd_byp_clk_mux_sel,
  361. .init = &omap2_init_clksel_parent,
  362. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  363. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  364. .ops = &clkops_null,
  365. .recalc = &omap2_clksel_recalc,
  366. };
  367. /* DPLL_CORE */
  368. static struct dpll_data dpll_core_dd = {
  369. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  370. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  371. .clk_ref = &sys_clkin_ck,
  372. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  373. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  374. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  375. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  376. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  377. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  378. .enable_mask = OMAP4430_DPLL_EN_MASK,
  379. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  380. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  381. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  382. .max_divider = OMAP4430_MAX_DPLL_DIV,
  383. .min_divider = 1,
  384. };
  385. static struct clk dpll_core_ck = {
  386. .name = "dpll_core_ck",
  387. .parent = &sys_clkin_ck,
  388. .dpll_data = &dpll_core_dd,
  389. .init = &omap2_init_dpll_parent,
  390. .ops = &clkops_null,
  391. .recalc = &omap3_dpll_recalc,
  392. };
  393. static struct clk dpll_core_x2_ck = {
  394. .name = "dpll_core_x2_ck",
  395. .parent = &dpll_core_ck,
  396. .ops = &clkops_null,
  397. .recalc = &omap3_clkoutx2_recalc,
  398. };
  399. static const struct clksel dpll_core_m6x2_div[] = {
  400. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  401. { .parent = NULL },
  402. };
  403. static struct clk dpll_core_m6x2_ck = {
  404. .name = "dpll_core_m6x2_ck",
  405. .parent = &dpll_core_x2_ck,
  406. .clksel = dpll_core_m6x2_div,
  407. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  408. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  409. .ops = &clkops_null,
  410. .recalc = &omap2_clksel_recalc,
  411. .round_rate = &omap2_clksel_round_rate,
  412. .set_rate = &omap2_clksel_set_rate,
  413. };
  414. static const struct clksel dbgclk_mux_sel[] = {
  415. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  416. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  417. { .parent = NULL },
  418. };
  419. static struct clk dbgclk_mux_ck = {
  420. .name = "dbgclk_mux_ck",
  421. .parent = &sys_clkin_ck,
  422. .ops = &clkops_null,
  423. .recalc = &followparent_recalc,
  424. };
  425. static const struct clksel dpll_core_m2_div[] = {
  426. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  427. { .parent = NULL },
  428. };
  429. static struct clk dpll_core_m2_ck = {
  430. .name = "dpll_core_m2_ck",
  431. .parent = &dpll_core_ck,
  432. .clksel = dpll_core_m2_div,
  433. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  434. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  435. .ops = &clkops_null,
  436. .recalc = &omap2_clksel_recalc,
  437. .round_rate = &omap2_clksel_round_rate,
  438. .set_rate = &omap2_clksel_set_rate,
  439. };
  440. static struct clk ddrphy_ck = {
  441. .name = "ddrphy_ck",
  442. .parent = &dpll_core_m2_ck,
  443. .ops = &clkops_null,
  444. .recalc = &followparent_recalc,
  445. };
  446. static struct clk dpll_core_m5x2_ck = {
  447. .name = "dpll_core_m5x2_ck",
  448. .parent = &dpll_core_x2_ck,
  449. .clksel = dpll_core_m6x2_div,
  450. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  451. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  452. .ops = &clkops_null,
  453. .recalc = &omap2_clksel_recalc,
  454. .round_rate = &omap2_clksel_round_rate,
  455. .set_rate = &omap2_clksel_set_rate,
  456. };
  457. static const struct clksel div_core_div[] = {
  458. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  459. { .parent = NULL },
  460. };
  461. static struct clk div_core_ck = {
  462. .name = "div_core_ck",
  463. .parent = &dpll_core_m5x2_ck,
  464. .clksel = div_core_div,
  465. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  466. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  467. .ops = &clkops_null,
  468. .recalc = &omap2_clksel_recalc,
  469. .round_rate = &omap2_clksel_round_rate,
  470. .set_rate = &omap2_clksel_set_rate,
  471. };
  472. static const struct clksel_rate div4_1to8_rates[] = {
  473. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  474. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  475. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  476. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  477. { .div = 0 },
  478. };
  479. static const struct clksel div_iva_hs_clk_div[] = {
  480. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  481. { .parent = NULL },
  482. };
  483. static struct clk div_iva_hs_clk = {
  484. .name = "div_iva_hs_clk",
  485. .parent = &dpll_core_m5x2_ck,
  486. .clksel = div_iva_hs_clk_div,
  487. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  488. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  489. .ops = &clkops_null,
  490. .recalc = &omap2_clksel_recalc,
  491. .round_rate = &omap2_clksel_round_rate,
  492. .set_rate = &omap2_clksel_set_rate,
  493. };
  494. static struct clk div_mpu_hs_clk = {
  495. .name = "div_mpu_hs_clk",
  496. .parent = &dpll_core_m5x2_ck,
  497. .clksel = div_iva_hs_clk_div,
  498. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  499. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  500. .ops = &clkops_null,
  501. .recalc = &omap2_clksel_recalc,
  502. .round_rate = &omap2_clksel_round_rate,
  503. .set_rate = &omap2_clksel_set_rate,
  504. };
  505. static struct clk dpll_core_m4x2_ck = {
  506. .name = "dpll_core_m4x2_ck",
  507. .parent = &dpll_core_x2_ck,
  508. .clksel = dpll_core_m6x2_div,
  509. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  510. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  511. .ops = &clkops_null,
  512. .recalc = &omap2_clksel_recalc,
  513. .round_rate = &omap2_clksel_round_rate,
  514. .set_rate = &omap2_clksel_set_rate,
  515. };
  516. static struct clk dll_clk_div_ck = {
  517. .name = "dll_clk_div_ck",
  518. .parent = &dpll_core_m4x2_ck,
  519. .ops = &clkops_null,
  520. .recalc = &followparent_recalc,
  521. };
  522. static const struct clksel dpll_abe_m2_div[] = {
  523. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  524. { .parent = NULL },
  525. };
  526. static struct clk dpll_abe_m2_ck = {
  527. .name = "dpll_abe_m2_ck",
  528. .parent = &dpll_abe_ck,
  529. .clksel = dpll_abe_m2_div,
  530. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  531. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  532. .ops = &clkops_null,
  533. .recalc = &omap2_clksel_recalc,
  534. .round_rate = &omap2_clksel_round_rate,
  535. .set_rate = &omap2_clksel_set_rate,
  536. };
  537. static struct clk dpll_core_m3x2_ck = {
  538. .name = "dpll_core_m3x2_ck",
  539. .parent = &dpll_core_x2_ck,
  540. .clksel = dpll_core_m6x2_div,
  541. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  542. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  543. .ops = &clkops_omap2_dflt,
  544. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  545. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  546. .recalc = &omap2_clksel_recalc,
  547. .round_rate = &omap2_clksel_round_rate,
  548. .set_rate = &omap2_clksel_set_rate,
  549. };
  550. static struct clk dpll_core_m7x2_ck = {
  551. .name = "dpll_core_m7x2_ck",
  552. .parent = &dpll_core_x2_ck,
  553. .clksel = dpll_core_m6x2_div,
  554. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  555. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  556. .ops = &clkops_null,
  557. .recalc = &omap2_clksel_recalc,
  558. .round_rate = &omap2_clksel_round_rate,
  559. .set_rate = &omap2_clksel_set_rate,
  560. };
  561. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  562. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  563. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  564. { .parent = NULL },
  565. };
  566. static struct clk iva_hsd_byp_clk_mux_ck = {
  567. .name = "iva_hsd_byp_clk_mux_ck",
  568. .parent = &sys_clkin_ck,
  569. .clksel = iva_hsd_byp_clk_mux_sel,
  570. .init = &omap2_init_clksel_parent,
  571. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  572. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  573. .ops = &clkops_null,
  574. .recalc = &omap2_clksel_recalc,
  575. };
  576. /* DPLL_IVA */
  577. static struct dpll_data dpll_iva_dd = {
  578. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  579. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  580. .clk_ref = &sys_clkin_ck,
  581. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  582. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  583. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  584. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  585. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  586. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  587. .enable_mask = OMAP4430_DPLL_EN_MASK,
  588. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  589. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  590. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  591. .max_divider = OMAP4430_MAX_DPLL_DIV,
  592. .min_divider = 1,
  593. };
  594. static struct clk dpll_iva_ck = {
  595. .name = "dpll_iva_ck",
  596. .parent = &sys_clkin_ck,
  597. .dpll_data = &dpll_iva_dd,
  598. .init = &omap2_init_dpll_parent,
  599. .ops = &clkops_omap3_noncore_dpll_ops,
  600. .recalc = &omap3_dpll_recalc,
  601. .round_rate = &omap2_dpll_round_rate,
  602. .set_rate = &omap3_noncore_dpll_set_rate,
  603. };
  604. static struct clk dpll_iva_x2_ck = {
  605. .name = "dpll_iva_x2_ck",
  606. .parent = &dpll_iva_ck,
  607. .ops = &clkops_null,
  608. .recalc = &omap3_clkoutx2_recalc,
  609. };
  610. static const struct clksel dpll_iva_m4x2_div[] = {
  611. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  612. { .parent = NULL },
  613. };
  614. static struct clk dpll_iva_m4x2_ck = {
  615. .name = "dpll_iva_m4x2_ck",
  616. .parent = &dpll_iva_x2_ck,
  617. .clksel = dpll_iva_m4x2_div,
  618. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  619. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  620. .ops = &clkops_null,
  621. .recalc = &omap2_clksel_recalc,
  622. .round_rate = &omap2_clksel_round_rate,
  623. .set_rate = &omap2_clksel_set_rate,
  624. };
  625. static struct clk dpll_iva_m5x2_ck = {
  626. .name = "dpll_iva_m5x2_ck",
  627. .parent = &dpll_iva_x2_ck,
  628. .clksel = dpll_iva_m4x2_div,
  629. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  630. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  631. .ops = &clkops_null,
  632. .recalc = &omap2_clksel_recalc,
  633. .round_rate = &omap2_clksel_round_rate,
  634. .set_rate = &omap2_clksel_set_rate,
  635. };
  636. /* DPLL_MPU */
  637. static struct dpll_data dpll_mpu_dd = {
  638. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  639. .clk_bypass = &div_mpu_hs_clk,
  640. .clk_ref = &sys_clkin_ck,
  641. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  642. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  643. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  644. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  645. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  646. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  647. .enable_mask = OMAP4430_DPLL_EN_MASK,
  648. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  649. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  650. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  651. .max_divider = OMAP4430_MAX_DPLL_DIV,
  652. .min_divider = 1,
  653. };
  654. static struct clk dpll_mpu_ck = {
  655. .name = "dpll_mpu_ck",
  656. .parent = &sys_clkin_ck,
  657. .dpll_data = &dpll_mpu_dd,
  658. .init = &omap2_init_dpll_parent,
  659. .ops = &clkops_omap3_noncore_dpll_ops,
  660. .recalc = &omap3_dpll_recalc,
  661. .round_rate = &omap2_dpll_round_rate,
  662. .set_rate = &omap3_noncore_dpll_set_rate,
  663. };
  664. static const struct clksel dpll_mpu_m2_div[] = {
  665. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  666. { .parent = NULL },
  667. };
  668. static struct clk dpll_mpu_m2_ck = {
  669. .name = "dpll_mpu_m2_ck",
  670. .parent = &dpll_mpu_ck,
  671. .clksel = dpll_mpu_m2_div,
  672. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  673. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  674. .ops = &clkops_null,
  675. .recalc = &omap2_clksel_recalc,
  676. .round_rate = &omap2_clksel_round_rate,
  677. .set_rate = &omap2_clksel_set_rate,
  678. };
  679. static struct clk per_hs_clk_div_ck = {
  680. .name = "per_hs_clk_div_ck",
  681. .parent = &dpll_abe_m3x2_ck,
  682. .ops = &clkops_null,
  683. .recalc = &followparent_recalc,
  684. };
  685. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  686. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  687. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  688. { .parent = NULL },
  689. };
  690. static struct clk per_hsd_byp_clk_mux_ck = {
  691. .name = "per_hsd_byp_clk_mux_ck",
  692. .parent = &sys_clkin_ck,
  693. .clksel = per_hsd_byp_clk_mux_sel,
  694. .init = &omap2_init_clksel_parent,
  695. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  696. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  697. .ops = &clkops_null,
  698. .recalc = &omap2_clksel_recalc,
  699. };
  700. /* DPLL_PER */
  701. static struct dpll_data dpll_per_dd = {
  702. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  703. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  704. .clk_ref = &sys_clkin_ck,
  705. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  706. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  707. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  708. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  709. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  710. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  711. .enable_mask = OMAP4430_DPLL_EN_MASK,
  712. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  713. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  714. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  715. .max_divider = OMAP4430_MAX_DPLL_DIV,
  716. .min_divider = 1,
  717. };
  718. static struct clk dpll_per_ck = {
  719. .name = "dpll_per_ck",
  720. .parent = &sys_clkin_ck,
  721. .dpll_data = &dpll_per_dd,
  722. .init = &omap2_init_dpll_parent,
  723. .ops = &clkops_omap3_noncore_dpll_ops,
  724. .recalc = &omap3_dpll_recalc,
  725. .round_rate = &omap2_dpll_round_rate,
  726. .set_rate = &omap3_noncore_dpll_set_rate,
  727. };
  728. static const struct clksel dpll_per_m2_div[] = {
  729. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  730. { .parent = NULL },
  731. };
  732. static struct clk dpll_per_m2_ck = {
  733. .name = "dpll_per_m2_ck",
  734. .parent = &dpll_per_ck,
  735. .clksel = dpll_per_m2_div,
  736. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  737. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  738. .ops = &clkops_null,
  739. .recalc = &omap2_clksel_recalc,
  740. .round_rate = &omap2_clksel_round_rate,
  741. .set_rate = &omap2_clksel_set_rate,
  742. };
  743. static struct clk dpll_per_x2_ck = {
  744. .name = "dpll_per_x2_ck",
  745. .parent = &dpll_per_ck,
  746. .ops = &clkops_null,
  747. .recalc = &omap3_clkoutx2_recalc,
  748. };
  749. static const struct clksel dpll_per_m2x2_div[] = {
  750. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  751. { .parent = NULL },
  752. };
  753. static struct clk dpll_per_m2x2_ck = {
  754. .name = "dpll_per_m2x2_ck",
  755. .parent = &dpll_per_x2_ck,
  756. .clksel = dpll_per_m2x2_div,
  757. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  758. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  759. .ops = &clkops_null,
  760. .recalc = &omap2_clksel_recalc,
  761. .round_rate = &omap2_clksel_round_rate,
  762. .set_rate = &omap2_clksel_set_rate,
  763. };
  764. static struct clk dpll_per_m3x2_ck = {
  765. .name = "dpll_per_m3x2_ck",
  766. .parent = &dpll_per_x2_ck,
  767. .clksel = dpll_per_m2x2_div,
  768. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  769. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  770. .ops = &clkops_omap2_dflt,
  771. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  772. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  773. .recalc = &omap2_clksel_recalc,
  774. .round_rate = &omap2_clksel_round_rate,
  775. .set_rate = &omap2_clksel_set_rate,
  776. };
  777. static struct clk dpll_per_m4x2_ck = {
  778. .name = "dpll_per_m4x2_ck",
  779. .parent = &dpll_per_x2_ck,
  780. .clksel = dpll_per_m2x2_div,
  781. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  782. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  783. .ops = &clkops_null,
  784. .recalc = &omap2_clksel_recalc,
  785. .round_rate = &omap2_clksel_round_rate,
  786. .set_rate = &omap2_clksel_set_rate,
  787. };
  788. static struct clk dpll_per_m5x2_ck = {
  789. .name = "dpll_per_m5x2_ck",
  790. .parent = &dpll_per_x2_ck,
  791. .clksel = dpll_per_m2x2_div,
  792. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  793. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  794. .ops = &clkops_null,
  795. .recalc = &omap2_clksel_recalc,
  796. .round_rate = &omap2_clksel_round_rate,
  797. .set_rate = &omap2_clksel_set_rate,
  798. };
  799. static struct clk dpll_per_m6x2_ck = {
  800. .name = "dpll_per_m6x2_ck",
  801. .parent = &dpll_per_x2_ck,
  802. .clksel = dpll_per_m2x2_div,
  803. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  804. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  805. .ops = &clkops_null,
  806. .recalc = &omap2_clksel_recalc,
  807. .round_rate = &omap2_clksel_round_rate,
  808. .set_rate = &omap2_clksel_set_rate,
  809. };
  810. static struct clk dpll_per_m7x2_ck = {
  811. .name = "dpll_per_m7x2_ck",
  812. .parent = &dpll_per_x2_ck,
  813. .clksel = dpll_per_m2x2_div,
  814. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  815. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  816. .ops = &clkops_null,
  817. .recalc = &omap2_clksel_recalc,
  818. .round_rate = &omap2_clksel_round_rate,
  819. .set_rate = &omap2_clksel_set_rate,
  820. };
  821. /* DPLL_UNIPRO */
  822. static struct dpll_data dpll_unipro_dd = {
  823. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  824. .clk_bypass = &sys_clkin_ck,
  825. .clk_ref = &sys_clkin_ck,
  826. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  827. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  828. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  829. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  830. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  831. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  832. .enable_mask = OMAP4430_DPLL_EN_MASK,
  833. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  834. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  835. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  836. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  837. .max_divider = OMAP4430_MAX_DPLL_DIV,
  838. .min_divider = 1,
  839. };
  840. static struct clk dpll_unipro_ck = {
  841. .name = "dpll_unipro_ck",
  842. .parent = &sys_clkin_ck,
  843. .dpll_data = &dpll_unipro_dd,
  844. .init = &omap2_init_dpll_parent,
  845. .ops = &clkops_omap3_noncore_dpll_ops,
  846. .recalc = &omap3_dpll_recalc,
  847. .round_rate = &omap2_dpll_round_rate,
  848. .set_rate = &omap3_noncore_dpll_set_rate,
  849. };
  850. static struct clk dpll_unipro_x2_ck = {
  851. .name = "dpll_unipro_x2_ck",
  852. .parent = &dpll_unipro_ck,
  853. .ops = &clkops_null,
  854. .recalc = &omap3_clkoutx2_recalc,
  855. };
  856. static const struct clksel dpll_unipro_m2x2_div[] = {
  857. { .parent = &dpll_unipro_x2_ck, .rates = div31_1to31_rates },
  858. { .parent = NULL },
  859. };
  860. static struct clk dpll_unipro_m2x2_ck = {
  861. .name = "dpll_unipro_m2x2_ck",
  862. .parent = &dpll_unipro_x2_ck,
  863. .clksel = dpll_unipro_m2x2_div,
  864. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  865. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  866. .ops = &clkops_null,
  867. .recalc = &omap2_clksel_recalc,
  868. .round_rate = &omap2_clksel_round_rate,
  869. .set_rate = &omap2_clksel_set_rate,
  870. };
  871. static struct clk usb_hs_clk_div_ck = {
  872. .name = "usb_hs_clk_div_ck",
  873. .parent = &dpll_abe_m3x2_ck,
  874. .ops = &clkops_null,
  875. .recalc = &followparent_recalc,
  876. };
  877. /* DPLL_USB */
  878. static struct dpll_data dpll_usb_dd = {
  879. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  880. .clk_bypass = &usb_hs_clk_div_ck,
  881. .flags = DPLL_J_TYPE,
  882. .clk_ref = &sys_clkin_ck,
  883. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  884. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  885. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  886. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  887. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  888. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  889. .enable_mask = OMAP4430_DPLL_EN_MASK,
  890. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  891. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  892. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  893. .max_divider = OMAP4430_MAX_DPLL_DIV,
  894. .min_divider = 1,
  895. };
  896. static struct clk dpll_usb_ck = {
  897. .name = "dpll_usb_ck",
  898. .parent = &sys_clkin_ck,
  899. .dpll_data = &dpll_usb_dd,
  900. .init = &omap2_init_dpll_parent,
  901. .ops = &clkops_omap3_noncore_dpll_ops,
  902. .recalc = &omap3_dpll_recalc,
  903. .round_rate = &omap2_dpll_round_rate,
  904. .set_rate = &omap3_noncore_dpll_set_rate,
  905. };
  906. static struct clk dpll_usb_clkdcoldo_ck = {
  907. .name = "dpll_usb_clkdcoldo_ck",
  908. .parent = &dpll_usb_ck,
  909. .ops = &clkops_null,
  910. .recalc = &followparent_recalc,
  911. };
  912. static const struct clksel dpll_usb_m2_div[] = {
  913. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  914. { .parent = NULL },
  915. };
  916. static struct clk dpll_usb_m2_ck = {
  917. .name = "dpll_usb_m2_ck",
  918. .parent = &dpll_usb_ck,
  919. .clksel = dpll_usb_m2_div,
  920. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  921. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  922. .ops = &clkops_null,
  923. .recalc = &omap2_clksel_recalc,
  924. .round_rate = &omap2_clksel_round_rate,
  925. .set_rate = &omap2_clksel_set_rate,
  926. };
  927. static const struct clksel ducati_clk_mux_sel[] = {
  928. { .parent = &div_core_ck, .rates = div_1_0_rates },
  929. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  930. { .parent = NULL },
  931. };
  932. static struct clk ducati_clk_mux_ck = {
  933. .name = "ducati_clk_mux_ck",
  934. .parent = &div_core_ck,
  935. .clksel = ducati_clk_mux_sel,
  936. .init = &omap2_init_clksel_parent,
  937. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  938. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  939. .ops = &clkops_null,
  940. .recalc = &omap2_clksel_recalc,
  941. };
  942. static struct clk func_12m_fclk = {
  943. .name = "func_12m_fclk",
  944. .parent = &dpll_per_m2x2_ck,
  945. .ops = &clkops_null,
  946. .recalc = &followparent_recalc,
  947. };
  948. static struct clk func_24m_clk = {
  949. .name = "func_24m_clk",
  950. .parent = &dpll_per_m2_ck,
  951. .ops = &clkops_null,
  952. .recalc = &followparent_recalc,
  953. };
  954. static struct clk func_24mc_fclk = {
  955. .name = "func_24mc_fclk",
  956. .parent = &dpll_per_m2x2_ck,
  957. .ops = &clkops_null,
  958. .recalc = &followparent_recalc,
  959. };
  960. static const struct clksel_rate div2_4to8_rates[] = {
  961. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  962. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  963. { .div = 0 },
  964. };
  965. static const struct clksel func_48m_fclk_div[] = {
  966. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  967. { .parent = NULL },
  968. };
  969. static struct clk func_48m_fclk = {
  970. .name = "func_48m_fclk",
  971. .parent = &dpll_per_m2x2_ck,
  972. .clksel = func_48m_fclk_div,
  973. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  974. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  975. .ops = &clkops_null,
  976. .recalc = &omap2_clksel_recalc,
  977. .round_rate = &omap2_clksel_round_rate,
  978. .set_rate = &omap2_clksel_set_rate,
  979. };
  980. static struct clk func_48mc_fclk = {
  981. .name = "func_48mc_fclk",
  982. .parent = &dpll_per_m2x2_ck,
  983. .ops = &clkops_null,
  984. .recalc = &followparent_recalc,
  985. };
  986. static const struct clksel_rate div2_2to4_rates[] = {
  987. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  988. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  989. { .div = 0 },
  990. };
  991. static const struct clksel func_64m_fclk_div[] = {
  992. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  993. { .parent = NULL },
  994. };
  995. static struct clk func_64m_fclk = {
  996. .name = "func_64m_fclk",
  997. .parent = &dpll_per_m4x2_ck,
  998. .clksel = func_64m_fclk_div,
  999. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1000. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1001. .ops = &clkops_null,
  1002. .recalc = &omap2_clksel_recalc,
  1003. .round_rate = &omap2_clksel_round_rate,
  1004. .set_rate = &omap2_clksel_set_rate,
  1005. };
  1006. static const struct clksel func_96m_fclk_div[] = {
  1007. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  1008. { .parent = NULL },
  1009. };
  1010. static struct clk func_96m_fclk = {
  1011. .name = "func_96m_fclk",
  1012. .parent = &dpll_per_m2x2_ck,
  1013. .clksel = func_96m_fclk_div,
  1014. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1015. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1016. .ops = &clkops_null,
  1017. .recalc = &omap2_clksel_recalc,
  1018. .round_rate = &omap2_clksel_round_rate,
  1019. .set_rate = &omap2_clksel_set_rate,
  1020. };
  1021. static const struct clksel hsmmc6_fclk_sel[] = {
  1022. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1023. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1024. { .parent = NULL },
  1025. };
  1026. static struct clk hsmmc6_fclk = {
  1027. .name = "hsmmc6_fclk",
  1028. .parent = &func_64m_fclk,
  1029. .ops = &clkops_null,
  1030. .recalc = &followparent_recalc,
  1031. };
  1032. static const struct clksel_rate div2_1to8_rates[] = {
  1033. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  1034. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  1035. { .div = 0 },
  1036. };
  1037. static const struct clksel init_60m_fclk_div[] = {
  1038. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1039. { .parent = NULL },
  1040. };
  1041. static struct clk init_60m_fclk = {
  1042. .name = "init_60m_fclk",
  1043. .parent = &dpll_usb_m2_ck,
  1044. .clksel = init_60m_fclk_div,
  1045. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1046. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1047. .ops = &clkops_null,
  1048. .recalc = &omap2_clksel_recalc,
  1049. .round_rate = &omap2_clksel_round_rate,
  1050. .set_rate = &omap2_clksel_set_rate,
  1051. };
  1052. static const struct clksel l3_div_div[] = {
  1053. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1054. { .parent = NULL },
  1055. };
  1056. static struct clk l3_div_ck = {
  1057. .name = "l3_div_ck",
  1058. .parent = &div_core_ck,
  1059. .clksel = l3_div_div,
  1060. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1061. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1062. .ops = &clkops_null,
  1063. .recalc = &omap2_clksel_recalc,
  1064. .round_rate = &omap2_clksel_round_rate,
  1065. .set_rate = &omap2_clksel_set_rate,
  1066. };
  1067. static const struct clksel l4_div_div[] = {
  1068. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1069. { .parent = NULL },
  1070. };
  1071. static struct clk l4_div_ck = {
  1072. .name = "l4_div_ck",
  1073. .parent = &l3_div_ck,
  1074. .clksel = l4_div_div,
  1075. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1076. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1077. .ops = &clkops_null,
  1078. .recalc = &omap2_clksel_recalc,
  1079. .round_rate = &omap2_clksel_round_rate,
  1080. .set_rate = &omap2_clksel_set_rate,
  1081. };
  1082. static struct clk lp_clk_div_ck = {
  1083. .name = "lp_clk_div_ck",
  1084. .parent = &dpll_abe_m2x2_ck,
  1085. .ops = &clkops_null,
  1086. .recalc = &followparent_recalc,
  1087. };
  1088. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1089. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1090. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1091. { .parent = NULL },
  1092. };
  1093. static struct clk l4_wkup_clk_mux_ck = {
  1094. .name = "l4_wkup_clk_mux_ck",
  1095. .parent = &sys_clkin_ck,
  1096. .clksel = l4_wkup_clk_mux_sel,
  1097. .init = &omap2_init_clksel_parent,
  1098. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1099. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1100. .ops = &clkops_null,
  1101. .recalc = &omap2_clksel_recalc,
  1102. };
  1103. static const struct clksel per_abe_nc_fclk_div[] = {
  1104. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1105. { .parent = NULL },
  1106. };
  1107. static struct clk per_abe_nc_fclk = {
  1108. .name = "per_abe_nc_fclk",
  1109. .parent = &dpll_abe_m2_ck,
  1110. .clksel = per_abe_nc_fclk_div,
  1111. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1112. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1113. .ops = &clkops_null,
  1114. .recalc = &omap2_clksel_recalc,
  1115. .round_rate = &omap2_clksel_round_rate,
  1116. .set_rate = &omap2_clksel_set_rate,
  1117. };
  1118. static const struct clksel mcasp2_fclk_sel[] = {
  1119. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1120. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1121. { .parent = NULL },
  1122. };
  1123. static struct clk mcasp2_fclk = {
  1124. .name = "mcasp2_fclk",
  1125. .parent = &func_96m_fclk,
  1126. .ops = &clkops_null,
  1127. .recalc = &followparent_recalc,
  1128. };
  1129. static struct clk mcasp3_fclk = {
  1130. .name = "mcasp3_fclk",
  1131. .parent = &func_96m_fclk,
  1132. .ops = &clkops_null,
  1133. .recalc = &followparent_recalc,
  1134. };
  1135. static struct clk ocp_abe_iclk = {
  1136. .name = "ocp_abe_iclk",
  1137. .parent = &aess_fclk,
  1138. .ops = &clkops_null,
  1139. .recalc = &followparent_recalc,
  1140. };
  1141. static struct clk per_abe_24m_fclk = {
  1142. .name = "per_abe_24m_fclk",
  1143. .parent = &dpll_abe_m2_ck,
  1144. .ops = &clkops_null,
  1145. .recalc = &followparent_recalc,
  1146. };
  1147. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1148. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1149. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1150. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1151. { .parent = NULL },
  1152. };
  1153. static struct clk pmd_stm_clock_mux_ck = {
  1154. .name = "pmd_stm_clock_mux_ck",
  1155. .parent = &sys_clkin_ck,
  1156. .ops = &clkops_null,
  1157. .recalc = &followparent_recalc,
  1158. };
  1159. static struct clk pmd_trace_clk_mux_ck = {
  1160. .name = "pmd_trace_clk_mux_ck",
  1161. .parent = &sys_clkin_ck,
  1162. .ops = &clkops_null,
  1163. .recalc = &followparent_recalc,
  1164. };
  1165. static const struct clksel syc_clk_div_div[] = {
  1166. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1167. { .parent = NULL },
  1168. };
  1169. static struct clk syc_clk_div_ck = {
  1170. .name = "syc_clk_div_ck",
  1171. .parent = &sys_clkin_ck,
  1172. .clksel = syc_clk_div_div,
  1173. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1174. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1175. .ops = &clkops_null,
  1176. .recalc = &omap2_clksel_recalc,
  1177. .round_rate = &omap2_clksel_round_rate,
  1178. .set_rate = &omap2_clksel_set_rate,
  1179. };
  1180. /* Leaf clocks controlled by modules */
  1181. static struct clk aes1_fck = {
  1182. .name = "aes1_fck",
  1183. .ops = &clkops_omap2_dflt,
  1184. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1185. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1186. .clkdm_name = "l4_secure_clkdm",
  1187. .parent = &l3_div_ck,
  1188. .recalc = &followparent_recalc,
  1189. };
  1190. static struct clk aes2_fck = {
  1191. .name = "aes2_fck",
  1192. .ops = &clkops_omap2_dflt,
  1193. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1194. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1195. .clkdm_name = "l4_secure_clkdm",
  1196. .parent = &l3_div_ck,
  1197. .recalc = &followparent_recalc,
  1198. };
  1199. static struct clk aess_fck = {
  1200. .name = "aess_fck",
  1201. .ops = &clkops_omap2_dflt,
  1202. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1203. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1204. .clkdm_name = "abe_clkdm",
  1205. .parent = &aess_fclk,
  1206. .recalc = &followparent_recalc,
  1207. };
  1208. static struct clk bandgap_fclk = {
  1209. .name = "bandgap_fclk",
  1210. .ops = &clkops_omap2_dflt,
  1211. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1212. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1213. .clkdm_name = "l4_wkup_clkdm",
  1214. .parent = &sys_32k_ck,
  1215. .recalc = &followparent_recalc,
  1216. };
  1217. static struct clk des3des_fck = {
  1218. .name = "des3des_fck",
  1219. .ops = &clkops_omap2_dflt,
  1220. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1221. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1222. .clkdm_name = "l4_secure_clkdm",
  1223. .parent = &l4_div_ck,
  1224. .recalc = &followparent_recalc,
  1225. };
  1226. static const struct clksel dmic_sync_mux_sel[] = {
  1227. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1228. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1229. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1230. { .parent = NULL },
  1231. };
  1232. static struct clk dmic_sync_mux_ck = {
  1233. .name = "dmic_sync_mux_ck",
  1234. .parent = &abe_24m_fclk,
  1235. .clksel = dmic_sync_mux_sel,
  1236. .init = &omap2_init_clksel_parent,
  1237. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1238. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1239. .ops = &clkops_null,
  1240. .recalc = &omap2_clksel_recalc,
  1241. };
  1242. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1243. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1244. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1245. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1246. { .parent = NULL },
  1247. };
  1248. /* Merged func_dmic_abe_gfclk into dmic */
  1249. static struct clk dmic_fck = {
  1250. .name = "dmic_fck",
  1251. .parent = &dmic_sync_mux_ck,
  1252. .clksel = func_dmic_abe_gfclk_sel,
  1253. .init = &omap2_init_clksel_parent,
  1254. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1255. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1256. .ops = &clkops_omap2_dflt,
  1257. .recalc = &omap2_clksel_recalc,
  1258. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1259. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1260. .clkdm_name = "abe_clkdm",
  1261. };
  1262. static struct clk dsp_fck = {
  1263. .name = "dsp_fck",
  1264. .ops = &clkops_omap2_dflt,
  1265. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1266. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1267. .clkdm_name = "tesla_clkdm",
  1268. .parent = &dpll_iva_m4x2_ck,
  1269. .recalc = &followparent_recalc,
  1270. };
  1271. static struct clk dss_sys_clk = {
  1272. .name = "dss_sys_clk",
  1273. .ops = &clkops_omap2_dflt,
  1274. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1275. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1276. .clkdm_name = "l3_dss_clkdm",
  1277. .parent = &syc_clk_div_ck,
  1278. .recalc = &followparent_recalc,
  1279. };
  1280. static struct clk dss_tv_clk = {
  1281. .name = "dss_tv_clk",
  1282. .ops = &clkops_omap2_dflt,
  1283. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1284. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1285. .clkdm_name = "l3_dss_clkdm",
  1286. .parent = &extalt_clkin_ck,
  1287. .recalc = &followparent_recalc,
  1288. };
  1289. static struct clk dss_dss_clk = {
  1290. .name = "dss_dss_clk",
  1291. .ops = &clkops_omap2_dflt,
  1292. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1293. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1294. .clkdm_name = "l3_dss_clkdm",
  1295. .parent = &dpll_per_m5x2_ck,
  1296. .recalc = &followparent_recalc,
  1297. };
  1298. static struct clk dss_48mhz_clk = {
  1299. .name = "dss_48mhz_clk",
  1300. .ops = &clkops_omap2_dflt,
  1301. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1302. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1303. .clkdm_name = "l3_dss_clkdm",
  1304. .parent = &func_48mc_fclk,
  1305. .recalc = &followparent_recalc,
  1306. };
  1307. static struct clk dss_fck = {
  1308. .name = "dss_fck",
  1309. .ops = &clkops_omap2_dflt,
  1310. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1311. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1312. .clkdm_name = "l3_dss_clkdm",
  1313. .parent = &l3_div_ck,
  1314. .recalc = &followparent_recalc,
  1315. };
  1316. static struct clk efuse_ctrl_cust_fck = {
  1317. .name = "efuse_ctrl_cust_fck",
  1318. .ops = &clkops_omap2_dflt,
  1319. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1320. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1321. .clkdm_name = "l4_cefuse_clkdm",
  1322. .parent = &sys_clkin_ck,
  1323. .recalc = &followparent_recalc,
  1324. };
  1325. static struct clk emif1_fck = {
  1326. .name = "emif1_fck",
  1327. .ops = &clkops_omap2_dflt,
  1328. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1329. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1330. .flags = ENABLE_ON_INIT,
  1331. .clkdm_name = "l3_emif_clkdm",
  1332. .parent = &ddrphy_ck,
  1333. .recalc = &followparent_recalc,
  1334. };
  1335. static struct clk emif2_fck = {
  1336. .name = "emif2_fck",
  1337. .ops = &clkops_omap2_dflt,
  1338. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1339. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1340. .flags = ENABLE_ON_INIT,
  1341. .clkdm_name = "l3_emif_clkdm",
  1342. .parent = &ddrphy_ck,
  1343. .recalc = &followparent_recalc,
  1344. };
  1345. static const struct clksel fdif_fclk_div[] = {
  1346. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1347. { .parent = NULL },
  1348. };
  1349. /* Merged fdif_fclk into fdif */
  1350. static struct clk fdif_fck = {
  1351. .name = "fdif_fck",
  1352. .parent = &dpll_per_m4x2_ck,
  1353. .clksel = fdif_fclk_div,
  1354. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1355. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1356. .ops = &clkops_omap2_dflt,
  1357. .recalc = &omap2_clksel_recalc,
  1358. .round_rate = &omap2_clksel_round_rate,
  1359. .set_rate = &omap2_clksel_set_rate,
  1360. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1361. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1362. .clkdm_name = "iss_clkdm",
  1363. };
  1364. static struct clk fpka_fck = {
  1365. .name = "fpka_fck",
  1366. .ops = &clkops_omap2_dflt,
  1367. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1368. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1369. .clkdm_name = "l4_secure_clkdm",
  1370. .parent = &l4_div_ck,
  1371. .recalc = &followparent_recalc,
  1372. };
  1373. static struct clk gpio1_dbclk = {
  1374. .name = "gpio1_dbclk",
  1375. .ops = &clkops_omap2_dflt,
  1376. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1377. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1378. .clkdm_name = "l4_wkup_clkdm",
  1379. .parent = &sys_32k_ck,
  1380. .recalc = &followparent_recalc,
  1381. };
  1382. static struct clk gpio1_ick = {
  1383. .name = "gpio1_ick",
  1384. .ops = &clkops_omap2_dflt,
  1385. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1386. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1387. .clkdm_name = "l4_wkup_clkdm",
  1388. .parent = &l4_wkup_clk_mux_ck,
  1389. .recalc = &followparent_recalc,
  1390. };
  1391. static struct clk gpio2_dbclk = {
  1392. .name = "gpio2_dbclk",
  1393. .ops = &clkops_omap2_dflt,
  1394. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1395. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1396. .clkdm_name = "l4_per_clkdm",
  1397. .parent = &sys_32k_ck,
  1398. .recalc = &followparent_recalc,
  1399. };
  1400. static struct clk gpio2_ick = {
  1401. .name = "gpio2_ick",
  1402. .ops = &clkops_omap2_dflt,
  1403. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1404. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1405. .clkdm_name = "l4_per_clkdm",
  1406. .parent = &l4_div_ck,
  1407. .recalc = &followparent_recalc,
  1408. };
  1409. static struct clk gpio3_dbclk = {
  1410. .name = "gpio3_dbclk",
  1411. .ops = &clkops_omap2_dflt,
  1412. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1413. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1414. .clkdm_name = "l4_per_clkdm",
  1415. .parent = &sys_32k_ck,
  1416. .recalc = &followparent_recalc,
  1417. };
  1418. static struct clk gpio3_ick = {
  1419. .name = "gpio3_ick",
  1420. .ops = &clkops_omap2_dflt,
  1421. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1422. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1423. .clkdm_name = "l4_per_clkdm",
  1424. .parent = &l4_div_ck,
  1425. .recalc = &followparent_recalc,
  1426. };
  1427. static struct clk gpio4_dbclk = {
  1428. .name = "gpio4_dbclk",
  1429. .ops = &clkops_omap2_dflt,
  1430. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1431. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1432. .clkdm_name = "l4_per_clkdm",
  1433. .parent = &sys_32k_ck,
  1434. .recalc = &followparent_recalc,
  1435. };
  1436. static struct clk gpio4_ick = {
  1437. .name = "gpio4_ick",
  1438. .ops = &clkops_omap2_dflt,
  1439. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1440. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1441. .clkdm_name = "l4_per_clkdm",
  1442. .parent = &l4_div_ck,
  1443. .recalc = &followparent_recalc,
  1444. };
  1445. static struct clk gpio5_dbclk = {
  1446. .name = "gpio5_dbclk",
  1447. .ops = &clkops_omap2_dflt,
  1448. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1449. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1450. .clkdm_name = "l4_per_clkdm",
  1451. .parent = &sys_32k_ck,
  1452. .recalc = &followparent_recalc,
  1453. };
  1454. static struct clk gpio5_ick = {
  1455. .name = "gpio5_ick",
  1456. .ops = &clkops_omap2_dflt,
  1457. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1458. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1459. .clkdm_name = "l4_per_clkdm",
  1460. .parent = &l4_div_ck,
  1461. .recalc = &followparent_recalc,
  1462. };
  1463. static struct clk gpio6_dbclk = {
  1464. .name = "gpio6_dbclk",
  1465. .ops = &clkops_omap2_dflt,
  1466. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1467. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1468. .clkdm_name = "l4_per_clkdm",
  1469. .parent = &sys_32k_ck,
  1470. .recalc = &followparent_recalc,
  1471. };
  1472. static struct clk gpio6_ick = {
  1473. .name = "gpio6_ick",
  1474. .ops = &clkops_omap2_dflt,
  1475. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1476. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1477. .clkdm_name = "l4_per_clkdm",
  1478. .parent = &l4_div_ck,
  1479. .recalc = &followparent_recalc,
  1480. };
  1481. static struct clk gpmc_ick = {
  1482. .name = "gpmc_ick",
  1483. .ops = &clkops_omap2_dflt,
  1484. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1485. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1486. .clkdm_name = "l3_2_clkdm",
  1487. .parent = &l3_div_ck,
  1488. .recalc = &followparent_recalc,
  1489. };
  1490. static const struct clksel sgx_clk_mux_sel[] = {
  1491. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1492. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1493. { .parent = NULL },
  1494. };
  1495. /* Merged sgx_clk_mux into gpu */
  1496. static struct clk gpu_fck = {
  1497. .name = "gpu_fck",
  1498. .parent = &dpll_core_m7x2_ck,
  1499. .clksel = sgx_clk_mux_sel,
  1500. .init = &omap2_init_clksel_parent,
  1501. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1502. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1503. .ops = &clkops_omap2_dflt,
  1504. .recalc = &omap2_clksel_recalc,
  1505. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1506. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1507. .clkdm_name = "l3_gfx_clkdm",
  1508. };
  1509. static struct clk hdq1w_fck = {
  1510. .name = "hdq1w_fck",
  1511. .ops = &clkops_omap2_dflt,
  1512. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1513. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1514. .clkdm_name = "l4_per_clkdm",
  1515. .parent = &func_12m_fclk,
  1516. .recalc = &followparent_recalc,
  1517. };
  1518. static const struct clksel hsi_fclk_div[] = {
  1519. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1520. { .parent = NULL },
  1521. };
  1522. /* Merged hsi_fclk into hsi */
  1523. static struct clk hsi_fck = {
  1524. .name = "hsi_fck",
  1525. .parent = &dpll_per_m2x2_ck,
  1526. .clksel = hsi_fclk_div,
  1527. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1528. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1529. .ops = &clkops_omap2_dflt,
  1530. .recalc = &omap2_clksel_recalc,
  1531. .round_rate = &omap2_clksel_round_rate,
  1532. .set_rate = &omap2_clksel_set_rate,
  1533. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1534. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1535. .clkdm_name = "l3_init_clkdm",
  1536. };
  1537. static struct clk i2c1_fck = {
  1538. .name = "i2c1_fck",
  1539. .ops = &clkops_omap2_dflt,
  1540. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1541. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1542. .clkdm_name = "l4_per_clkdm",
  1543. .parent = &func_96m_fclk,
  1544. .recalc = &followparent_recalc,
  1545. };
  1546. static struct clk i2c2_fck = {
  1547. .name = "i2c2_fck",
  1548. .ops = &clkops_omap2_dflt,
  1549. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1550. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1551. .clkdm_name = "l4_per_clkdm",
  1552. .parent = &func_96m_fclk,
  1553. .recalc = &followparent_recalc,
  1554. };
  1555. static struct clk i2c3_fck = {
  1556. .name = "i2c3_fck",
  1557. .ops = &clkops_omap2_dflt,
  1558. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1559. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1560. .clkdm_name = "l4_per_clkdm",
  1561. .parent = &func_96m_fclk,
  1562. .recalc = &followparent_recalc,
  1563. };
  1564. static struct clk i2c4_fck = {
  1565. .name = "i2c4_fck",
  1566. .ops = &clkops_omap2_dflt,
  1567. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1568. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1569. .clkdm_name = "l4_per_clkdm",
  1570. .parent = &func_96m_fclk,
  1571. .recalc = &followparent_recalc,
  1572. };
  1573. static struct clk ipu_fck = {
  1574. .name = "ipu_fck",
  1575. .ops = &clkops_omap2_dflt,
  1576. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1577. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1578. .clkdm_name = "ducati_clkdm",
  1579. .parent = &ducati_clk_mux_ck,
  1580. .recalc = &followparent_recalc,
  1581. };
  1582. static struct clk iss_ctrlclk = {
  1583. .name = "iss_ctrlclk",
  1584. .ops = &clkops_omap2_dflt,
  1585. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1586. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1587. .clkdm_name = "iss_clkdm",
  1588. .parent = &func_96m_fclk,
  1589. .recalc = &followparent_recalc,
  1590. };
  1591. static struct clk iss_fck = {
  1592. .name = "iss_fck",
  1593. .ops = &clkops_omap2_dflt,
  1594. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1595. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1596. .clkdm_name = "iss_clkdm",
  1597. .parent = &ducati_clk_mux_ck,
  1598. .recalc = &followparent_recalc,
  1599. };
  1600. static struct clk iva_fck = {
  1601. .name = "iva_fck",
  1602. .ops = &clkops_omap2_dflt,
  1603. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1604. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1605. .clkdm_name = "ivahd_clkdm",
  1606. .parent = &dpll_iva_m5x2_ck,
  1607. .recalc = &followparent_recalc,
  1608. };
  1609. static struct clk kbd_fck = {
  1610. .name = "kbd_fck",
  1611. .ops = &clkops_omap2_dflt,
  1612. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1613. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1614. .clkdm_name = "l4_wkup_clkdm",
  1615. .parent = &sys_32k_ck,
  1616. .recalc = &followparent_recalc,
  1617. };
  1618. static struct clk l3_instr_ick = {
  1619. .name = "l3_instr_ick",
  1620. .ops = &clkops_omap2_dflt,
  1621. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1622. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1623. .clkdm_name = "l3_instr_clkdm",
  1624. .parent = &l3_div_ck,
  1625. .recalc = &followparent_recalc,
  1626. };
  1627. static struct clk l3_main_3_ick = {
  1628. .name = "l3_main_3_ick",
  1629. .ops = &clkops_omap2_dflt,
  1630. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1631. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1632. .clkdm_name = "l3_instr_clkdm",
  1633. .parent = &l3_div_ck,
  1634. .recalc = &followparent_recalc,
  1635. };
  1636. static struct clk mcasp_sync_mux_ck = {
  1637. .name = "mcasp_sync_mux_ck",
  1638. .parent = &abe_24m_fclk,
  1639. .clksel = dmic_sync_mux_sel,
  1640. .init = &omap2_init_clksel_parent,
  1641. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1642. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1643. .ops = &clkops_null,
  1644. .recalc = &omap2_clksel_recalc,
  1645. };
  1646. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1647. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1648. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1649. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1650. { .parent = NULL },
  1651. };
  1652. /* Merged func_mcasp_abe_gfclk into mcasp */
  1653. static struct clk mcasp_fck = {
  1654. .name = "mcasp_fck",
  1655. .parent = &mcasp_sync_mux_ck,
  1656. .clksel = func_mcasp_abe_gfclk_sel,
  1657. .init = &omap2_init_clksel_parent,
  1658. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1659. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1660. .ops = &clkops_omap2_dflt,
  1661. .recalc = &omap2_clksel_recalc,
  1662. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1663. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1664. .clkdm_name = "abe_clkdm",
  1665. };
  1666. static struct clk mcbsp1_sync_mux_ck = {
  1667. .name = "mcbsp1_sync_mux_ck",
  1668. .parent = &abe_24m_fclk,
  1669. .clksel = dmic_sync_mux_sel,
  1670. .init = &omap2_init_clksel_parent,
  1671. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1672. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1673. .ops = &clkops_null,
  1674. .recalc = &omap2_clksel_recalc,
  1675. };
  1676. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1677. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1678. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1679. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1680. { .parent = NULL },
  1681. };
  1682. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1683. static struct clk mcbsp1_fck = {
  1684. .name = "mcbsp1_fck",
  1685. .parent = &mcbsp1_sync_mux_ck,
  1686. .clksel = func_mcbsp1_gfclk_sel,
  1687. .init = &omap2_init_clksel_parent,
  1688. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1689. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1690. .ops = &clkops_omap2_dflt,
  1691. .recalc = &omap2_clksel_recalc,
  1692. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1693. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1694. .clkdm_name = "abe_clkdm",
  1695. };
  1696. static struct clk mcbsp2_sync_mux_ck = {
  1697. .name = "mcbsp2_sync_mux_ck",
  1698. .parent = &abe_24m_fclk,
  1699. .clksel = dmic_sync_mux_sel,
  1700. .init = &omap2_init_clksel_parent,
  1701. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1702. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1703. .ops = &clkops_null,
  1704. .recalc = &omap2_clksel_recalc,
  1705. };
  1706. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1707. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1708. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1709. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1710. { .parent = NULL },
  1711. };
  1712. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1713. static struct clk mcbsp2_fck = {
  1714. .name = "mcbsp2_fck",
  1715. .parent = &mcbsp2_sync_mux_ck,
  1716. .clksel = func_mcbsp2_gfclk_sel,
  1717. .init = &omap2_init_clksel_parent,
  1718. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1719. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1720. .ops = &clkops_omap2_dflt,
  1721. .recalc = &omap2_clksel_recalc,
  1722. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1723. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1724. .clkdm_name = "abe_clkdm",
  1725. };
  1726. static struct clk mcbsp3_sync_mux_ck = {
  1727. .name = "mcbsp3_sync_mux_ck",
  1728. .parent = &abe_24m_fclk,
  1729. .clksel = dmic_sync_mux_sel,
  1730. .init = &omap2_init_clksel_parent,
  1731. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1732. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1733. .ops = &clkops_null,
  1734. .recalc = &omap2_clksel_recalc,
  1735. };
  1736. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1737. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1738. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1739. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1740. { .parent = NULL },
  1741. };
  1742. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1743. static struct clk mcbsp3_fck = {
  1744. .name = "mcbsp3_fck",
  1745. .parent = &mcbsp3_sync_mux_ck,
  1746. .clksel = func_mcbsp3_gfclk_sel,
  1747. .init = &omap2_init_clksel_parent,
  1748. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1749. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1750. .ops = &clkops_omap2_dflt,
  1751. .recalc = &omap2_clksel_recalc,
  1752. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1753. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1754. .clkdm_name = "abe_clkdm",
  1755. };
  1756. static struct clk mcbsp4_sync_mux_ck = {
  1757. .name = "mcbsp4_sync_mux_ck",
  1758. .parent = &func_96m_fclk,
  1759. .clksel = mcasp2_fclk_sel,
  1760. .init = &omap2_init_clksel_parent,
  1761. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1762. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1763. .ops = &clkops_null,
  1764. .recalc = &omap2_clksel_recalc,
  1765. };
  1766. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1767. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1768. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1769. { .parent = NULL },
  1770. };
  1771. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1772. static struct clk mcbsp4_fck = {
  1773. .name = "mcbsp4_fck",
  1774. .parent = &mcbsp4_sync_mux_ck,
  1775. .clksel = per_mcbsp4_gfclk_sel,
  1776. .init = &omap2_init_clksel_parent,
  1777. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1778. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1779. .ops = &clkops_omap2_dflt,
  1780. .recalc = &omap2_clksel_recalc,
  1781. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1782. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1783. .clkdm_name = "l4_per_clkdm",
  1784. };
  1785. static struct clk mcpdm_fck = {
  1786. .name = "mcpdm_fck",
  1787. .ops = &clkops_omap2_dflt,
  1788. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1789. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1790. .clkdm_name = "abe_clkdm",
  1791. .parent = &pad_clks_ck,
  1792. .recalc = &followparent_recalc,
  1793. };
  1794. static struct clk mcspi1_fck = {
  1795. .name = "mcspi1_fck",
  1796. .ops = &clkops_omap2_dflt,
  1797. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1798. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1799. .clkdm_name = "l4_per_clkdm",
  1800. .parent = &func_48m_fclk,
  1801. .recalc = &followparent_recalc,
  1802. };
  1803. static struct clk mcspi2_fck = {
  1804. .name = "mcspi2_fck",
  1805. .ops = &clkops_omap2_dflt,
  1806. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1807. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1808. .clkdm_name = "l4_per_clkdm",
  1809. .parent = &func_48m_fclk,
  1810. .recalc = &followparent_recalc,
  1811. };
  1812. static struct clk mcspi3_fck = {
  1813. .name = "mcspi3_fck",
  1814. .ops = &clkops_omap2_dflt,
  1815. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1816. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1817. .clkdm_name = "l4_per_clkdm",
  1818. .parent = &func_48m_fclk,
  1819. .recalc = &followparent_recalc,
  1820. };
  1821. static struct clk mcspi4_fck = {
  1822. .name = "mcspi4_fck",
  1823. .ops = &clkops_omap2_dflt,
  1824. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1825. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1826. .clkdm_name = "l4_per_clkdm",
  1827. .parent = &func_48m_fclk,
  1828. .recalc = &followparent_recalc,
  1829. };
  1830. /* Merged hsmmc1_fclk into mmc1 */
  1831. static struct clk mmc1_fck = {
  1832. .name = "mmc1_fck",
  1833. .parent = &func_64m_fclk,
  1834. .clksel = hsmmc6_fclk_sel,
  1835. .init = &omap2_init_clksel_parent,
  1836. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1837. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1838. .ops = &clkops_omap2_dflt,
  1839. .recalc = &omap2_clksel_recalc,
  1840. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1841. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1842. .clkdm_name = "l3_init_clkdm",
  1843. };
  1844. /* Merged hsmmc2_fclk into mmc2 */
  1845. static struct clk mmc2_fck = {
  1846. .name = "mmc2_fck",
  1847. .parent = &func_64m_fclk,
  1848. .clksel = hsmmc6_fclk_sel,
  1849. .init = &omap2_init_clksel_parent,
  1850. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1851. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1852. .ops = &clkops_omap2_dflt,
  1853. .recalc = &omap2_clksel_recalc,
  1854. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1855. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1856. .clkdm_name = "l3_init_clkdm",
  1857. };
  1858. static struct clk mmc3_fck = {
  1859. .name = "mmc3_fck",
  1860. .ops = &clkops_omap2_dflt,
  1861. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1862. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1863. .clkdm_name = "l4_per_clkdm",
  1864. .parent = &func_48m_fclk,
  1865. .recalc = &followparent_recalc,
  1866. };
  1867. static struct clk mmc4_fck = {
  1868. .name = "mmc4_fck",
  1869. .ops = &clkops_omap2_dflt,
  1870. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1871. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1872. .clkdm_name = "l4_per_clkdm",
  1873. .parent = &func_48m_fclk,
  1874. .recalc = &followparent_recalc,
  1875. };
  1876. static struct clk mmc5_fck = {
  1877. .name = "mmc5_fck",
  1878. .ops = &clkops_omap2_dflt,
  1879. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1880. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1881. .clkdm_name = "l4_per_clkdm",
  1882. .parent = &func_48m_fclk,
  1883. .recalc = &followparent_recalc,
  1884. };
  1885. static struct clk ocp2scp_usb_phy_phy_48m = {
  1886. .name = "ocp2scp_usb_phy_phy_48m",
  1887. .ops = &clkops_omap2_dflt,
  1888. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1889. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1890. .clkdm_name = "l3_init_clkdm",
  1891. .parent = &func_48m_fclk,
  1892. .recalc = &followparent_recalc,
  1893. };
  1894. static struct clk ocp2scp_usb_phy_ick = {
  1895. .name = "ocp2scp_usb_phy_ick",
  1896. .ops = &clkops_omap2_dflt,
  1897. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1898. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1899. .clkdm_name = "l3_init_clkdm",
  1900. .parent = &l4_div_ck,
  1901. .recalc = &followparent_recalc,
  1902. };
  1903. static struct clk ocp_wp_noc_ick = {
  1904. .name = "ocp_wp_noc_ick",
  1905. .ops = &clkops_omap2_dflt,
  1906. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1907. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1908. .clkdm_name = "l3_instr_clkdm",
  1909. .parent = &l3_div_ck,
  1910. .recalc = &followparent_recalc,
  1911. };
  1912. static struct clk rng_ick = {
  1913. .name = "rng_ick",
  1914. .ops = &clkops_omap2_dflt,
  1915. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1916. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1917. .clkdm_name = "l4_secure_clkdm",
  1918. .parent = &l4_div_ck,
  1919. .recalc = &followparent_recalc,
  1920. };
  1921. static struct clk sha2md5_fck = {
  1922. .name = "sha2md5_fck",
  1923. .ops = &clkops_omap2_dflt,
  1924. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1925. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1926. .clkdm_name = "l4_secure_clkdm",
  1927. .parent = &l3_div_ck,
  1928. .recalc = &followparent_recalc,
  1929. };
  1930. static struct clk sl2if_ick = {
  1931. .name = "sl2if_ick",
  1932. .ops = &clkops_omap2_dflt,
  1933. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1934. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1935. .clkdm_name = "ivahd_clkdm",
  1936. .parent = &dpll_iva_m5x2_ck,
  1937. .recalc = &followparent_recalc,
  1938. };
  1939. static struct clk slimbus1_fclk_1 = {
  1940. .name = "slimbus1_fclk_1",
  1941. .ops = &clkops_omap2_dflt,
  1942. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1943. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1944. .clkdm_name = "abe_clkdm",
  1945. .parent = &func_24m_clk,
  1946. .recalc = &followparent_recalc,
  1947. };
  1948. static struct clk slimbus1_fclk_0 = {
  1949. .name = "slimbus1_fclk_0",
  1950. .ops = &clkops_omap2_dflt,
  1951. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1952. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1953. .clkdm_name = "abe_clkdm",
  1954. .parent = &abe_24m_fclk,
  1955. .recalc = &followparent_recalc,
  1956. };
  1957. static struct clk slimbus1_fclk_2 = {
  1958. .name = "slimbus1_fclk_2",
  1959. .ops = &clkops_omap2_dflt,
  1960. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1961. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1962. .clkdm_name = "abe_clkdm",
  1963. .parent = &pad_clks_ck,
  1964. .recalc = &followparent_recalc,
  1965. };
  1966. static struct clk slimbus1_slimbus_clk = {
  1967. .name = "slimbus1_slimbus_clk",
  1968. .ops = &clkops_omap2_dflt,
  1969. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1970. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1971. .clkdm_name = "abe_clkdm",
  1972. .parent = &slimbus_clk,
  1973. .recalc = &followparent_recalc,
  1974. };
  1975. static struct clk slimbus1_fck = {
  1976. .name = "slimbus1_fck",
  1977. .ops = &clkops_omap2_dflt,
  1978. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1979. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1980. .clkdm_name = "abe_clkdm",
  1981. .parent = &ocp_abe_iclk,
  1982. .recalc = &followparent_recalc,
  1983. };
  1984. static struct clk slimbus2_fclk_1 = {
  1985. .name = "slimbus2_fclk_1",
  1986. .ops = &clkops_omap2_dflt,
  1987. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1988. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1989. .clkdm_name = "l4_per_clkdm",
  1990. .parent = &per_abe_24m_fclk,
  1991. .recalc = &followparent_recalc,
  1992. };
  1993. static struct clk slimbus2_fclk_0 = {
  1994. .name = "slimbus2_fclk_0",
  1995. .ops = &clkops_omap2_dflt,
  1996. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1997. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1998. .clkdm_name = "l4_per_clkdm",
  1999. .parent = &func_24mc_fclk,
  2000. .recalc = &followparent_recalc,
  2001. };
  2002. static struct clk slimbus2_slimbus_clk = {
  2003. .name = "slimbus2_slimbus_clk",
  2004. .ops = &clkops_omap2_dflt,
  2005. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2006. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2007. .clkdm_name = "l4_per_clkdm",
  2008. .parent = &pad_slimbus_core_clks_ck,
  2009. .recalc = &followparent_recalc,
  2010. };
  2011. static struct clk slimbus2_fck = {
  2012. .name = "slimbus2_fck",
  2013. .ops = &clkops_omap2_dflt,
  2014. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2015. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2016. .clkdm_name = "l4_per_clkdm",
  2017. .parent = &l4_div_ck,
  2018. .recalc = &followparent_recalc,
  2019. };
  2020. static struct clk smartreflex_core_fck = {
  2021. .name = "smartreflex_core_fck",
  2022. .ops = &clkops_omap2_dflt,
  2023. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2024. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2025. .clkdm_name = "l4_ao_clkdm",
  2026. .parent = &l4_wkup_clk_mux_ck,
  2027. .recalc = &followparent_recalc,
  2028. };
  2029. static struct clk smartreflex_iva_fck = {
  2030. .name = "smartreflex_iva_fck",
  2031. .ops = &clkops_omap2_dflt,
  2032. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2033. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2034. .clkdm_name = "l4_ao_clkdm",
  2035. .parent = &l4_wkup_clk_mux_ck,
  2036. .recalc = &followparent_recalc,
  2037. };
  2038. static struct clk smartreflex_mpu_fck = {
  2039. .name = "smartreflex_mpu_fck",
  2040. .ops = &clkops_omap2_dflt,
  2041. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2042. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2043. .clkdm_name = "l4_ao_clkdm",
  2044. .parent = &l4_wkup_clk_mux_ck,
  2045. .recalc = &followparent_recalc,
  2046. };
  2047. /* Merged dmt1_clk_mux into timer1 */
  2048. static struct clk timer1_fck = {
  2049. .name = "timer1_fck",
  2050. .parent = &sys_clkin_ck,
  2051. .clksel = abe_dpll_bypass_clk_mux_sel,
  2052. .init = &omap2_init_clksel_parent,
  2053. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2054. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2055. .ops = &clkops_omap2_dflt,
  2056. .recalc = &omap2_clksel_recalc,
  2057. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2058. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2059. .clkdm_name = "l4_wkup_clkdm",
  2060. };
  2061. /* Merged cm2_dm10_mux into timer10 */
  2062. static struct clk timer10_fck = {
  2063. .name = "timer10_fck",
  2064. .parent = &sys_clkin_ck,
  2065. .clksel = abe_dpll_bypass_clk_mux_sel,
  2066. .init = &omap2_init_clksel_parent,
  2067. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2068. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2069. .ops = &clkops_omap2_dflt,
  2070. .recalc = &omap2_clksel_recalc,
  2071. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2072. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2073. .clkdm_name = "l4_per_clkdm",
  2074. };
  2075. /* Merged cm2_dm11_mux into timer11 */
  2076. static struct clk timer11_fck = {
  2077. .name = "timer11_fck",
  2078. .parent = &sys_clkin_ck,
  2079. .clksel = abe_dpll_bypass_clk_mux_sel,
  2080. .init = &omap2_init_clksel_parent,
  2081. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2082. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2083. .ops = &clkops_omap2_dflt,
  2084. .recalc = &omap2_clksel_recalc,
  2085. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2086. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2087. .clkdm_name = "l4_per_clkdm",
  2088. };
  2089. /* Merged cm2_dm2_mux into timer2 */
  2090. static struct clk timer2_fck = {
  2091. .name = "timer2_fck",
  2092. .parent = &sys_clkin_ck,
  2093. .clksel = abe_dpll_bypass_clk_mux_sel,
  2094. .init = &omap2_init_clksel_parent,
  2095. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2096. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2097. .ops = &clkops_omap2_dflt,
  2098. .recalc = &omap2_clksel_recalc,
  2099. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2100. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2101. .clkdm_name = "l4_per_clkdm",
  2102. };
  2103. /* Merged cm2_dm3_mux into timer3 */
  2104. static struct clk timer3_fck = {
  2105. .name = "timer3_fck",
  2106. .parent = &sys_clkin_ck,
  2107. .clksel = abe_dpll_bypass_clk_mux_sel,
  2108. .init = &omap2_init_clksel_parent,
  2109. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2110. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2111. .ops = &clkops_omap2_dflt,
  2112. .recalc = &omap2_clksel_recalc,
  2113. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2114. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2115. .clkdm_name = "l4_per_clkdm",
  2116. };
  2117. /* Merged cm2_dm4_mux into timer4 */
  2118. static struct clk timer4_fck = {
  2119. .name = "timer4_fck",
  2120. .parent = &sys_clkin_ck,
  2121. .clksel = abe_dpll_bypass_clk_mux_sel,
  2122. .init = &omap2_init_clksel_parent,
  2123. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2124. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2125. .ops = &clkops_omap2_dflt,
  2126. .recalc = &omap2_clksel_recalc,
  2127. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2128. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2129. .clkdm_name = "l4_per_clkdm",
  2130. };
  2131. static const struct clksel timer5_sync_mux_sel[] = {
  2132. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2133. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2134. { .parent = NULL },
  2135. };
  2136. /* Merged timer5_sync_mux into timer5 */
  2137. static struct clk timer5_fck = {
  2138. .name = "timer5_fck",
  2139. .parent = &syc_clk_div_ck,
  2140. .clksel = timer5_sync_mux_sel,
  2141. .init = &omap2_init_clksel_parent,
  2142. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2143. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2144. .ops = &clkops_omap2_dflt,
  2145. .recalc = &omap2_clksel_recalc,
  2146. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2147. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2148. .clkdm_name = "abe_clkdm",
  2149. };
  2150. /* Merged timer6_sync_mux into timer6 */
  2151. static struct clk timer6_fck = {
  2152. .name = "timer6_fck",
  2153. .parent = &syc_clk_div_ck,
  2154. .clksel = timer5_sync_mux_sel,
  2155. .init = &omap2_init_clksel_parent,
  2156. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2157. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2158. .ops = &clkops_omap2_dflt,
  2159. .recalc = &omap2_clksel_recalc,
  2160. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2161. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2162. .clkdm_name = "abe_clkdm",
  2163. };
  2164. /* Merged timer7_sync_mux into timer7 */
  2165. static struct clk timer7_fck = {
  2166. .name = "timer7_fck",
  2167. .parent = &syc_clk_div_ck,
  2168. .clksel = timer5_sync_mux_sel,
  2169. .init = &omap2_init_clksel_parent,
  2170. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2171. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2172. .ops = &clkops_omap2_dflt,
  2173. .recalc = &omap2_clksel_recalc,
  2174. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2175. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2176. .clkdm_name = "abe_clkdm",
  2177. };
  2178. /* Merged timer8_sync_mux into timer8 */
  2179. static struct clk timer8_fck = {
  2180. .name = "timer8_fck",
  2181. .parent = &syc_clk_div_ck,
  2182. .clksel = timer5_sync_mux_sel,
  2183. .init = &omap2_init_clksel_parent,
  2184. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2185. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2186. .ops = &clkops_omap2_dflt,
  2187. .recalc = &omap2_clksel_recalc,
  2188. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2189. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2190. .clkdm_name = "abe_clkdm",
  2191. };
  2192. /* Merged cm2_dm9_mux into timer9 */
  2193. static struct clk timer9_fck = {
  2194. .name = "timer9_fck",
  2195. .parent = &sys_clkin_ck,
  2196. .clksel = abe_dpll_bypass_clk_mux_sel,
  2197. .init = &omap2_init_clksel_parent,
  2198. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2199. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2200. .ops = &clkops_omap2_dflt,
  2201. .recalc = &omap2_clksel_recalc,
  2202. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2203. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2204. .clkdm_name = "l4_per_clkdm",
  2205. };
  2206. static struct clk uart1_fck = {
  2207. .name = "uart1_fck",
  2208. .ops = &clkops_omap2_dflt,
  2209. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2210. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2211. .clkdm_name = "l4_per_clkdm",
  2212. .parent = &func_48m_fclk,
  2213. .recalc = &followparent_recalc,
  2214. };
  2215. static struct clk uart2_fck = {
  2216. .name = "uart2_fck",
  2217. .ops = &clkops_omap2_dflt,
  2218. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2219. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2220. .clkdm_name = "l4_per_clkdm",
  2221. .parent = &func_48m_fclk,
  2222. .recalc = &followparent_recalc,
  2223. };
  2224. static struct clk uart3_fck = {
  2225. .name = "uart3_fck",
  2226. .ops = &clkops_omap2_dflt,
  2227. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2228. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2229. .clkdm_name = "l4_per_clkdm",
  2230. .parent = &func_48m_fclk,
  2231. .recalc = &followparent_recalc,
  2232. };
  2233. static struct clk uart4_fck = {
  2234. .name = "uart4_fck",
  2235. .ops = &clkops_omap2_dflt,
  2236. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2237. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2238. .clkdm_name = "l4_per_clkdm",
  2239. .parent = &func_48m_fclk,
  2240. .recalc = &followparent_recalc,
  2241. };
  2242. static struct clk usb_host_fs_fck = {
  2243. .name = "usb_host_fs_fck",
  2244. .ops = &clkops_omap2_dflt,
  2245. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2246. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2247. .clkdm_name = "l3_init_clkdm",
  2248. .parent = &func_48mc_fclk,
  2249. .recalc = &followparent_recalc,
  2250. };
  2251. static const struct clksel utmi_p1_gfclk_sel[] = {
  2252. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2253. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2254. { .parent = NULL },
  2255. };
  2256. static struct clk utmi_p1_gfclk = {
  2257. .name = "utmi_p1_gfclk",
  2258. .parent = &init_60m_fclk,
  2259. .clksel = utmi_p1_gfclk_sel,
  2260. .init = &omap2_init_clksel_parent,
  2261. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2262. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2263. .ops = &clkops_null,
  2264. .recalc = &omap2_clksel_recalc,
  2265. };
  2266. static struct clk usb_host_hs_utmi_p1_clk = {
  2267. .name = "usb_host_hs_utmi_p1_clk",
  2268. .ops = &clkops_omap2_dflt,
  2269. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2270. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2271. .clkdm_name = "l3_init_clkdm",
  2272. .parent = &utmi_p1_gfclk,
  2273. .recalc = &followparent_recalc,
  2274. };
  2275. static const struct clksel utmi_p2_gfclk_sel[] = {
  2276. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2277. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2278. { .parent = NULL },
  2279. };
  2280. static struct clk utmi_p2_gfclk = {
  2281. .name = "utmi_p2_gfclk",
  2282. .parent = &init_60m_fclk,
  2283. .clksel = utmi_p2_gfclk_sel,
  2284. .init = &omap2_init_clksel_parent,
  2285. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2286. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2287. .ops = &clkops_null,
  2288. .recalc = &omap2_clksel_recalc,
  2289. };
  2290. static struct clk usb_host_hs_utmi_p2_clk = {
  2291. .name = "usb_host_hs_utmi_p2_clk",
  2292. .ops = &clkops_omap2_dflt,
  2293. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2294. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2295. .clkdm_name = "l3_init_clkdm",
  2296. .parent = &utmi_p2_gfclk,
  2297. .recalc = &followparent_recalc,
  2298. };
  2299. static struct clk usb_host_hs_utmi_p3_clk = {
  2300. .name = "usb_host_hs_utmi_p3_clk",
  2301. .ops = &clkops_omap2_dflt,
  2302. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2303. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2304. .clkdm_name = "l3_init_clkdm",
  2305. .parent = &init_60m_fclk,
  2306. .recalc = &followparent_recalc,
  2307. };
  2308. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2309. .name = "usb_host_hs_hsic480m_p1_clk",
  2310. .ops = &clkops_omap2_dflt,
  2311. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2312. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2313. .clkdm_name = "l3_init_clkdm",
  2314. .parent = &dpll_usb_m2_ck,
  2315. .recalc = &followparent_recalc,
  2316. };
  2317. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2318. .name = "usb_host_hs_hsic60m_p1_clk",
  2319. .ops = &clkops_omap2_dflt,
  2320. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2321. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2322. .clkdm_name = "l3_init_clkdm",
  2323. .parent = &init_60m_fclk,
  2324. .recalc = &followparent_recalc,
  2325. };
  2326. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2327. .name = "usb_host_hs_hsic60m_p2_clk",
  2328. .ops = &clkops_omap2_dflt,
  2329. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2330. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2331. .clkdm_name = "l3_init_clkdm",
  2332. .parent = &init_60m_fclk,
  2333. .recalc = &followparent_recalc,
  2334. };
  2335. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2336. .name = "usb_host_hs_hsic480m_p2_clk",
  2337. .ops = &clkops_omap2_dflt,
  2338. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2339. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2340. .clkdm_name = "l3_init_clkdm",
  2341. .parent = &dpll_usb_m2_ck,
  2342. .recalc = &followparent_recalc,
  2343. };
  2344. static struct clk usb_host_hs_func48mclk = {
  2345. .name = "usb_host_hs_func48mclk",
  2346. .ops = &clkops_omap2_dflt,
  2347. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2348. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2349. .clkdm_name = "l3_init_clkdm",
  2350. .parent = &func_48mc_fclk,
  2351. .recalc = &followparent_recalc,
  2352. };
  2353. static struct clk usb_host_hs_fck = {
  2354. .name = "usb_host_hs_fck",
  2355. .ops = &clkops_omap2_dflt,
  2356. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2357. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2358. .clkdm_name = "l3_init_clkdm",
  2359. .parent = &init_60m_fclk,
  2360. .recalc = &followparent_recalc,
  2361. };
  2362. static const struct clksel otg_60m_gfclk_sel[] = {
  2363. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2364. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2365. { .parent = NULL },
  2366. };
  2367. static struct clk otg_60m_gfclk = {
  2368. .name = "otg_60m_gfclk",
  2369. .parent = &utmi_phy_clkout_ck,
  2370. .clksel = otg_60m_gfclk_sel,
  2371. .init = &omap2_init_clksel_parent,
  2372. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2373. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2374. .ops = &clkops_null,
  2375. .recalc = &omap2_clksel_recalc,
  2376. };
  2377. static struct clk usb_otg_hs_xclk = {
  2378. .name = "usb_otg_hs_xclk",
  2379. .ops = &clkops_omap2_dflt,
  2380. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2381. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2382. .clkdm_name = "l3_init_clkdm",
  2383. .parent = &otg_60m_gfclk,
  2384. .recalc = &followparent_recalc,
  2385. };
  2386. static struct clk usb_otg_hs_ick = {
  2387. .name = "usb_otg_hs_ick",
  2388. .ops = &clkops_omap2_dflt,
  2389. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2390. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2391. .clkdm_name = "l3_init_clkdm",
  2392. .parent = &l3_div_ck,
  2393. .recalc = &followparent_recalc,
  2394. };
  2395. static struct clk usb_phy_cm_clk32k = {
  2396. .name = "usb_phy_cm_clk32k",
  2397. .ops = &clkops_omap2_dflt,
  2398. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2399. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2400. .clkdm_name = "l4_ao_clkdm",
  2401. .parent = &sys_32k_ck,
  2402. .recalc = &followparent_recalc,
  2403. };
  2404. static struct clk usb_tll_hs_usb_ch2_clk = {
  2405. .name = "usb_tll_hs_usb_ch2_clk",
  2406. .ops = &clkops_omap2_dflt,
  2407. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2408. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2409. .clkdm_name = "l3_init_clkdm",
  2410. .parent = &init_60m_fclk,
  2411. .recalc = &followparent_recalc,
  2412. };
  2413. static struct clk usb_tll_hs_usb_ch0_clk = {
  2414. .name = "usb_tll_hs_usb_ch0_clk",
  2415. .ops = &clkops_omap2_dflt,
  2416. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2417. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2418. .clkdm_name = "l3_init_clkdm",
  2419. .parent = &init_60m_fclk,
  2420. .recalc = &followparent_recalc,
  2421. };
  2422. static struct clk usb_tll_hs_usb_ch1_clk = {
  2423. .name = "usb_tll_hs_usb_ch1_clk",
  2424. .ops = &clkops_omap2_dflt,
  2425. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2426. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2427. .clkdm_name = "l3_init_clkdm",
  2428. .parent = &init_60m_fclk,
  2429. .recalc = &followparent_recalc,
  2430. };
  2431. static struct clk usb_tll_hs_ick = {
  2432. .name = "usb_tll_hs_ick",
  2433. .ops = &clkops_omap2_dflt,
  2434. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2435. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2436. .clkdm_name = "l3_init_clkdm",
  2437. .parent = &l4_div_ck,
  2438. .recalc = &followparent_recalc,
  2439. };
  2440. static const struct clksel_rate div2_14to18_rates[] = {
  2441. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2442. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2443. { .div = 0 },
  2444. };
  2445. static const struct clksel usim_fclk_div[] = {
  2446. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2447. { .parent = NULL },
  2448. };
  2449. static struct clk usim_ck = {
  2450. .name = "usim_ck",
  2451. .parent = &dpll_per_m4x2_ck,
  2452. .clksel = usim_fclk_div,
  2453. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2454. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2455. .ops = &clkops_null,
  2456. .recalc = &omap2_clksel_recalc,
  2457. .round_rate = &omap2_clksel_round_rate,
  2458. .set_rate = &omap2_clksel_set_rate,
  2459. };
  2460. static struct clk usim_fclk = {
  2461. .name = "usim_fclk",
  2462. .ops = &clkops_omap2_dflt,
  2463. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2464. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2465. .clkdm_name = "l4_wkup_clkdm",
  2466. .parent = &usim_ck,
  2467. .recalc = &followparent_recalc,
  2468. };
  2469. static struct clk usim_fck = {
  2470. .name = "usim_fck",
  2471. .ops = &clkops_omap2_dflt,
  2472. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2473. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2474. .clkdm_name = "l4_wkup_clkdm",
  2475. .parent = &sys_32k_ck,
  2476. .recalc = &followparent_recalc,
  2477. };
  2478. static struct clk wd_timer2_fck = {
  2479. .name = "wd_timer2_fck",
  2480. .ops = &clkops_omap2_dflt,
  2481. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2482. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2483. .clkdm_name = "l4_wkup_clkdm",
  2484. .parent = &sys_32k_ck,
  2485. .recalc = &followparent_recalc,
  2486. };
  2487. static struct clk wd_timer3_fck = {
  2488. .name = "wd_timer3_fck",
  2489. .ops = &clkops_omap2_dflt,
  2490. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2491. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2492. .clkdm_name = "abe_clkdm",
  2493. .parent = &sys_32k_ck,
  2494. .recalc = &followparent_recalc,
  2495. };
  2496. /* Remaining optional clocks */
  2497. static const struct clksel stm_clk_div_div[] = {
  2498. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2499. { .parent = NULL },
  2500. };
  2501. static struct clk stm_clk_div_ck = {
  2502. .name = "stm_clk_div_ck",
  2503. .parent = &pmd_stm_clock_mux_ck,
  2504. .clksel = stm_clk_div_div,
  2505. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2506. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2507. .ops = &clkops_null,
  2508. .recalc = &omap2_clksel_recalc,
  2509. .round_rate = &omap2_clksel_round_rate,
  2510. .set_rate = &omap2_clksel_set_rate,
  2511. };
  2512. static const struct clksel trace_clk_div_div[] = {
  2513. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2514. { .parent = NULL },
  2515. };
  2516. static struct clk trace_clk_div_ck = {
  2517. .name = "trace_clk_div_ck",
  2518. .parent = &pmd_trace_clk_mux_ck,
  2519. .clksel = trace_clk_div_div,
  2520. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2521. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2522. .ops = &clkops_null,
  2523. .recalc = &omap2_clksel_recalc,
  2524. .round_rate = &omap2_clksel_round_rate,
  2525. .set_rate = &omap2_clksel_set_rate,
  2526. };
  2527. /* SCRM aux clk nodes */
  2528. static const struct clksel auxclk_sel[] = {
  2529. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2530. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2531. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2532. { .parent = NULL },
  2533. };
  2534. static struct clk auxclk0_ck = {
  2535. .name = "auxclk0_ck",
  2536. .parent = &sys_clkin_ck,
  2537. .init = &omap2_init_clksel_parent,
  2538. .ops = &clkops_omap2_dflt,
  2539. .clksel = auxclk_sel,
  2540. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2541. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2542. .recalc = &omap2_clksel_recalc,
  2543. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2544. .enable_bit = OMAP4_ENABLE_SHIFT,
  2545. };
  2546. static struct clk auxclk1_ck = {
  2547. .name = "auxclk1_ck",
  2548. .parent = &sys_clkin_ck,
  2549. .init = &omap2_init_clksel_parent,
  2550. .ops = &clkops_omap2_dflt,
  2551. .clksel = auxclk_sel,
  2552. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2553. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2554. .recalc = &omap2_clksel_recalc,
  2555. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2556. .enable_bit = OMAP4_ENABLE_SHIFT,
  2557. };
  2558. static struct clk auxclk2_ck = {
  2559. .name = "auxclk2_ck",
  2560. .parent = &sys_clkin_ck,
  2561. .init = &omap2_init_clksel_parent,
  2562. .ops = &clkops_omap2_dflt,
  2563. .clksel = auxclk_sel,
  2564. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2565. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2566. .recalc = &omap2_clksel_recalc,
  2567. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2568. .enable_bit = OMAP4_ENABLE_SHIFT,
  2569. };
  2570. static struct clk auxclk3_ck = {
  2571. .name = "auxclk3_ck",
  2572. .parent = &sys_clkin_ck,
  2573. .init = &omap2_init_clksel_parent,
  2574. .ops = &clkops_omap2_dflt,
  2575. .clksel = auxclk_sel,
  2576. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2577. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2578. .recalc = &omap2_clksel_recalc,
  2579. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2580. .enable_bit = OMAP4_ENABLE_SHIFT,
  2581. };
  2582. static struct clk auxclk4_ck = {
  2583. .name = "auxclk4_ck",
  2584. .parent = &sys_clkin_ck,
  2585. .init = &omap2_init_clksel_parent,
  2586. .ops = &clkops_omap2_dflt,
  2587. .clksel = auxclk_sel,
  2588. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2589. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2590. .recalc = &omap2_clksel_recalc,
  2591. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2592. .enable_bit = OMAP4_ENABLE_SHIFT,
  2593. };
  2594. static struct clk auxclk5_ck = {
  2595. .name = "auxclk5_ck",
  2596. .parent = &sys_clkin_ck,
  2597. .init = &omap2_init_clksel_parent,
  2598. .ops = &clkops_omap2_dflt,
  2599. .clksel = auxclk_sel,
  2600. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2601. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2602. .recalc = &omap2_clksel_recalc,
  2603. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2604. .enable_bit = OMAP4_ENABLE_SHIFT,
  2605. };
  2606. static const struct clksel auxclkreq_sel[] = {
  2607. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2608. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2609. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2610. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2611. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2612. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2613. { .parent = NULL },
  2614. };
  2615. static struct clk auxclkreq0_ck = {
  2616. .name = "auxclkreq0_ck",
  2617. .parent = &auxclk0_ck,
  2618. .init = &omap2_init_clksel_parent,
  2619. .ops = &clkops_null,
  2620. .clksel = auxclkreq_sel,
  2621. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2622. .clksel_mask = OMAP4_MAPPING_MASK,
  2623. .recalc = &omap2_clksel_recalc,
  2624. };
  2625. static struct clk auxclkreq1_ck = {
  2626. .name = "auxclkreq1_ck",
  2627. .parent = &auxclk1_ck,
  2628. .init = &omap2_init_clksel_parent,
  2629. .ops = &clkops_null,
  2630. .clksel = auxclkreq_sel,
  2631. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2632. .clksel_mask = OMAP4_MAPPING_MASK,
  2633. .recalc = &omap2_clksel_recalc,
  2634. };
  2635. static struct clk auxclkreq2_ck = {
  2636. .name = "auxclkreq2_ck",
  2637. .parent = &auxclk2_ck,
  2638. .init = &omap2_init_clksel_parent,
  2639. .ops = &clkops_null,
  2640. .clksel = auxclkreq_sel,
  2641. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2642. .clksel_mask = OMAP4_MAPPING_MASK,
  2643. .recalc = &omap2_clksel_recalc,
  2644. };
  2645. static struct clk auxclkreq3_ck = {
  2646. .name = "auxclkreq3_ck",
  2647. .parent = &auxclk3_ck,
  2648. .init = &omap2_init_clksel_parent,
  2649. .ops = &clkops_null,
  2650. .clksel = auxclkreq_sel,
  2651. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2652. .clksel_mask = OMAP4_MAPPING_MASK,
  2653. .recalc = &omap2_clksel_recalc,
  2654. };
  2655. static struct clk auxclkreq4_ck = {
  2656. .name = "auxclkreq4_ck",
  2657. .parent = &auxclk4_ck,
  2658. .init = &omap2_init_clksel_parent,
  2659. .ops = &clkops_null,
  2660. .clksel = auxclkreq_sel,
  2661. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2662. .clksel_mask = OMAP4_MAPPING_MASK,
  2663. .recalc = &omap2_clksel_recalc,
  2664. };
  2665. static struct clk auxclkreq5_ck = {
  2666. .name = "auxclkreq5_ck",
  2667. .parent = &auxclk5_ck,
  2668. .init = &omap2_init_clksel_parent,
  2669. .ops = &clkops_null,
  2670. .clksel = auxclkreq_sel,
  2671. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2672. .clksel_mask = OMAP4_MAPPING_MASK,
  2673. .recalc = &omap2_clksel_recalc,
  2674. };
  2675. /*
  2676. * clkdev
  2677. */
  2678. static struct omap_clk omap44xx_clks[] = {
  2679. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2680. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2681. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2682. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2683. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2684. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2685. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2686. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2687. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2688. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2689. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2690. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2691. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2692. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2693. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2694. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2695. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2696. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2697. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2698. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2699. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2700. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2701. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2702. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2703. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2704. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2705. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2706. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2707. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2708. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2709. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2710. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2711. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2712. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2713. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2714. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2715. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2716. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2717. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2718. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2719. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2720. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2721. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2722. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2723. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2724. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2725. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2726. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2727. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2728. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2729. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2730. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2731. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2732. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2733. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2734. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2735. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2736. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2737. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2738. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2739. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2740. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2741. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2742. CLK(NULL, "dpll_unipro_x2_ck", &dpll_unipro_x2_ck, CK_443X),
  2743. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2744. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2745. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2746. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2747. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2748. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2749. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2750. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2751. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2752. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2753. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2754. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2755. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2756. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2757. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2758. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2759. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2760. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2761. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2762. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2763. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2764. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2765. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2766. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2767. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2768. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2769. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2770. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2771. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2772. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2773. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2774. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2775. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2776. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2777. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2778. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2779. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2780. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2781. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2782. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  2783. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2784. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2785. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2786. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2787. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2788. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2789. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2790. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2791. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2792. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2793. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2794. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2795. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2796. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2797. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2798. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2799. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2800. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2801. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2802. CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
  2803. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2804. CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
  2805. CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
  2806. CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
  2807. CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
  2808. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2809. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2810. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2811. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2812. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2813. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2814. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2815. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2816. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2817. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2818. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
  2819. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2820. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
  2821. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2822. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
  2823. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2824. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
  2825. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2826. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
  2827. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
  2828. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
  2829. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
  2830. CLK("mmci-omap-hs.0", "fck", &mmc1_fck, CK_443X),
  2831. CLK("mmci-omap-hs.1", "fck", &mmc2_fck, CK_443X),
  2832. CLK("mmci-omap-hs.2", "fck", &mmc3_fck, CK_443X),
  2833. CLK("mmci-omap-hs.3", "fck", &mmc4_fck, CK_443X),
  2834. CLK("mmci-omap-hs.4", "fck", &mmc5_fck, CK_443X),
  2835. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2836. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2837. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2838. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2839. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2840. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2841. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2842. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2843. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2844. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2845. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2846. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2847. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2848. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2849. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2850. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2851. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2852. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2853. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2854. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2855. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2856. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2857. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2858. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2859. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2860. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2861. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2862. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2863. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2864. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2865. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2866. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2867. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2868. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  2869. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2870. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2871. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2872. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2873. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2874. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2875. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2876. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2877. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2878. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2879. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  2880. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2881. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2882. CLK("musb_hdrc", "ick", &usb_otg_hs_ick, CK_443X),
  2883. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2884. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2885. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2886. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2887. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  2888. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2889. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2890. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2891. CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
  2892. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2893. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2894. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2895. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2896. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  2897. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  2898. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  2899. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  2900. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  2901. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  2902. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  2903. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  2904. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  2905. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  2906. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  2907. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2908. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2909. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2910. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2911. CLK("mmci-omap-hs.0", "ick", &dummy_ck, CK_443X),
  2912. CLK("mmci-omap-hs.1", "ick", &dummy_ck, CK_443X),
  2913. CLK("mmci-omap-hs.2", "ick", &dummy_ck, CK_443X),
  2914. CLK("mmci-omap-hs.3", "ick", &dummy_ck, CK_443X),
  2915. CLK("mmci-omap-hs.4", "ick", &dummy_ck, CK_443X),
  2916. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2917. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2918. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2919. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2920. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2921. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2922. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2923. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2924. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2925. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2926. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2927. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2928. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  2929. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2930. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  2931. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  2932. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  2933. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  2934. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  2935. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2936. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  2937. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  2938. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  2939. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  2940. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  2941. };
  2942. int __init omap4xxx_clk_init(void)
  2943. {
  2944. struct omap_clk *c;
  2945. u32 cpu_clkflg;
  2946. if (cpu_is_omap44xx()) {
  2947. cpu_mask = RATE_IN_4430;
  2948. cpu_clkflg = CK_443X;
  2949. }
  2950. clk_init(&omap2_clk_functions);
  2951. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2952. c++)
  2953. clk_preinit(c->lk.clk);
  2954. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2955. c++)
  2956. if (c->cpu & cpu_clkflg) {
  2957. clkdev_add(&c->lk);
  2958. clk_register(c->lk.clk);
  2959. omap2_init_clk_clkdm(c->lk.clk);
  2960. }
  2961. recalculate_root_clocks();
  2962. /*
  2963. * Only enable those clocks we will need, let the drivers
  2964. * enable other clocks as necessary
  2965. */
  2966. clk_enable_init_clocks();
  2967. return 0;
  2968. }