bnx2x_hsi.h 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933
  1. /* bnx2x_hsi.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. */
  9. #define PORT_0 0
  10. #define PORT_1 1
  11. #define PORT_MAX 2
  12. /****************************************************************************
  13. * Shared HW configuration *
  14. ****************************************************************************/
  15. struct shared_hw_cfg { /* NVRAM Offset */
  16. /* Up to 16 bytes of NULL-terminated string */
  17. u8 part_num[16]; /* 0x104 */
  18. u32 config; /* 0x114 */
  19. #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
  20. #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
  21. #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
  22. #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
  23. #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
  24. #define SHARED_HW_CFG_PORT_SWAP 0x00000004
  25. #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
  26. #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
  27. #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
  28. /* Whatever MFW found in NVM
  29. (if multiple found, priority order is: NC-SI, UMP, IPMI) */
  30. #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
  31. #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
  32. #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
  33. #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
  34. /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
  35. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  36. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
  37. /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
  38. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  39. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
  40. /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
  41. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  42. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
  43. #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
  44. #define SHARED_HW_CFG_LED_MODE_SHIFT 16
  45. #define SHARED_HW_CFG_LED_MAC1 0x00000000
  46. #define SHARED_HW_CFG_LED_PHY1 0x00010000
  47. #define SHARED_HW_CFG_LED_PHY2 0x00020000
  48. #define SHARED_HW_CFG_LED_PHY3 0x00030000
  49. #define SHARED_HW_CFG_LED_MAC2 0x00040000
  50. #define SHARED_HW_CFG_LED_PHY4 0x00050000
  51. #define SHARED_HW_CFG_LED_PHY5 0x00060000
  52. #define SHARED_HW_CFG_LED_PHY6 0x00070000
  53. #define SHARED_HW_CFG_LED_MAC3 0x00080000
  54. #define SHARED_HW_CFG_LED_PHY7 0x00090000
  55. #define SHARED_HW_CFG_LED_PHY9 0x000a0000
  56. #define SHARED_HW_CFG_LED_PHY11 0x000b0000
  57. #define SHARED_HW_CFG_LED_MAC4 0x000c0000
  58. #define SHARED_HW_CFG_LED_PHY8 0x000d0000
  59. #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
  60. #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
  61. #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
  62. #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
  63. #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
  64. #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
  65. #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
  66. #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
  67. u32 config2; /* 0x118 */
  68. /* one time auto detect grace period (in sec) */
  69. #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
  70. #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
  71. #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
  72. /* The default value for the core clock is 250MHz and it is
  73. achieved by setting the clock change to 4 */
  74. #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
  75. #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
  76. #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
  77. #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
  78. #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
  79. u32 power_dissipated; /* 0x11c */
  80. #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
  81. #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
  82. #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
  83. #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
  84. #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
  85. #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
  86. #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
  87. #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
  88. u32 ump_nc_si_config; /* 0x120 */
  89. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
  90. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
  91. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
  92. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
  93. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
  94. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
  95. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
  96. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
  97. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
  98. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
  99. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
  100. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
  101. u32 board; /* 0x124 */
  102. #define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
  103. #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
  104. #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
  105. #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
  106. #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
  107. #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
  108. u32 reserved; /* 0x128 */
  109. };
  110. /****************************************************************************
  111. * Port HW configuration *
  112. ****************************************************************************/
  113. struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
  114. u32 pci_id;
  115. #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
  116. #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
  117. u32 pci_sub_id;
  118. #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
  119. #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
  120. u32 power_dissipated;
  121. #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
  122. #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
  123. #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
  124. #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
  125. #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
  126. #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
  127. #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
  128. #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
  129. u32 power_consumed;
  130. #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
  131. #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
  132. #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
  133. #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
  134. #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
  135. #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
  136. #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
  137. #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
  138. u32 mac_upper;
  139. #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
  140. #define PORT_HW_CFG_UPPERMAC_SHIFT 0
  141. u32 mac_lower;
  142. u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
  143. u32 iscsi_mac_lower;
  144. u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
  145. u32 rdma_mac_lower;
  146. u32 serdes_config;
  147. /* for external PHY, or forced mode or during AN */
  148. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0xffff0000
  149. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 16
  150. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0x0000ffff
  151. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 0
  152. u16 serdes_tx_driver_pre_emphasis[16];
  153. u16 serdes_rx_driver_equalizer[16];
  154. u32 xgxs_config_lane0;
  155. u32 xgxs_config_lane1;
  156. u32 xgxs_config_lane2;
  157. u32 xgxs_config_lane3;
  158. /* for external PHY, or forced mode or during AN */
  159. #define PORT_HW_CFG_XGXS_TX_DRV_PRE_EMPHASIS_MASK 0xffff0000
  160. #define PORT_HW_CFG_XGXS_TX_DRV_PRE_EMPHASIS_SHIFT 16
  161. #define PORT_HW_CFG_XGXS_RX_DRV_EQUALIZER_MASK 0x0000ffff
  162. #define PORT_HW_CFG_XGXS_RX_DRV_EQUALIZER_SHIFT 0
  163. u16 xgxs_tx_driver_pre_emphasis_lane0[16];
  164. u16 xgxs_tx_driver_pre_emphasis_lane1[16];
  165. u16 xgxs_tx_driver_pre_emphasis_lane2[16];
  166. u16 xgxs_tx_driver_pre_emphasis_lane3[16];
  167. u16 xgxs_rx_driver_equalizer_lane0[16];
  168. u16 xgxs_rx_driver_equalizer_lane1[16];
  169. u16 xgxs_rx_driver_equalizer_lane2[16];
  170. u16 xgxs_rx_driver_equalizer_lane3[16];
  171. u32 lane_config;
  172. #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
  173. #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
  174. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
  175. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
  176. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
  177. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
  178. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
  179. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
  180. /* AN and forced */
  181. #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
  182. /* forced only */
  183. #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
  184. /* forced only */
  185. #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
  186. /* forced only */
  187. #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
  188. u32 external_phy_config;
  189. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
  190. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
  191. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
  192. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
  193. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
  194. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
  195. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
  196. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
  197. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
  198. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
  199. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
  200. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
  201. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
  202. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
  203. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
  204. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
  205. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
  206. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
  207. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
  208. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
  209. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
  210. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
  211. u32 speed_capability_mask;
  212. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
  213. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
  214. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
  215. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
  216. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
  217. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
  218. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
  219. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
  220. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
  221. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
  222. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
  223. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
  224. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
  225. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
  226. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
  227. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
  228. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
  229. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
  230. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
  231. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
  232. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
  233. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
  234. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
  235. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
  236. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
  237. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
  238. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
  239. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
  240. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
  241. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
  242. u32 reserved[2];
  243. };
  244. /****************************************************************************
  245. * Shared Feature configuration *
  246. ****************************************************************************/
  247. struct shared_feat_cfg { /* NVRAM Offset */
  248. u32 config; /* 0x450 */
  249. #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
  250. /* Use the values from options 47 and 48 instead of the HW default
  251. values */
  252. #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
  253. #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
  254. #define SHARED_FEATURE_MF_MODE_DISABLED 0x00000100
  255. };
  256. /****************************************************************************
  257. * Port Feature configuration *
  258. ****************************************************************************/
  259. struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
  260. u32 config;
  261. #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
  262. #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
  263. #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
  264. #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
  265. #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
  266. #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
  267. #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
  268. #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
  269. #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
  270. #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
  271. #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
  272. #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
  273. #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
  274. #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
  275. #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
  276. #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
  277. #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
  278. #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
  279. #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
  280. #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
  281. #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
  282. #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
  283. #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
  284. #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
  285. #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
  286. #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
  287. #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
  288. #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
  289. #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
  290. #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
  291. #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
  292. #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
  293. #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
  294. #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
  295. #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
  296. #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
  297. #define PORT_FEATURE_EN_SIZE_MASK 0x07000000
  298. #define PORT_FEATURE_EN_SIZE_SHIFT 24
  299. #define PORT_FEATURE_WOL_ENABLED 0x01000000
  300. #define PORT_FEATURE_MBA_ENABLED 0x02000000
  301. #define PORT_FEATURE_MFW_ENABLED 0x04000000
  302. /* Check the optic vendor via i2c before allowing it to be used by
  303. SW */
  304. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLED 0x00000000
  305. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_ENABLED 0x08000000
  306. u32 wol_config;
  307. /* Default is used when driver sets to "auto" mode */
  308. #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
  309. #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
  310. #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
  311. #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
  312. #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
  313. #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
  314. #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
  315. #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
  316. #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
  317. u32 mba_config;
  318. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
  319. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
  320. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
  321. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
  322. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
  323. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
  324. #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
  325. #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
  326. #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
  327. #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
  328. #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
  329. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
  330. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
  331. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
  332. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
  333. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
  334. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
  335. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
  336. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
  337. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
  338. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
  339. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
  340. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
  341. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
  342. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
  343. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
  344. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
  345. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
  346. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
  347. #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
  348. #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
  349. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
  350. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
  351. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
  352. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
  353. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
  354. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
  355. #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
  356. #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
  357. #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
  358. #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
  359. #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
  360. #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
  361. #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
  362. #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
  363. #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
  364. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
  365. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
  366. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
  367. #define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
  368. #define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
  369. #define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
  370. #define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
  371. #define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
  372. u32 bmc_config;
  373. #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
  374. #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
  375. u32 mba_vlan_cfg;
  376. #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
  377. #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
  378. #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
  379. u32 resource_cfg;
  380. #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
  381. #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
  382. #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
  383. #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
  384. #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
  385. u32 smbus_config;
  386. /* Obsolete */
  387. #define PORT_FEATURE_SMBUS_EN 0x00000001
  388. #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
  389. #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
  390. u32 reserved1;
  391. u32 link_config; /* Used as HW defaults for the driver */
  392. #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
  393. #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
  394. /* (forced) low speed switch (< 10G) */
  395. #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
  396. /* (forced) high speed switch (>= 10G) */
  397. #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
  398. #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
  399. #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
  400. #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
  401. #define PORT_FEATURE_LINK_SPEED_SHIFT 16
  402. #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
  403. #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
  404. #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
  405. #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
  406. #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
  407. #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
  408. #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
  409. #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
  410. #define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
  411. #define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
  412. #define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
  413. #define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
  414. #define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
  415. #define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
  416. #define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
  417. #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
  418. #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
  419. #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
  420. #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
  421. #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
  422. #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
  423. #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
  424. /* The default for MCP link configuration,
  425. uses the same defines as link_config */
  426. u32 mfw_wol_link_cfg;
  427. u32 reserved[19];
  428. };
  429. /****************************************************************************
  430. * Device Information *
  431. ****************************************************************************/
  432. struct dev_info { /* size */
  433. u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
  434. struct shared_hw_cfg shared_hw_config; /* 40 */
  435. struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
  436. struct shared_feat_cfg shared_feature_config; /* 4 */
  437. struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
  438. };
  439. #define FUNC_0 0
  440. #define FUNC_1 1
  441. #define FUNC_2 2
  442. #define FUNC_3 3
  443. #define FUNC_4 4
  444. #define FUNC_5 5
  445. #define FUNC_6 6
  446. #define FUNC_7 7
  447. #define E1_FUNC_MAX 2
  448. #define E1H_FUNC_MAX 8
  449. #define VN_0 0
  450. #define VN_1 1
  451. #define VN_2 2
  452. #define VN_3 3
  453. #define E1VN_MAX 1
  454. #define E1HVN_MAX 4
  455. /* This value (in milliseconds) determines the frequency of the driver
  456. * issuing the PULSE message code. The firmware monitors this periodic
  457. * pulse to determine when to switch to an OS-absent mode. */
  458. #define DRV_PULSE_PERIOD_MS 250
  459. /* This value (in milliseconds) determines how long the driver should
  460. * wait for an acknowledgement from the firmware before timing out. Once
  461. * the firmware has timed out, the driver will assume there is no firmware
  462. * running and there won't be any firmware-driver synchronization during a
  463. * driver reset. */
  464. #define FW_ACK_TIME_OUT_MS 5000
  465. #define FW_ACK_POLL_TIME_MS 1
  466. #define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
  467. /* LED Blink rate that will achieve ~15.9Hz */
  468. #define LED_BLINK_RATE_VAL 480
  469. /****************************************************************************
  470. * Driver <-> FW Mailbox *
  471. ****************************************************************************/
  472. struct drv_port_mb {
  473. u32 link_status;
  474. /* Driver should update this field on any link change event */
  475. #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
  476. #define LINK_STATUS_LINK_UP 0x00000001
  477. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
  478. #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
  479. #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
  480. #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
  481. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
  482. #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
  483. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
  484. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
  485. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
  486. #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
  487. #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
  488. #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
  489. #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
  490. #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
  491. #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
  492. #define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
  493. #define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
  494. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
  495. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
  496. #define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
  497. #define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
  498. #define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
  499. #define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
  500. #define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
  501. #define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
  502. #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
  503. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  504. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  505. #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
  506. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  507. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  508. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  509. #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
  510. #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
  511. #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
  512. #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
  513. #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
  514. #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
  515. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
  516. #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
  517. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
  518. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  519. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
  520. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
  521. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
  522. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
  523. #define LINK_STATUS_SERDES_LINK 0x00100000
  524. #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
  525. #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
  526. #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
  527. #define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
  528. #define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
  529. #define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
  530. #define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
  531. #define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
  532. u32 port_stx;
  533. u32 stat_nig_timer;
  534. /* MCP firmware does not use this field */
  535. u32 ext_phy_fw_version;
  536. };
  537. struct drv_func_mb {
  538. u32 drv_mb_header;
  539. #define DRV_MSG_CODE_MASK 0xffff0000
  540. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  541. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  542. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
  543. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
  544. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
  545. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  546. #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
  547. #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
  548. #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
  549. #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
  550. #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
  551. #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
  552. #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
  553. #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
  554. #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
  555. #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
  556. #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
  557. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  558. u32 drv_mb_param;
  559. u32 fw_mb_header;
  560. #define FW_MSG_CODE_MASK 0xffff0000
  561. #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
  562. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  563. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  564. #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
  565. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  566. #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
  567. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
  568. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
  569. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  570. #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
  571. #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
  572. #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
  573. #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
  574. #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
  575. #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
  576. #define FW_MSG_CODE_NO_KEY 0x80f00000
  577. #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
  578. #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
  579. #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
  580. #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
  581. #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
  582. #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
  583. #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
  584. #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
  585. #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
  586. #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
  587. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  588. u32 fw_mb_param;
  589. u32 drv_pulse_mb;
  590. #define DRV_PULSE_SEQ_MASK 0x00007fff
  591. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  592. /* The system time is in the format of
  593. * (year-2001)*12*32 + month*32 + day. */
  594. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  595. /* Indicate to the firmware not to go into the
  596. * OS-absent when it is not getting driver pulse.
  597. * This is used for debugging as well for PXE(MBA). */
  598. u32 mcp_pulse_mb;
  599. #define MCP_PULSE_SEQ_MASK 0x00007fff
  600. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  601. /* Indicates to the driver not to assert due to lack
  602. * of MCP response */
  603. #define MCP_EVENT_MASK 0xffff0000
  604. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  605. u32 iscsi_boot_signature;
  606. u32 iscsi_boot_block_offset;
  607. u32 drv_status;
  608. #define DRV_STATUS_PMF 0x00000001
  609. u32 virt_mac_upper;
  610. #define VIRT_MAC_SIGN_MASK 0xffff0000
  611. #define VIRT_MAC_SIGNATURE 0x564d0000
  612. u32 virt_mac_lower;
  613. };
  614. /****************************************************************************
  615. * Management firmware state *
  616. ****************************************************************************/
  617. /* Allocate 440 bytes for management firmware */
  618. #define MGMTFW_STATE_WORD_SIZE 110
  619. struct mgmtfw_state {
  620. u32 opaque[MGMTFW_STATE_WORD_SIZE];
  621. };
  622. /****************************************************************************
  623. * Multi-Function configuration *
  624. ****************************************************************************/
  625. struct shared_mf_cfg {
  626. u32 clp_mb;
  627. #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
  628. /* set by CLP */
  629. #define SHARED_MF_CLP_EXIT 0x00000001
  630. /* set by MCP */
  631. #define SHARED_MF_CLP_EXIT_DONE 0x00010000
  632. };
  633. struct port_mf_cfg {
  634. u32 dynamic_cfg; /* device control channel */
  635. #define PORT_MF_CFG_OUTER_VLAN_TAG_MASK 0x0000ffff
  636. #define PORT_MF_CFG_OUTER_VLAN_TAG_SHIFT 0
  637. #define PORT_MF_CFG_DYNAMIC_CFG_ENABLED 0x00010000
  638. #define PORT_MF_CFG_DYNAMIC_CFG_DEFAULT 0x00000000
  639. u32 reserved[3];
  640. };
  641. struct func_mf_cfg {
  642. u32 config;
  643. /* E/R/I/D */
  644. /* function 0 of each port cannot be hidden */
  645. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  646. #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
  647. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
  648. #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
  649. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
  650. #define FUNC_MF_CFG_PROTOCOL_DEFAULT\
  651. FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
  652. #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
  653. /* PRI */
  654. /* 0 - low priority, 3 - high priority */
  655. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
  656. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
  657. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
  658. /* MINBW, MAXBW */
  659. /* value range - 0..100, increments in 100Mbps */
  660. #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
  661. #define FUNC_MF_CFG_MIN_BW_SHIFT 16
  662. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  663. #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
  664. #define FUNC_MF_CFG_MAX_BW_SHIFT 24
  665. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
  666. u32 mac_upper; /* MAC */
  667. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  668. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  669. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  670. u32 mac_lower;
  671. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  672. u32 e1hov_tag; /* VNI */
  673. #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
  674. #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
  675. #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
  676. u32 reserved[2];
  677. };
  678. struct mf_cfg {
  679. struct shared_mf_cfg shared_mf_config;
  680. struct port_mf_cfg port_mf_config[PORT_MAX];
  681. #if defined(b710)
  682. struct func_mf_cfg func_mf_config[E1_FUNC_MAX];
  683. #else
  684. struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
  685. #endif
  686. };
  687. /****************************************************************************
  688. * Shared Memory Region *
  689. ****************************************************************************/
  690. struct shmem_region { /* SharedMem Offset (size) */
  691. u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
  692. #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
  693. #define SHR_MEM_FORMAT_REV_MASK 0xff000000
  694. /* validity bits */
  695. #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
  696. #define SHR_MEM_VALIDITY_MB 0x00200000
  697. #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
  698. #define SHR_MEM_VALIDITY_RESERVED 0x00000007
  699. /* One licensing bit should be set */
  700. #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
  701. #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
  702. #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
  703. #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
  704. /* Active MFW */
  705. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
  706. #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
  707. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
  708. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
  709. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
  710. #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
  711. struct dev_info dev_info; /* 0x8 (0x438) */
  712. u8 reserved[52*PORT_MAX];
  713. /* FW information (for internal FW use) */
  714. u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
  715. struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
  716. struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
  717. struct drv_func_mb func_mb[E1H_FUNC_MAX];
  718. struct mf_cfg mf_cfg;
  719. }; /* 0x6dc */
  720. struct emac_stats {
  721. u32 rx_stat_ifhcinoctets;
  722. u32 rx_stat_ifhcinbadoctets;
  723. u32 rx_stat_etherstatsfragments;
  724. u32 rx_stat_ifhcinucastpkts;
  725. u32 rx_stat_ifhcinmulticastpkts;
  726. u32 rx_stat_ifhcinbroadcastpkts;
  727. u32 rx_stat_dot3statsfcserrors;
  728. u32 rx_stat_dot3statsalignmenterrors;
  729. u32 rx_stat_dot3statscarriersenseerrors;
  730. u32 rx_stat_xonpauseframesreceived;
  731. u32 rx_stat_xoffpauseframesreceived;
  732. u32 rx_stat_maccontrolframesreceived;
  733. u32 rx_stat_xoffstateentered;
  734. u32 rx_stat_dot3statsframestoolong;
  735. u32 rx_stat_etherstatsjabbers;
  736. u32 rx_stat_etherstatsundersizepkts;
  737. u32 rx_stat_etherstatspkts64octets;
  738. u32 rx_stat_etherstatspkts65octetsto127octets;
  739. u32 rx_stat_etherstatspkts128octetsto255octets;
  740. u32 rx_stat_etherstatspkts256octetsto511octets;
  741. u32 rx_stat_etherstatspkts512octetsto1023octets;
  742. u32 rx_stat_etherstatspkts1024octetsto1522octets;
  743. u32 rx_stat_etherstatspktsover1522octets;
  744. u32 rx_stat_falsecarriererrors;
  745. u32 tx_stat_ifhcoutoctets;
  746. u32 tx_stat_ifhcoutbadoctets;
  747. u32 tx_stat_etherstatscollisions;
  748. u32 tx_stat_outxonsent;
  749. u32 tx_stat_outxoffsent;
  750. u32 tx_stat_flowcontroldone;
  751. u32 tx_stat_dot3statssinglecollisionframes;
  752. u32 tx_stat_dot3statsmultiplecollisionframes;
  753. u32 tx_stat_dot3statsdeferredtransmissions;
  754. u32 tx_stat_dot3statsexcessivecollisions;
  755. u32 tx_stat_dot3statslatecollisions;
  756. u32 tx_stat_ifhcoutucastpkts;
  757. u32 tx_stat_ifhcoutmulticastpkts;
  758. u32 tx_stat_ifhcoutbroadcastpkts;
  759. u32 tx_stat_etherstatspkts64octets;
  760. u32 tx_stat_etherstatspkts65octetsto127octets;
  761. u32 tx_stat_etherstatspkts128octetsto255octets;
  762. u32 tx_stat_etherstatspkts256octetsto511octets;
  763. u32 tx_stat_etherstatspkts512octetsto1023octets;
  764. u32 tx_stat_etherstatspkts1024octetsto1522octets;
  765. u32 tx_stat_etherstatspktsover1522octets;
  766. u32 tx_stat_dot3statsinternalmactransmiterrors;
  767. };
  768. struct bmac_stats {
  769. u32 tx_stat_gtpkt_lo;
  770. u32 tx_stat_gtpkt_hi;
  771. u32 tx_stat_gtxpf_lo;
  772. u32 tx_stat_gtxpf_hi;
  773. u32 tx_stat_gtfcs_lo;
  774. u32 tx_stat_gtfcs_hi;
  775. u32 tx_stat_gtmca_lo;
  776. u32 tx_stat_gtmca_hi;
  777. u32 tx_stat_gtbca_lo;
  778. u32 tx_stat_gtbca_hi;
  779. u32 tx_stat_gtfrg_lo;
  780. u32 tx_stat_gtfrg_hi;
  781. u32 tx_stat_gtovr_lo;
  782. u32 tx_stat_gtovr_hi;
  783. u32 tx_stat_gt64_lo;
  784. u32 tx_stat_gt64_hi;
  785. u32 tx_stat_gt127_lo;
  786. u32 tx_stat_gt127_hi;
  787. u32 tx_stat_gt255_lo;
  788. u32 tx_stat_gt255_hi;
  789. u32 tx_stat_gt511_lo;
  790. u32 tx_stat_gt511_hi;
  791. u32 tx_stat_gt1023_lo;
  792. u32 tx_stat_gt1023_hi;
  793. u32 tx_stat_gt1518_lo;
  794. u32 tx_stat_gt1518_hi;
  795. u32 tx_stat_gt2047_lo;
  796. u32 tx_stat_gt2047_hi;
  797. u32 tx_stat_gt4095_lo;
  798. u32 tx_stat_gt4095_hi;
  799. u32 tx_stat_gt9216_lo;
  800. u32 tx_stat_gt9216_hi;
  801. u32 tx_stat_gt16383_lo;
  802. u32 tx_stat_gt16383_hi;
  803. u32 tx_stat_gtmax_lo;
  804. u32 tx_stat_gtmax_hi;
  805. u32 tx_stat_gtufl_lo;
  806. u32 tx_stat_gtufl_hi;
  807. u32 tx_stat_gterr_lo;
  808. u32 tx_stat_gterr_hi;
  809. u32 tx_stat_gtbyt_lo;
  810. u32 tx_stat_gtbyt_hi;
  811. u32 rx_stat_gr64_lo;
  812. u32 rx_stat_gr64_hi;
  813. u32 rx_stat_gr127_lo;
  814. u32 rx_stat_gr127_hi;
  815. u32 rx_stat_gr255_lo;
  816. u32 rx_stat_gr255_hi;
  817. u32 rx_stat_gr511_lo;
  818. u32 rx_stat_gr511_hi;
  819. u32 rx_stat_gr1023_lo;
  820. u32 rx_stat_gr1023_hi;
  821. u32 rx_stat_gr1518_lo;
  822. u32 rx_stat_gr1518_hi;
  823. u32 rx_stat_gr2047_lo;
  824. u32 rx_stat_gr2047_hi;
  825. u32 rx_stat_gr4095_lo;
  826. u32 rx_stat_gr4095_hi;
  827. u32 rx_stat_gr9216_lo;
  828. u32 rx_stat_gr9216_hi;
  829. u32 rx_stat_gr16383_lo;
  830. u32 rx_stat_gr16383_hi;
  831. u32 rx_stat_grmax_lo;
  832. u32 rx_stat_grmax_hi;
  833. u32 rx_stat_grpkt_lo;
  834. u32 rx_stat_grpkt_hi;
  835. u32 rx_stat_grfcs_lo;
  836. u32 rx_stat_grfcs_hi;
  837. u32 rx_stat_grmca_lo;
  838. u32 rx_stat_grmca_hi;
  839. u32 rx_stat_grbca_lo;
  840. u32 rx_stat_grbca_hi;
  841. u32 rx_stat_grxcf_lo;
  842. u32 rx_stat_grxcf_hi;
  843. u32 rx_stat_grxpf_lo;
  844. u32 rx_stat_grxpf_hi;
  845. u32 rx_stat_grxuo_lo;
  846. u32 rx_stat_grxuo_hi;
  847. u32 rx_stat_grjbr_lo;
  848. u32 rx_stat_grjbr_hi;
  849. u32 rx_stat_grovr_lo;
  850. u32 rx_stat_grovr_hi;
  851. u32 rx_stat_grflr_lo;
  852. u32 rx_stat_grflr_hi;
  853. u32 rx_stat_grmeg_lo;
  854. u32 rx_stat_grmeg_hi;
  855. u32 rx_stat_grmeb_lo;
  856. u32 rx_stat_grmeb_hi;
  857. u32 rx_stat_grbyt_lo;
  858. u32 rx_stat_grbyt_hi;
  859. u32 rx_stat_grund_lo;
  860. u32 rx_stat_grund_hi;
  861. u32 rx_stat_grfrg_lo;
  862. u32 rx_stat_grfrg_hi;
  863. u32 rx_stat_grerb_lo;
  864. u32 rx_stat_grerb_hi;
  865. u32 rx_stat_grfre_lo;
  866. u32 rx_stat_grfre_hi;
  867. u32 rx_stat_gripj_lo;
  868. u32 rx_stat_gripj_hi;
  869. };
  870. union mac_stats {
  871. struct emac_stats emac_stats;
  872. struct bmac_stats bmac_stats;
  873. };
  874. struct mac_stx {
  875. /* in_bad_octets */
  876. u32 rx_stat_ifhcinbadoctets_hi;
  877. u32 rx_stat_ifhcinbadoctets_lo;
  878. /* out_bad_octets */
  879. u32 tx_stat_ifhcoutbadoctets_hi;
  880. u32 tx_stat_ifhcoutbadoctets_lo;
  881. /* crc_receive_errors */
  882. u32 rx_stat_dot3statsfcserrors_hi;
  883. u32 rx_stat_dot3statsfcserrors_lo;
  884. /* alignment_errors */
  885. u32 rx_stat_dot3statsalignmenterrors_hi;
  886. u32 rx_stat_dot3statsalignmenterrors_lo;
  887. /* carrier_sense_errors */
  888. u32 rx_stat_dot3statscarriersenseerrors_hi;
  889. u32 rx_stat_dot3statscarriersenseerrors_lo;
  890. /* false_carrier_detections */
  891. u32 rx_stat_falsecarriererrors_hi;
  892. u32 rx_stat_falsecarriererrors_lo;
  893. /* runt_packets_received */
  894. u32 rx_stat_etherstatsundersizepkts_hi;
  895. u32 rx_stat_etherstatsundersizepkts_lo;
  896. /* jabber_packets_received */
  897. u32 rx_stat_dot3statsframestoolong_hi;
  898. u32 rx_stat_dot3statsframestoolong_lo;
  899. /* error_runt_packets_received */
  900. u32 rx_stat_etherstatsfragments_hi;
  901. u32 rx_stat_etherstatsfragments_lo;
  902. /* error_jabber_packets_received */
  903. u32 rx_stat_etherstatsjabbers_hi;
  904. u32 rx_stat_etherstatsjabbers_lo;
  905. /* control_frames_received */
  906. u32 rx_stat_maccontrolframesreceived_hi;
  907. u32 rx_stat_maccontrolframesreceived_lo;
  908. u32 rx_stat_bmac_xpf_hi;
  909. u32 rx_stat_bmac_xpf_lo;
  910. u32 rx_stat_bmac_xcf_hi;
  911. u32 rx_stat_bmac_xcf_lo;
  912. /* xoff_state_entered */
  913. u32 rx_stat_xoffstateentered_hi;
  914. u32 rx_stat_xoffstateentered_lo;
  915. /* pause_xon_frames_received */
  916. u32 rx_stat_xonpauseframesreceived_hi;
  917. u32 rx_stat_xonpauseframesreceived_lo;
  918. /* pause_xoff_frames_received */
  919. u32 rx_stat_xoffpauseframesreceived_hi;
  920. u32 rx_stat_xoffpauseframesreceived_lo;
  921. /* pause_xon_frames_transmitted */
  922. u32 tx_stat_outxonsent_hi;
  923. u32 tx_stat_outxonsent_lo;
  924. /* pause_xoff_frames_transmitted */
  925. u32 tx_stat_outxoffsent_hi;
  926. u32 tx_stat_outxoffsent_lo;
  927. /* flow_control_done */
  928. u32 tx_stat_flowcontroldone_hi;
  929. u32 tx_stat_flowcontroldone_lo;
  930. /* ether_stats_collisions */
  931. u32 tx_stat_etherstatscollisions_hi;
  932. u32 tx_stat_etherstatscollisions_lo;
  933. /* single_collision_transmit_frames */
  934. u32 tx_stat_dot3statssinglecollisionframes_hi;
  935. u32 tx_stat_dot3statssinglecollisionframes_lo;
  936. /* multiple_collision_transmit_frames */
  937. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  938. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  939. /* deferred_transmissions */
  940. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  941. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  942. /* excessive_collision_frames */
  943. u32 tx_stat_dot3statsexcessivecollisions_hi;
  944. u32 tx_stat_dot3statsexcessivecollisions_lo;
  945. /* late_collision_frames */
  946. u32 tx_stat_dot3statslatecollisions_hi;
  947. u32 tx_stat_dot3statslatecollisions_lo;
  948. /* frames_transmitted_64_bytes */
  949. u32 tx_stat_etherstatspkts64octets_hi;
  950. u32 tx_stat_etherstatspkts64octets_lo;
  951. /* frames_transmitted_65_127_bytes */
  952. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  953. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  954. /* frames_transmitted_128_255_bytes */
  955. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  956. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  957. /* frames_transmitted_256_511_bytes */
  958. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  959. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  960. /* frames_transmitted_512_1023_bytes */
  961. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  962. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  963. /* frames_transmitted_1024_1522_bytes */
  964. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  965. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  966. /* frames_transmitted_1523_9022_bytes */
  967. u32 tx_stat_etherstatspktsover1522octets_hi;
  968. u32 tx_stat_etherstatspktsover1522octets_lo;
  969. u32 tx_stat_bmac_2047_hi;
  970. u32 tx_stat_bmac_2047_lo;
  971. u32 tx_stat_bmac_4095_hi;
  972. u32 tx_stat_bmac_4095_lo;
  973. u32 tx_stat_bmac_9216_hi;
  974. u32 tx_stat_bmac_9216_lo;
  975. u32 tx_stat_bmac_16383_hi;
  976. u32 tx_stat_bmac_16383_lo;
  977. /* internal_mac_transmit_errors */
  978. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  979. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  980. /* if_out_discards */
  981. u32 tx_stat_bmac_ufl_hi;
  982. u32 tx_stat_bmac_ufl_lo;
  983. };
  984. #define MAC_STX_IDX_MAX 2
  985. struct host_port_stats {
  986. u32 host_port_stats_start;
  987. struct mac_stx mac_stx[MAC_STX_IDX_MAX];
  988. u32 brb_drop_hi;
  989. u32 brb_drop_lo;
  990. u32 host_port_stats_end;
  991. };
  992. struct host_func_stats {
  993. u32 host_func_stats_start;
  994. u32 total_bytes_received_hi;
  995. u32 total_bytes_received_lo;
  996. u32 total_bytes_transmitted_hi;
  997. u32 total_bytes_transmitted_lo;
  998. u32 total_unicast_packets_received_hi;
  999. u32 total_unicast_packets_received_lo;
  1000. u32 total_multicast_packets_received_hi;
  1001. u32 total_multicast_packets_received_lo;
  1002. u32 total_broadcast_packets_received_hi;
  1003. u32 total_broadcast_packets_received_lo;
  1004. u32 total_unicast_packets_transmitted_hi;
  1005. u32 total_unicast_packets_transmitted_lo;
  1006. u32 total_multicast_packets_transmitted_hi;
  1007. u32 total_multicast_packets_transmitted_lo;
  1008. u32 total_broadcast_packets_transmitted_hi;
  1009. u32 total_broadcast_packets_transmitted_lo;
  1010. u32 valid_bytes_received_hi;
  1011. u32 valid_bytes_received_lo;
  1012. u32 host_func_stats_end;
  1013. };
  1014. #define BCM_5710_FW_MAJOR_VERSION 4
  1015. #define BCM_5710_FW_MINOR_VERSION 8
  1016. #define BCM_5710_FW_REVISION_VERSION 53
  1017. #define BCM_5710_FW_ENGINEERING_VERSION 0
  1018. #define BCM_5710_FW_COMPILE_FLAGS 1
  1019. /*
  1020. * attention bits
  1021. */
  1022. struct atten_def_status_block {
  1023. u32 attn_bits;
  1024. u32 attn_bits_ack;
  1025. u8 status_block_id;
  1026. u8 reserved0;
  1027. u16 attn_bits_index;
  1028. u32 reserved1;
  1029. };
  1030. /*
  1031. * common data for all protocols
  1032. */
  1033. struct doorbell_hdr {
  1034. u8 header;
  1035. #define DOORBELL_HDR_RX (0x1<<0)
  1036. #define DOORBELL_HDR_RX_SHIFT 0
  1037. #define DOORBELL_HDR_DB_TYPE (0x1<<1)
  1038. #define DOORBELL_HDR_DB_TYPE_SHIFT 1
  1039. #define DOORBELL_HDR_DPM_SIZE (0x3<<2)
  1040. #define DOORBELL_HDR_DPM_SIZE_SHIFT 2
  1041. #define DOORBELL_HDR_CONN_TYPE (0xF<<4)
  1042. #define DOORBELL_HDR_CONN_TYPE_SHIFT 4
  1043. };
  1044. /*
  1045. * doorbell message sent to the chip
  1046. */
  1047. struct doorbell {
  1048. #if defined(__BIG_ENDIAN)
  1049. u16 zero_fill2;
  1050. u8 zero_fill1;
  1051. struct doorbell_hdr header;
  1052. #elif defined(__LITTLE_ENDIAN)
  1053. struct doorbell_hdr header;
  1054. u8 zero_fill1;
  1055. u16 zero_fill2;
  1056. #endif
  1057. };
  1058. /*
  1059. * IGU driver acknowledgement register
  1060. */
  1061. struct igu_ack_register {
  1062. #if defined(__BIG_ENDIAN)
  1063. u16 sb_id_and_flags;
  1064. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  1065. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  1066. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  1067. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  1068. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  1069. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  1070. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  1071. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  1072. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  1073. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  1074. u16 status_block_index;
  1075. #elif defined(__LITTLE_ENDIAN)
  1076. u16 status_block_index;
  1077. u16 sb_id_and_flags;
  1078. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  1079. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  1080. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  1081. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  1082. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  1083. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  1084. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  1085. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  1086. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  1087. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  1088. #endif
  1089. };
  1090. /*
  1091. * Parser parsing flags field
  1092. */
  1093. struct parsing_flags {
  1094. u16 flags;
  1095. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
  1096. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
  1097. #define PARSING_FLAGS_VLAN (0x1<<1)
  1098. #define PARSING_FLAGS_VLAN_SHIFT 1
  1099. #define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
  1100. #define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
  1101. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
  1102. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
  1103. #define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
  1104. #define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
  1105. #define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
  1106. #define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
  1107. #define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
  1108. #define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
  1109. #define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
  1110. #define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
  1111. #define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
  1112. #define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
  1113. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
  1114. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
  1115. #define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
  1116. #define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
  1117. #define PARSING_FLAGS_LLC_SNAP (0x1<<13)
  1118. #define PARSING_FLAGS_LLC_SNAP_SHIFT 13
  1119. #define PARSING_FLAGS_RESERVED0 (0x3<<14)
  1120. #define PARSING_FLAGS_RESERVED0_SHIFT 14
  1121. };
  1122. struct regpair {
  1123. u32 lo;
  1124. u32 hi;
  1125. };
  1126. /*
  1127. * dmae command structure
  1128. */
  1129. struct dmae_command {
  1130. u32 opcode;
  1131. #define DMAE_COMMAND_SRC (0x1<<0)
  1132. #define DMAE_COMMAND_SRC_SHIFT 0
  1133. #define DMAE_COMMAND_DST (0x3<<1)
  1134. #define DMAE_COMMAND_DST_SHIFT 1
  1135. #define DMAE_COMMAND_C_DST (0x1<<3)
  1136. #define DMAE_COMMAND_C_DST_SHIFT 3
  1137. #define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
  1138. #define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
  1139. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
  1140. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
  1141. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
  1142. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
  1143. #define DMAE_COMMAND_ENDIANITY (0x3<<9)
  1144. #define DMAE_COMMAND_ENDIANITY_SHIFT 9
  1145. #define DMAE_COMMAND_PORT (0x1<<11)
  1146. #define DMAE_COMMAND_PORT_SHIFT 11
  1147. #define DMAE_COMMAND_CRC_RESET (0x1<<12)
  1148. #define DMAE_COMMAND_CRC_RESET_SHIFT 12
  1149. #define DMAE_COMMAND_SRC_RESET (0x1<<13)
  1150. #define DMAE_COMMAND_SRC_RESET_SHIFT 13
  1151. #define DMAE_COMMAND_DST_RESET (0x1<<14)
  1152. #define DMAE_COMMAND_DST_RESET_SHIFT 14
  1153. #define DMAE_COMMAND_E1HVN (0x3<<15)
  1154. #define DMAE_COMMAND_E1HVN_SHIFT 15
  1155. #define DMAE_COMMAND_RESERVED0 (0x7FFF<<17)
  1156. #define DMAE_COMMAND_RESERVED0_SHIFT 17
  1157. u32 src_addr_lo;
  1158. u32 src_addr_hi;
  1159. u32 dst_addr_lo;
  1160. u32 dst_addr_hi;
  1161. #if defined(__BIG_ENDIAN)
  1162. u16 reserved1;
  1163. u16 len;
  1164. #elif defined(__LITTLE_ENDIAN)
  1165. u16 len;
  1166. u16 reserved1;
  1167. #endif
  1168. u32 comp_addr_lo;
  1169. u32 comp_addr_hi;
  1170. u32 comp_val;
  1171. u32 crc32;
  1172. u32 crc32_c;
  1173. #if defined(__BIG_ENDIAN)
  1174. u16 crc16_c;
  1175. u16 crc16;
  1176. #elif defined(__LITTLE_ENDIAN)
  1177. u16 crc16;
  1178. u16 crc16_c;
  1179. #endif
  1180. #if defined(__BIG_ENDIAN)
  1181. u16 reserved2;
  1182. u16 crc_t10;
  1183. #elif defined(__LITTLE_ENDIAN)
  1184. u16 crc_t10;
  1185. u16 reserved2;
  1186. #endif
  1187. #if defined(__BIG_ENDIAN)
  1188. u16 xsum8;
  1189. u16 xsum16;
  1190. #elif defined(__LITTLE_ENDIAN)
  1191. u16 xsum16;
  1192. u16 xsum8;
  1193. #endif
  1194. };
  1195. struct double_regpair {
  1196. u32 regpair0_lo;
  1197. u32 regpair0_hi;
  1198. u32 regpair1_lo;
  1199. u32 regpair1_hi;
  1200. };
  1201. /*
  1202. * The eth storm context of Ustorm (configuration part)
  1203. */
  1204. struct ustorm_eth_st_context_config {
  1205. #if defined(__BIG_ENDIAN)
  1206. u8 flags;
  1207. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
  1208. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
  1209. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
  1210. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
  1211. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
  1212. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
  1213. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  1214. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  1215. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<4)
  1216. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 4
  1217. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0x7<<5)
  1218. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 5
  1219. u8 status_block_id;
  1220. u8 clientId;
  1221. u8 sb_index_numbers;
  1222. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
  1223. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
  1224. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
  1225. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
  1226. #elif defined(__LITTLE_ENDIAN)
  1227. u8 sb_index_numbers;
  1228. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
  1229. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
  1230. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
  1231. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
  1232. u8 clientId;
  1233. u8 status_block_id;
  1234. u8 flags;
  1235. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
  1236. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
  1237. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
  1238. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
  1239. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
  1240. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
  1241. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  1242. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  1243. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<4)
  1244. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 4
  1245. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0x7<<5)
  1246. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 5
  1247. #endif
  1248. #if defined(__BIG_ENDIAN)
  1249. u16 bd_buff_size;
  1250. u8 statistics_counter_id;
  1251. u8 mc_alignment_log_size;
  1252. #elif defined(__LITTLE_ENDIAN)
  1253. u8 mc_alignment_log_size;
  1254. u8 statistics_counter_id;
  1255. u16 bd_buff_size;
  1256. #endif
  1257. #if defined(__BIG_ENDIAN)
  1258. u8 __local_sge_prod;
  1259. u8 __local_bd_prod;
  1260. u16 sge_buff_size;
  1261. #elif defined(__LITTLE_ENDIAN)
  1262. u16 sge_buff_size;
  1263. u8 __local_bd_prod;
  1264. u8 __local_sge_prod;
  1265. #endif
  1266. u32 reserved;
  1267. u32 bd_page_base_lo;
  1268. u32 bd_page_base_hi;
  1269. u32 sge_page_base_lo;
  1270. u32 sge_page_base_hi;
  1271. };
  1272. /*
  1273. * The eth Rx Buffer Descriptor
  1274. */
  1275. struct eth_rx_bd {
  1276. u32 addr_lo;
  1277. u32 addr_hi;
  1278. };
  1279. /*
  1280. * The eth Rx SGE Descriptor
  1281. */
  1282. struct eth_rx_sge {
  1283. u32 addr_lo;
  1284. u32 addr_hi;
  1285. };
  1286. /*
  1287. * Local BDs and SGEs rings (in ETH)
  1288. */
  1289. struct eth_local_rx_rings {
  1290. struct eth_rx_bd __local_bd_ring[16];
  1291. struct eth_rx_sge __local_sge_ring[12];
  1292. };
  1293. /*
  1294. * The eth storm context of Ustorm
  1295. */
  1296. struct ustorm_eth_st_context {
  1297. struct ustorm_eth_st_context_config common;
  1298. struct eth_local_rx_rings __rings;
  1299. };
  1300. /*
  1301. * The eth storm context of Tstorm
  1302. */
  1303. struct tstorm_eth_st_context {
  1304. u32 __reserved0[28];
  1305. };
  1306. /*
  1307. * The eth aggregative context section of Xstorm
  1308. */
  1309. struct xstorm_eth_extra_ag_context_section {
  1310. #if defined(__BIG_ENDIAN)
  1311. u8 __tcp_agg_vars1;
  1312. u8 __reserved50;
  1313. u16 __mss;
  1314. #elif defined(__LITTLE_ENDIAN)
  1315. u16 __mss;
  1316. u8 __reserved50;
  1317. u8 __tcp_agg_vars1;
  1318. #endif
  1319. u32 __snd_nxt;
  1320. u32 __tx_wnd;
  1321. u32 __snd_una;
  1322. u32 __reserved53;
  1323. #if defined(__BIG_ENDIAN)
  1324. u8 __agg_val8_th;
  1325. u8 __agg_val8;
  1326. u16 __tcp_agg_vars2;
  1327. #elif defined(__LITTLE_ENDIAN)
  1328. u16 __tcp_agg_vars2;
  1329. u8 __agg_val8;
  1330. u8 __agg_val8_th;
  1331. #endif
  1332. u32 __reserved58;
  1333. u32 __reserved59;
  1334. u32 __reserved60;
  1335. u32 __reserved61;
  1336. #if defined(__BIG_ENDIAN)
  1337. u16 __agg_val7_th;
  1338. u16 __agg_val7;
  1339. #elif defined(__LITTLE_ENDIAN)
  1340. u16 __agg_val7;
  1341. u16 __agg_val7_th;
  1342. #endif
  1343. #if defined(__BIG_ENDIAN)
  1344. u8 __tcp_agg_vars5;
  1345. u8 __tcp_agg_vars4;
  1346. u8 __tcp_agg_vars3;
  1347. u8 __reserved62;
  1348. #elif defined(__LITTLE_ENDIAN)
  1349. u8 __reserved62;
  1350. u8 __tcp_agg_vars3;
  1351. u8 __tcp_agg_vars4;
  1352. u8 __tcp_agg_vars5;
  1353. #endif
  1354. u32 __tcp_agg_vars6;
  1355. #if defined(__BIG_ENDIAN)
  1356. u16 __agg_misc6;
  1357. u16 __tcp_agg_vars7;
  1358. #elif defined(__LITTLE_ENDIAN)
  1359. u16 __tcp_agg_vars7;
  1360. u16 __agg_misc6;
  1361. #endif
  1362. u32 __agg_val10;
  1363. u32 __agg_val10_th;
  1364. #if defined(__BIG_ENDIAN)
  1365. u16 __reserved3;
  1366. u8 __reserved2;
  1367. u8 __da_only_cnt;
  1368. #elif defined(__LITTLE_ENDIAN)
  1369. u8 __da_only_cnt;
  1370. u8 __reserved2;
  1371. u16 __reserved3;
  1372. #endif
  1373. };
  1374. /*
  1375. * The eth aggregative context of Xstorm
  1376. */
  1377. struct xstorm_eth_ag_context {
  1378. #if defined(__BIG_ENDIAN)
  1379. u16 __bd_prod;
  1380. u8 __agg_vars1;
  1381. u8 __state;
  1382. #elif defined(__LITTLE_ENDIAN)
  1383. u8 __state;
  1384. u8 __agg_vars1;
  1385. u16 __bd_prod;
  1386. #endif
  1387. #if defined(__BIG_ENDIAN)
  1388. u8 cdu_reserved;
  1389. u8 __agg_vars4;
  1390. u8 __agg_vars3;
  1391. u8 __agg_vars2;
  1392. #elif defined(__LITTLE_ENDIAN)
  1393. u8 __agg_vars2;
  1394. u8 __agg_vars3;
  1395. u8 __agg_vars4;
  1396. u8 cdu_reserved;
  1397. #endif
  1398. u32 __more_packets_to_send;
  1399. #if defined(__BIG_ENDIAN)
  1400. u16 __agg_vars5;
  1401. u16 __agg_val4_th;
  1402. #elif defined(__LITTLE_ENDIAN)
  1403. u16 __agg_val4_th;
  1404. u16 __agg_vars5;
  1405. #endif
  1406. struct xstorm_eth_extra_ag_context_section __extra_section;
  1407. #if defined(__BIG_ENDIAN)
  1408. u16 __agg_vars7;
  1409. u8 __agg_val3_th;
  1410. u8 __agg_vars6;
  1411. #elif defined(__LITTLE_ENDIAN)
  1412. u8 __agg_vars6;
  1413. u8 __agg_val3_th;
  1414. u16 __agg_vars7;
  1415. #endif
  1416. #if defined(__BIG_ENDIAN)
  1417. u16 __agg_val11_th;
  1418. u16 __agg_val11;
  1419. #elif defined(__LITTLE_ENDIAN)
  1420. u16 __agg_val11;
  1421. u16 __agg_val11_th;
  1422. #endif
  1423. #if defined(__BIG_ENDIAN)
  1424. u8 __reserved1;
  1425. u8 __agg_val6_th;
  1426. u16 __agg_val9;
  1427. #elif defined(__LITTLE_ENDIAN)
  1428. u16 __agg_val9;
  1429. u8 __agg_val6_th;
  1430. u8 __reserved1;
  1431. #endif
  1432. #if defined(__BIG_ENDIAN)
  1433. u16 __agg_val2_th;
  1434. u16 __agg_val2;
  1435. #elif defined(__LITTLE_ENDIAN)
  1436. u16 __agg_val2;
  1437. u16 __agg_val2_th;
  1438. #endif
  1439. u32 __agg_vars8;
  1440. #if defined(__BIG_ENDIAN)
  1441. u16 __agg_misc0;
  1442. u16 __agg_val4;
  1443. #elif defined(__LITTLE_ENDIAN)
  1444. u16 __agg_val4;
  1445. u16 __agg_misc0;
  1446. #endif
  1447. #if defined(__BIG_ENDIAN)
  1448. u8 __agg_val3;
  1449. u8 __agg_val6;
  1450. u8 __agg_val5_th;
  1451. u8 __agg_val5;
  1452. #elif defined(__LITTLE_ENDIAN)
  1453. u8 __agg_val5;
  1454. u8 __agg_val5_th;
  1455. u8 __agg_val6;
  1456. u8 __agg_val3;
  1457. #endif
  1458. #if defined(__BIG_ENDIAN)
  1459. u16 __agg_misc1;
  1460. u16 __bd_ind_max_val;
  1461. #elif defined(__LITTLE_ENDIAN)
  1462. u16 __bd_ind_max_val;
  1463. u16 __agg_misc1;
  1464. #endif
  1465. u32 __reserved57;
  1466. u32 __agg_misc4;
  1467. u32 __agg_misc5;
  1468. };
  1469. /*
  1470. * The eth aggregative context section of Tstorm
  1471. */
  1472. struct tstorm_eth_extra_ag_context_section {
  1473. u32 __agg_val1;
  1474. #if defined(__BIG_ENDIAN)
  1475. u8 __tcp_agg_vars2;
  1476. u8 __agg_val3;
  1477. u16 __agg_val2;
  1478. #elif defined(__LITTLE_ENDIAN)
  1479. u16 __agg_val2;
  1480. u8 __agg_val3;
  1481. u8 __tcp_agg_vars2;
  1482. #endif
  1483. #if defined(__BIG_ENDIAN)
  1484. u16 __agg_val5;
  1485. u8 __agg_val6;
  1486. u8 __tcp_agg_vars3;
  1487. #elif defined(__LITTLE_ENDIAN)
  1488. u8 __tcp_agg_vars3;
  1489. u8 __agg_val6;
  1490. u16 __agg_val5;
  1491. #endif
  1492. u32 __reserved63;
  1493. u32 __reserved64;
  1494. u32 __reserved65;
  1495. u32 __reserved66;
  1496. u32 __reserved67;
  1497. u32 __tcp_agg_vars1;
  1498. u32 __reserved61;
  1499. u32 __reserved62;
  1500. u32 __reserved2;
  1501. };
  1502. /*
  1503. * The eth aggregative context of Tstorm
  1504. */
  1505. struct tstorm_eth_ag_context {
  1506. #if defined(__BIG_ENDIAN)
  1507. u16 __reserved54;
  1508. u8 __agg_vars1;
  1509. u8 __state;
  1510. #elif defined(__LITTLE_ENDIAN)
  1511. u8 __state;
  1512. u8 __agg_vars1;
  1513. u16 __reserved54;
  1514. #endif
  1515. #if defined(__BIG_ENDIAN)
  1516. u16 __agg_val4;
  1517. u16 __agg_vars2;
  1518. #elif defined(__LITTLE_ENDIAN)
  1519. u16 __agg_vars2;
  1520. u16 __agg_val4;
  1521. #endif
  1522. struct tstorm_eth_extra_ag_context_section __extra_section;
  1523. };
  1524. /*
  1525. * The eth aggregative context of Cstorm
  1526. */
  1527. struct cstorm_eth_ag_context {
  1528. u32 __agg_vars1;
  1529. #if defined(__BIG_ENDIAN)
  1530. u8 __aux1_th;
  1531. u8 __aux1_val;
  1532. u16 __agg_vars2;
  1533. #elif defined(__LITTLE_ENDIAN)
  1534. u16 __agg_vars2;
  1535. u8 __aux1_val;
  1536. u8 __aux1_th;
  1537. #endif
  1538. u32 __num_of_treated_packet;
  1539. u32 __last_packet_treated;
  1540. #if defined(__BIG_ENDIAN)
  1541. u16 __reserved58;
  1542. u16 __reserved57;
  1543. #elif defined(__LITTLE_ENDIAN)
  1544. u16 __reserved57;
  1545. u16 __reserved58;
  1546. #endif
  1547. #if defined(__BIG_ENDIAN)
  1548. u8 __reserved62;
  1549. u8 __reserved61;
  1550. u8 __reserved60;
  1551. u8 __reserved59;
  1552. #elif defined(__LITTLE_ENDIAN)
  1553. u8 __reserved59;
  1554. u8 __reserved60;
  1555. u8 __reserved61;
  1556. u8 __reserved62;
  1557. #endif
  1558. #if defined(__BIG_ENDIAN)
  1559. u16 __reserved64;
  1560. u16 __reserved63;
  1561. #elif defined(__LITTLE_ENDIAN)
  1562. u16 __reserved63;
  1563. u16 __reserved64;
  1564. #endif
  1565. u32 __reserved65;
  1566. #if defined(__BIG_ENDIAN)
  1567. u16 __agg_vars3;
  1568. u16 __rq_inv_cnt;
  1569. #elif defined(__LITTLE_ENDIAN)
  1570. u16 __rq_inv_cnt;
  1571. u16 __agg_vars3;
  1572. #endif
  1573. #if defined(__BIG_ENDIAN)
  1574. u16 __packet_index_th;
  1575. u16 __packet_index;
  1576. #elif defined(__LITTLE_ENDIAN)
  1577. u16 __packet_index;
  1578. u16 __packet_index_th;
  1579. #endif
  1580. };
  1581. /*
  1582. * The eth aggregative context of Ustorm
  1583. */
  1584. struct ustorm_eth_ag_context {
  1585. #if defined(__BIG_ENDIAN)
  1586. u8 __aux_counter_flags;
  1587. u8 __agg_vars2;
  1588. u8 __agg_vars1;
  1589. u8 __state;
  1590. #elif defined(__LITTLE_ENDIAN)
  1591. u8 __state;
  1592. u8 __agg_vars1;
  1593. u8 __agg_vars2;
  1594. u8 __aux_counter_flags;
  1595. #endif
  1596. #if defined(__BIG_ENDIAN)
  1597. u8 cdu_usage;
  1598. u8 __agg_misc2;
  1599. u16 __agg_misc1;
  1600. #elif defined(__LITTLE_ENDIAN)
  1601. u16 __agg_misc1;
  1602. u8 __agg_misc2;
  1603. u8 cdu_usage;
  1604. #endif
  1605. u32 __agg_misc4;
  1606. #if defined(__BIG_ENDIAN)
  1607. u8 __agg_val3_th;
  1608. u8 __agg_val3;
  1609. u16 __agg_misc3;
  1610. #elif defined(__LITTLE_ENDIAN)
  1611. u16 __agg_misc3;
  1612. u8 __agg_val3;
  1613. u8 __agg_val3_th;
  1614. #endif
  1615. u32 __agg_val1;
  1616. u32 __agg_misc4_th;
  1617. #if defined(__BIG_ENDIAN)
  1618. u16 __agg_val2_th;
  1619. u16 __agg_val2;
  1620. #elif defined(__LITTLE_ENDIAN)
  1621. u16 __agg_val2;
  1622. u16 __agg_val2_th;
  1623. #endif
  1624. #if defined(__BIG_ENDIAN)
  1625. u16 __reserved2;
  1626. u8 __decision_rules;
  1627. u8 __decision_rule_enable_bits;
  1628. #elif defined(__LITTLE_ENDIAN)
  1629. u8 __decision_rule_enable_bits;
  1630. u8 __decision_rules;
  1631. u16 __reserved2;
  1632. #endif
  1633. };
  1634. /*
  1635. * Timers connection context
  1636. */
  1637. struct timers_block_context {
  1638. u32 __reserved_0;
  1639. u32 __reserved_1;
  1640. u32 __reserved_2;
  1641. u32 flags;
  1642. #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
  1643. #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
  1644. #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
  1645. #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
  1646. #define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
  1647. #define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
  1648. };
  1649. /*
  1650. * structure for easy accessibility to assembler
  1651. */
  1652. struct eth_tx_bd_flags {
  1653. u8 as_bitfield;
  1654. #define ETH_TX_BD_FLAGS_VLAN_TAG (0x1<<0)
  1655. #define ETH_TX_BD_FLAGS_VLAN_TAG_SHIFT 0
  1656. #define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<1)
  1657. #define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 1
  1658. #define ETH_TX_BD_FLAGS_TCP_CSUM (0x1<<2)
  1659. #define ETH_TX_BD_FLAGS_TCP_CSUM_SHIFT 2
  1660. #define ETH_TX_BD_FLAGS_END_BD (0x1<<3)
  1661. #define ETH_TX_BD_FLAGS_END_BD_SHIFT 3
  1662. #define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
  1663. #define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
  1664. #define ETH_TX_BD_FLAGS_HDR_POOL (0x1<<5)
  1665. #define ETH_TX_BD_FLAGS_HDR_POOL_SHIFT 5
  1666. #define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
  1667. #define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
  1668. #define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
  1669. #define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
  1670. };
  1671. /*
  1672. * The eth Tx Buffer Descriptor
  1673. */
  1674. struct eth_tx_bd {
  1675. u32 addr_lo;
  1676. u32 addr_hi;
  1677. u16 nbd;
  1678. u16 nbytes;
  1679. u16 vlan;
  1680. struct eth_tx_bd_flags bd_flags;
  1681. u8 general_data;
  1682. #define ETH_TX_BD_HDR_NBDS (0x3F<<0)
  1683. #define ETH_TX_BD_HDR_NBDS_SHIFT 0
  1684. #define ETH_TX_BD_ETH_ADDR_TYPE (0x3<<6)
  1685. #define ETH_TX_BD_ETH_ADDR_TYPE_SHIFT 6
  1686. };
  1687. /*
  1688. * Tx parsing BD structure for ETH,Relevant in START
  1689. */
  1690. struct eth_tx_parse_bd {
  1691. u8 global_data;
  1692. #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET (0xF<<0)
  1693. #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET_SHIFT 0
  1694. #define ETH_TX_PARSE_BD_CS_ANY_FLG (0x1<<4)
  1695. #define ETH_TX_PARSE_BD_CS_ANY_FLG_SHIFT 4
  1696. #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
  1697. #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
  1698. #define ETH_TX_PARSE_BD_LLC_SNAP_EN (0x1<<6)
  1699. #define ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT 6
  1700. #define ETH_TX_PARSE_BD_NS_FLG (0x1<<7)
  1701. #define ETH_TX_PARSE_BD_NS_FLG_SHIFT 7
  1702. u8 tcp_flags;
  1703. #define ETH_TX_PARSE_BD_FIN_FLG (0x1<<0)
  1704. #define ETH_TX_PARSE_BD_FIN_FLG_SHIFT 0
  1705. #define ETH_TX_PARSE_BD_SYN_FLG (0x1<<1)
  1706. #define ETH_TX_PARSE_BD_SYN_FLG_SHIFT 1
  1707. #define ETH_TX_PARSE_BD_RST_FLG (0x1<<2)
  1708. #define ETH_TX_PARSE_BD_RST_FLG_SHIFT 2
  1709. #define ETH_TX_PARSE_BD_PSH_FLG (0x1<<3)
  1710. #define ETH_TX_PARSE_BD_PSH_FLG_SHIFT 3
  1711. #define ETH_TX_PARSE_BD_ACK_FLG (0x1<<4)
  1712. #define ETH_TX_PARSE_BD_ACK_FLG_SHIFT 4
  1713. #define ETH_TX_PARSE_BD_URG_FLG (0x1<<5)
  1714. #define ETH_TX_PARSE_BD_URG_FLG_SHIFT 5
  1715. #define ETH_TX_PARSE_BD_ECE_FLG (0x1<<6)
  1716. #define ETH_TX_PARSE_BD_ECE_FLG_SHIFT 6
  1717. #define ETH_TX_PARSE_BD_CWR_FLG (0x1<<7)
  1718. #define ETH_TX_PARSE_BD_CWR_FLG_SHIFT 7
  1719. u8 ip_hlen;
  1720. s8 cs_offset;
  1721. u16 total_hlen;
  1722. u16 lso_mss;
  1723. u16 tcp_pseudo_csum;
  1724. u16 ip_id;
  1725. u32 tcp_send_seq;
  1726. };
  1727. /*
  1728. * The last BD in the BD memory will hold a pointer to the next BD memory
  1729. */
  1730. struct eth_tx_next_bd {
  1731. u32 addr_lo;
  1732. u32 addr_hi;
  1733. u8 reserved[8];
  1734. };
  1735. /*
  1736. * union for 3 Bd types
  1737. */
  1738. union eth_tx_bd_types {
  1739. struct eth_tx_bd reg_bd;
  1740. struct eth_tx_parse_bd parse_bd;
  1741. struct eth_tx_next_bd next_bd;
  1742. };
  1743. /*
  1744. * The eth storm context of Xstorm
  1745. */
  1746. struct xstorm_eth_st_context {
  1747. u32 tx_bd_page_base_lo;
  1748. u32 tx_bd_page_base_hi;
  1749. #if defined(__BIG_ENDIAN)
  1750. u16 tx_bd_cons;
  1751. u8 statistics_data;
  1752. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
  1753. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
  1754. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
  1755. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
  1756. u8 __local_tx_bd_prod;
  1757. #elif defined(__LITTLE_ENDIAN)
  1758. u8 __local_tx_bd_prod;
  1759. u8 statistics_data;
  1760. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
  1761. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
  1762. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
  1763. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
  1764. u16 tx_bd_cons;
  1765. #endif
  1766. u32 db_data_addr_lo;
  1767. u32 db_data_addr_hi;
  1768. u32 __pkt_cons;
  1769. u32 __gso_next;
  1770. u32 is_eth_conn_1b;
  1771. union eth_tx_bd_types __bds[13];
  1772. };
  1773. /*
  1774. * The eth storm context of Cstorm
  1775. */
  1776. struct cstorm_eth_st_context {
  1777. #if defined(__BIG_ENDIAN)
  1778. u16 __reserved0;
  1779. u8 sb_index_number;
  1780. u8 status_block_id;
  1781. #elif defined(__LITTLE_ENDIAN)
  1782. u8 status_block_id;
  1783. u8 sb_index_number;
  1784. u16 __reserved0;
  1785. #endif
  1786. u32 __reserved1[3];
  1787. };
  1788. /*
  1789. * Ethernet connection context
  1790. */
  1791. struct eth_context {
  1792. struct ustorm_eth_st_context ustorm_st_context;
  1793. struct tstorm_eth_st_context tstorm_st_context;
  1794. struct xstorm_eth_ag_context xstorm_ag_context;
  1795. struct tstorm_eth_ag_context tstorm_ag_context;
  1796. struct cstorm_eth_ag_context cstorm_ag_context;
  1797. struct ustorm_eth_ag_context ustorm_ag_context;
  1798. struct timers_block_context timers_context;
  1799. struct xstorm_eth_st_context xstorm_st_context;
  1800. struct cstorm_eth_st_context cstorm_st_context;
  1801. };
  1802. /*
  1803. * Ethernet doorbell
  1804. */
  1805. struct eth_tx_doorbell {
  1806. #if defined(__BIG_ENDIAN)
  1807. u16 npackets;
  1808. u8 params;
  1809. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  1810. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  1811. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  1812. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  1813. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  1814. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  1815. struct doorbell_hdr hdr;
  1816. #elif defined(__LITTLE_ENDIAN)
  1817. struct doorbell_hdr hdr;
  1818. u8 params;
  1819. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  1820. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  1821. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  1822. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  1823. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  1824. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  1825. u16 npackets;
  1826. #endif
  1827. };
  1828. /*
  1829. * ustorm status block
  1830. */
  1831. struct ustorm_def_status_block {
  1832. u16 index_values[HC_USTORM_DEF_SB_NUM_INDICES];
  1833. u16 status_block_index;
  1834. u8 func;
  1835. u8 status_block_id;
  1836. u32 __flags;
  1837. };
  1838. /*
  1839. * cstorm status block
  1840. */
  1841. struct cstorm_def_status_block {
  1842. u16 index_values[HC_CSTORM_DEF_SB_NUM_INDICES];
  1843. u16 status_block_index;
  1844. u8 func;
  1845. u8 status_block_id;
  1846. u32 __flags;
  1847. };
  1848. /*
  1849. * xstorm status block
  1850. */
  1851. struct xstorm_def_status_block {
  1852. u16 index_values[HC_XSTORM_DEF_SB_NUM_INDICES];
  1853. u16 status_block_index;
  1854. u8 func;
  1855. u8 status_block_id;
  1856. u32 __flags;
  1857. };
  1858. /*
  1859. * tstorm status block
  1860. */
  1861. struct tstorm_def_status_block {
  1862. u16 index_values[HC_TSTORM_DEF_SB_NUM_INDICES];
  1863. u16 status_block_index;
  1864. u8 func;
  1865. u8 status_block_id;
  1866. u32 __flags;
  1867. };
  1868. /*
  1869. * host status block
  1870. */
  1871. struct host_def_status_block {
  1872. struct atten_def_status_block atten_status_block;
  1873. struct ustorm_def_status_block u_def_status_block;
  1874. struct cstorm_def_status_block c_def_status_block;
  1875. struct xstorm_def_status_block x_def_status_block;
  1876. struct tstorm_def_status_block t_def_status_block;
  1877. };
  1878. /*
  1879. * ustorm status block
  1880. */
  1881. struct ustorm_status_block {
  1882. u16 index_values[HC_USTORM_SB_NUM_INDICES];
  1883. u16 status_block_index;
  1884. u8 func;
  1885. u8 status_block_id;
  1886. u32 __flags;
  1887. };
  1888. /*
  1889. * cstorm status block
  1890. */
  1891. struct cstorm_status_block {
  1892. u16 index_values[HC_CSTORM_SB_NUM_INDICES];
  1893. u16 status_block_index;
  1894. u8 func;
  1895. u8 status_block_id;
  1896. u32 __flags;
  1897. };
  1898. /*
  1899. * host status block
  1900. */
  1901. struct host_status_block {
  1902. struct ustorm_status_block u_status_block;
  1903. struct cstorm_status_block c_status_block;
  1904. };
  1905. /*
  1906. * The data for RSS setup ramrod
  1907. */
  1908. struct eth_client_setup_ramrod_data {
  1909. u32 client_id;
  1910. u8 is_rdma;
  1911. u8 is_fcoe;
  1912. u16 reserved1;
  1913. };
  1914. /*
  1915. * L2 dynamic host coalescing init parameters
  1916. */
  1917. struct eth_dynamic_hc_config {
  1918. u32 threshold[3];
  1919. u8 hc_timeout[4];
  1920. };
  1921. /*
  1922. * regular eth FP CQE parameters struct
  1923. */
  1924. struct eth_fast_path_rx_cqe {
  1925. u8 type_error_flags;
  1926. #define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
  1927. #define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
  1928. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
  1929. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
  1930. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
  1931. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
  1932. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
  1933. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
  1934. #define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
  1935. #define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
  1936. #define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
  1937. #define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
  1938. #define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
  1939. #define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
  1940. u8 status_flags;
  1941. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
  1942. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
  1943. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
  1944. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
  1945. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
  1946. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
  1947. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
  1948. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
  1949. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
  1950. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
  1951. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
  1952. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
  1953. u8 placement_offset;
  1954. u8 queue_index;
  1955. u32 rss_hash_result;
  1956. u16 vlan_tag;
  1957. u16 pkt_len;
  1958. u16 len_on_bd;
  1959. struct parsing_flags pars_flags;
  1960. u16 sgl[8];
  1961. };
  1962. /*
  1963. * The data for RSS setup ramrod
  1964. */
  1965. struct eth_halt_ramrod_data {
  1966. u32 client_id;
  1967. u32 reserved0;
  1968. };
  1969. /*
  1970. * The data for statistics query ramrod
  1971. */
  1972. struct eth_query_ramrod_data {
  1973. #if defined(__BIG_ENDIAN)
  1974. u8 reserved0;
  1975. u8 collect_port;
  1976. u16 drv_counter;
  1977. #elif defined(__LITTLE_ENDIAN)
  1978. u16 drv_counter;
  1979. u8 collect_port;
  1980. u8 reserved0;
  1981. #endif
  1982. u32 ctr_id_vector;
  1983. };
  1984. /*
  1985. * Place holder for ramrods protocol specific data
  1986. */
  1987. struct ramrod_data {
  1988. u32 data_lo;
  1989. u32 data_hi;
  1990. };
  1991. /*
  1992. * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
  1993. */
  1994. union eth_ramrod_data {
  1995. struct ramrod_data general;
  1996. };
  1997. /*
  1998. * Rx Last BD in page (in ETH)
  1999. */
  2000. struct eth_rx_bd_next_page {
  2001. u32 addr_lo;
  2002. u32 addr_hi;
  2003. u8 reserved[8];
  2004. };
  2005. /*
  2006. * Eth Rx Cqe structure- general structure for ramrods
  2007. */
  2008. struct common_ramrod_eth_rx_cqe {
  2009. u8 ramrod_type;
  2010. #define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
  2011. #define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
  2012. #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x7F<<1)
  2013. #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 1
  2014. u8 conn_type;
  2015. u16 reserved1;
  2016. u32 conn_and_cmd_data;
  2017. #define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
  2018. #define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
  2019. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
  2020. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
  2021. struct ramrod_data protocol_data;
  2022. u32 reserved2[4];
  2023. };
  2024. /*
  2025. * Rx Last CQE in page (in ETH)
  2026. */
  2027. struct eth_rx_cqe_next_page {
  2028. u32 addr_lo;
  2029. u32 addr_hi;
  2030. u32 reserved[6];
  2031. };
  2032. /*
  2033. * union for all eth rx cqe types (fix their sizes)
  2034. */
  2035. union eth_rx_cqe {
  2036. struct eth_fast_path_rx_cqe fast_path_cqe;
  2037. struct common_ramrod_eth_rx_cqe ramrod_cqe;
  2038. struct eth_rx_cqe_next_page next_page_cqe;
  2039. };
  2040. /*
  2041. * common data for all protocols
  2042. */
  2043. struct spe_hdr {
  2044. u32 conn_and_cmd_data;
  2045. #define SPE_HDR_CID (0xFFFFFF<<0)
  2046. #define SPE_HDR_CID_SHIFT 0
  2047. #define SPE_HDR_CMD_ID (0xFF<<24)
  2048. #define SPE_HDR_CMD_ID_SHIFT 24
  2049. u16 type;
  2050. #define SPE_HDR_CONN_TYPE (0xFF<<0)
  2051. #define SPE_HDR_CONN_TYPE_SHIFT 0
  2052. #define SPE_HDR_COMMON_RAMROD (0xFF<<8)
  2053. #define SPE_HDR_COMMON_RAMROD_SHIFT 8
  2054. u16 reserved;
  2055. };
  2056. /*
  2057. * Ethernet slow path element
  2058. */
  2059. union eth_specific_data {
  2060. u8 protocol_data[8];
  2061. struct regpair mac_config_addr;
  2062. struct eth_client_setup_ramrod_data client_setup_ramrod_data;
  2063. struct eth_halt_ramrod_data halt_ramrod_data;
  2064. struct regpair leading_cqe_addr;
  2065. struct regpair update_data_addr;
  2066. struct eth_query_ramrod_data query_ramrod_data;
  2067. };
  2068. /*
  2069. * Ethernet slow path element
  2070. */
  2071. struct eth_spe {
  2072. struct spe_hdr hdr;
  2073. union eth_specific_data data;
  2074. };
  2075. /*
  2076. * doorbell data in host memory
  2077. */
  2078. struct eth_tx_db_data {
  2079. u32 packets_prod;
  2080. u16 bds_prod;
  2081. u16 reserved;
  2082. };
  2083. /*
  2084. * Common configuration parameters per function in Tstorm
  2085. */
  2086. struct tstorm_eth_function_common_config {
  2087. #if defined(__BIG_ENDIAN)
  2088. u8 leading_client_id;
  2089. u8 rss_result_mask;
  2090. u16 config_flags;
  2091. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  2092. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  2093. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  2094. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  2095. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  2096. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  2097. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  2098. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  2099. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
  2100. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
  2101. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
  2102. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
  2103. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
  2104. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
  2105. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
  2106. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
  2107. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3F<<10)
  2108. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 10
  2109. #elif defined(__LITTLE_ENDIAN)
  2110. u16 config_flags;
  2111. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  2112. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  2113. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  2114. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  2115. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  2116. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  2117. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  2118. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  2119. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
  2120. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
  2121. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
  2122. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
  2123. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
  2124. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
  2125. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
  2126. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
  2127. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3F<<10)
  2128. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 10
  2129. u8 rss_result_mask;
  2130. u8 leading_client_id;
  2131. #endif
  2132. u16 vlan_id[2];
  2133. };
  2134. /*
  2135. * parameters for eth update ramrod
  2136. */
  2137. struct eth_update_ramrod_data {
  2138. struct tstorm_eth_function_common_config func_config;
  2139. u8 indirectionTable[128];
  2140. };
  2141. /*
  2142. * MAC filtering configuration command header
  2143. */
  2144. struct mac_configuration_hdr {
  2145. u8 length;
  2146. u8 offset;
  2147. u16 client_id;
  2148. u32 reserved1;
  2149. };
  2150. /*
  2151. * MAC address in list for ramrod
  2152. */
  2153. struct tstorm_cam_entry {
  2154. u16 lsb_mac_addr;
  2155. u16 middle_mac_addr;
  2156. u16 msb_mac_addr;
  2157. u16 flags;
  2158. #define TSTORM_CAM_ENTRY_PORT_ID (0x1<<0)
  2159. #define TSTORM_CAM_ENTRY_PORT_ID_SHIFT 0
  2160. #define TSTORM_CAM_ENTRY_RSRVVAL0 (0x7<<1)
  2161. #define TSTORM_CAM_ENTRY_RSRVVAL0_SHIFT 1
  2162. #define TSTORM_CAM_ENTRY_RESERVED0 (0xFFF<<4)
  2163. #define TSTORM_CAM_ENTRY_RESERVED0_SHIFT 4
  2164. };
  2165. /*
  2166. * MAC filtering: CAM target table entry
  2167. */
  2168. struct tstorm_cam_target_table_entry {
  2169. u8 flags;
  2170. #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST (0x1<<0)
  2171. #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST_SHIFT 0
  2172. #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<1)
  2173. #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 1
  2174. #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE (0x1<<2)
  2175. #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE_SHIFT 2
  2176. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC (0x1<<3)
  2177. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC_SHIFT 3
  2178. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0 (0xF<<4)
  2179. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0_SHIFT 4
  2180. u8 client_id;
  2181. u16 vlan_id;
  2182. };
  2183. /*
  2184. * MAC address in list for ramrod
  2185. */
  2186. struct mac_configuration_entry {
  2187. struct tstorm_cam_entry cam_entry;
  2188. struct tstorm_cam_target_table_entry target_table_entry;
  2189. };
  2190. /*
  2191. * MAC filtering configuration command
  2192. */
  2193. struct mac_configuration_cmd {
  2194. struct mac_configuration_hdr hdr;
  2195. struct mac_configuration_entry config_table[64];
  2196. };
  2197. /*
  2198. * MAC address in list for ramrod
  2199. */
  2200. struct mac_configuration_entry_e1h {
  2201. u16 lsb_mac_addr;
  2202. u16 middle_mac_addr;
  2203. u16 msb_mac_addr;
  2204. u16 vlan_id;
  2205. u16 e1hov_id;
  2206. u8 client_id;
  2207. u8 flags;
  2208. #define MAC_CONFIGURATION_ENTRY_E1H_PORT (0x1<<0)
  2209. #define MAC_CONFIGURATION_ENTRY_E1H_PORT_SHIFT 0
  2210. #define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE (0x1<<1)
  2211. #define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE_SHIFT 1
  2212. #define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC (0x1<<2)
  2213. #define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC_SHIFT 2
  2214. #define MAC_CONFIGURATION_ENTRY_E1H_RESERVED0 (0x1F<<3)
  2215. #define MAC_CONFIGURATION_ENTRY_E1H_RESERVED0_SHIFT 3
  2216. };
  2217. /*
  2218. * MAC filtering configuration command
  2219. */
  2220. struct mac_configuration_cmd_e1h {
  2221. struct mac_configuration_hdr hdr;
  2222. struct mac_configuration_entry_e1h config_table[32];
  2223. };
  2224. /*
  2225. * approximate-match multicast filtering for E1H per function in Tstorm
  2226. */
  2227. struct tstorm_eth_approximate_match_multicast_filtering {
  2228. u32 mcast_add_hash_bit_array[8];
  2229. };
  2230. /*
  2231. * Configuration parameters per client in Tstorm
  2232. */
  2233. struct tstorm_eth_client_config {
  2234. #if defined(__BIG_ENDIAN)
  2235. u8 max_sges_for_packet;
  2236. u8 statistics_counter_id;
  2237. u16 mtu;
  2238. #elif defined(__LITTLE_ENDIAN)
  2239. u16 mtu;
  2240. u8 statistics_counter_id;
  2241. u8 max_sges_for_packet;
  2242. #endif
  2243. #if defined(__BIG_ENDIAN)
  2244. u16 drop_flags;
  2245. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
  2246. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
  2247. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
  2248. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
  2249. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
  2250. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
  2251. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
  2252. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
  2253. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0xFFF<<4)
  2254. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 4
  2255. u16 config_flags;
  2256. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
  2257. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
  2258. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
  2259. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
  2260. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
  2261. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
  2262. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  2263. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  2264. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0xFFF<<4)
  2265. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 4
  2266. #elif defined(__LITTLE_ENDIAN)
  2267. u16 config_flags;
  2268. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
  2269. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
  2270. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
  2271. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
  2272. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
  2273. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
  2274. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  2275. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  2276. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0xFFF<<4)
  2277. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 4
  2278. u16 drop_flags;
  2279. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
  2280. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
  2281. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
  2282. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
  2283. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
  2284. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
  2285. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
  2286. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
  2287. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0xFFF<<4)
  2288. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 4
  2289. #endif
  2290. };
  2291. /*
  2292. * MAC filtering configuration parameters per port in Tstorm
  2293. */
  2294. struct tstorm_eth_mac_filter_config {
  2295. u32 ucast_drop_all;
  2296. u32 ucast_accept_all;
  2297. u32 mcast_drop_all;
  2298. u32 mcast_accept_all;
  2299. u32 bcast_drop_all;
  2300. u32 bcast_accept_all;
  2301. u32 strict_vlan;
  2302. u32 vlan_filter[2];
  2303. u32 reserved;
  2304. };
  2305. /*
  2306. * common flag to indicate existance of TPA.
  2307. */
  2308. struct tstorm_eth_tpa_exist {
  2309. #if defined(__BIG_ENDIAN)
  2310. u16 reserved1;
  2311. u8 reserved0;
  2312. u8 tpa_exist;
  2313. #elif defined(__LITTLE_ENDIAN)
  2314. u8 tpa_exist;
  2315. u8 reserved0;
  2316. u16 reserved1;
  2317. #endif
  2318. u32 reserved2;
  2319. };
  2320. /*
  2321. * rx rings pause data for E1h only
  2322. */
  2323. struct ustorm_eth_rx_pause_data_e1h {
  2324. #if defined(__BIG_ENDIAN)
  2325. u16 bd_thr_low;
  2326. u16 cqe_thr_low;
  2327. #elif defined(__LITTLE_ENDIAN)
  2328. u16 cqe_thr_low;
  2329. u16 bd_thr_low;
  2330. #endif
  2331. #if defined(__BIG_ENDIAN)
  2332. u16 cos;
  2333. u16 sge_thr_low;
  2334. #elif defined(__LITTLE_ENDIAN)
  2335. u16 sge_thr_low;
  2336. u16 cos;
  2337. #endif
  2338. #if defined(__BIG_ENDIAN)
  2339. u16 bd_thr_high;
  2340. u16 cqe_thr_high;
  2341. #elif defined(__LITTLE_ENDIAN)
  2342. u16 cqe_thr_high;
  2343. u16 bd_thr_high;
  2344. #endif
  2345. #if defined(__BIG_ENDIAN)
  2346. u16 reserved0;
  2347. u16 sge_thr_high;
  2348. #elif defined(__LITTLE_ENDIAN)
  2349. u16 sge_thr_high;
  2350. u16 reserved0;
  2351. #endif
  2352. };
  2353. /*
  2354. * Three RX producers for ETH
  2355. */
  2356. struct ustorm_eth_rx_producers {
  2357. #if defined(__BIG_ENDIAN)
  2358. u16 bd_prod;
  2359. u16 cqe_prod;
  2360. #elif defined(__LITTLE_ENDIAN)
  2361. u16 cqe_prod;
  2362. u16 bd_prod;
  2363. #endif
  2364. #if defined(__BIG_ENDIAN)
  2365. u16 reserved;
  2366. u16 sge_prod;
  2367. #elif defined(__LITTLE_ENDIAN)
  2368. u16 sge_prod;
  2369. u16 reserved;
  2370. #endif
  2371. };
  2372. /*
  2373. * per-port SAFC demo variables
  2374. */
  2375. struct cmng_flags_per_port {
  2376. u8 con_number[NUM_OF_PROTOCOLS];
  2377. u32 cmng_enables;
  2378. #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
  2379. #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
  2380. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
  2381. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
  2382. #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
  2383. #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
  2384. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
  2385. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
  2386. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
  2387. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
  2388. #define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x7FFFFFF<<5)
  2389. #define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 5
  2390. };
  2391. /*
  2392. * per-port rate shaping variables
  2393. */
  2394. struct rate_shaping_vars_per_port {
  2395. u32 rs_periodic_timeout;
  2396. u32 rs_threshold;
  2397. };
  2398. /*
  2399. * per-port fairness variables
  2400. */
  2401. struct fairness_vars_per_port {
  2402. u32 upper_bound;
  2403. u32 fair_threshold;
  2404. u32 fairness_timeout;
  2405. };
  2406. /*
  2407. * per-port SAFC variables
  2408. */
  2409. struct safc_struct_per_port {
  2410. #if defined(__BIG_ENDIAN)
  2411. u16 __reserved1;
  2412. u8 __reserved0;
  2413. u8 safc_timeout_usec;
  2414. #elif defined(__LITTLE_ENDIAN)
  2415. u8 safc_timeout_usec;
  2416. u8 __reserved0;
  2417. u16 __reserved1;
  2418. #endif
  2419. u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
  2420. };
  2421. /*
  2422. * Per-port congestion management variables
  2423. */
  2424. struct cmng_struct_per_port {
  2425. struct rate_shaping_vars_per_port rs_vars;
  2426. struct fairness_vars_per_port fair_vars;
  2427. struct safc_struct_per_port safc_vars;
  2428. struct cmng_flags_per_port flags;
  2429. };
  2430. /*
  2431. * Protocol-common statistics collected by the Xstorm (per client)
  2432. */
  2433. struct xstorm_per_client_stats {
  2434. struct regpair total_sent_bytes;
  2435. u32 total_sent_pkts;
  2436. u32 unicast_pkts_sent;
  2437. struct regpair unicast_bytes_sent;
  2438. struct regpair multicast_bytes_sent;
  2439. u32 multicast_pkts_sent;
  2440. u32 broadcast_pkts_sent;
  2441. struct regpair broadcast_bytes_sent;
  2442. u16 stats_counter;
  2443. u16 reserved0;
  2444. u32 reserved1;
  2445. };
  2446. /*
  2447. * Common statistics collected by the Xstorm (per port)
  2448. */
  2449. struct xstorm_common_stats {
  2450. struct xstorm_per_client_stats client_statistics[MAX_X_STAT_COUNTER_ID];
  2451. };
  2452. /*
  2453. * Protocol-common statistics collected by the Tstorm (per port)
  2454. */
  2455. struct tstorm_per_port_stats {
  2456. u32 mac_filter_discard;
  2457. u32 xxoverflow_discard;
  2458. u32 brb_truncate_discard;
  2459. u32 mac_discard;
  2460. };
  2461. /*
  2462. * Protocol-common statistics collected by the Tstorm (per client)
  2463. */
  2464. struct tstorm_per_client_stats {
  2465. struct regpair total_rcv_bytes;
  2466. struct regpair rcv_unicast_bytes;
  2467. struct regpair rcv_broadcast_bytes;
  2468. struct regpair rcv_multicast_bytes;
  2469. struct regpair rcv_error_bytes;
  2470. u32 checksum_discard;
  2471. u32 packets_too_big_discard;
  2472. u32 total_rcv_pkts;
  2473. u32 rcv_unicast_pkts;
  2474. u32 rcv_broadcast_pkts;
  2475. u32 rcv_multicast_pkts;
  2476. u32 no_buff_discard;
  2477. u32 ttl0_discard;
  2478. u16 stats_counter;
  2479. u16 reserved0;
  2480. u32 reserved1;
  2481. };
  2482. /*
  2483. * Protocol-common statistics collected by the Tstorm
  2484. */
  2485. struct tstorm_common_stats {
  2486. struct tstorm_per_port_stats port_statistics;
  2487. struct tstorm_per_client_stats client_statistics[MAX_T_STAT_COUNTER_ID];
  2488. };
  2489. /*
  2490. * Protocol-common statistics collected by the Ustorm (per client)
  2491. */
  2492. struct ustorm_per_client_stats {
  2493. struct regpair ucast_no_buff_bytes;
  2494. struct regpair mcast_no_buff_bytes;
  2495. struct regpair bcast_no_buff_bytes;
  2496. __le32 ucast_no_buff_pkts;
  2497. __le32 mcast_no_buff_pkts;
  2498. __le32 bcast_no_buff_pkts;
  2499. __le16 stats_counter;
  2500. __le16 reserved0;
  2501. };
  2502. /*
  2503. * Protocol-common statistics collected by the Ustorm
  2504. */
  2505. struct ustorm_common_stats {
  2506. struct ustorm_per_client_stats client_statistics[MAX_U_STAT_COUNTER_ID];
  2507. };
  2508. /*
  2509. * Eth statistics query structure for the eth_stats_query ramrod
  2510. */
  2511. struct eth_stats_query {
  2512. struct xstorm_common_stats xstorm_common;
  2513. struct tstorm_common_stats tstorm_common;
  2514. struct ustorm_common_stats ustorm_common;
  2515. };
  2516. /*
  2517. * per-vnic fairness variables
  2518. */
  2519. struct fairness_vars_per_vn {
  2520. u32 cos_credit_delta[MAX_COS_NUMBER];
  2521. u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
  2522. u32 vn_credit_delta;
  2523. u32 __reserved0;
  2524. };
  2525. /*
  2526. * FW version stored in the Xstorm RAM
  2527. */
  2528. struct fw_version {
  2529. #if defined(__BIG_ENDIAN)
  2530. u8 engineering;
  2531. u8 revision;
  2532. u8 minor;
  2533. u8 major;
  2534. #elif defined(__LITTLE_ENDIAN)
  2535. u8 major;
  2536. u8 minor;
  2537. u8 revision;
  2538. u8 engineering;
  2539. #endif
  2540. u32 flags;
  2541. #define FW_VERSION_OPTIMIZED (0x1<<0)
  2542. #define FW_VERSION_OPTIMIZED_SHIFT 0
  2543. #define FW_VERSION_BIG_ENDIEN (0x1<<1)
  2544. #define FW_VERSION_BIG_ENDIEN_SHIFT 1
  2545. #define FW_VERSION_CHIP_VERSION (0x3<<2)
  2546. #define FW_VERSION_CHIP_VERSION_SHIFT 2
  2547. #define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
  2548. #define __FW_VERSION_RESERVED_SHIFT 4
  2549. };
  2550. /*
  2551. * FW version stored in first line of pram
  2552. */
  2553. struct pram_fw_version {
  2554. u8 major;
  2555. u8 minor;
  2556. u8 revision;
  2557. u8 engineering;
  2558. u8 flags;
  2559. #define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
  2560. #define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
  2561. #define PRAM_FW_VERSION_STORM_ID (0x3<<1)
  2562. #define PRAM_FW_VERSION_STORM_ID_SHIFT 1
  2563. #define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
  2564. #define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
  2565. #define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
  2566. #define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
  2567. #define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
  2568. #define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
  2569. };
  2570. /*
  2571. * a single rate shaping counter. can be used as protocol or vnic counter
  2572. */
  2573. struct rate_shaping_counter {
  2574. u32 quota;
  2575. #if defined(__BIG_ENDIAN)
  2576. u16 __reserved0;
  2577. u16 rate;
  2578. #elif defined(__LITTLE_ENDIAN)
  2579. u16 rate;
  2580. u16 __reserved0;
  2581. #endif
  2582. };
  2583. /*
  2584. * per-vnic rate shaping variables
  2585. */
  2586. struct rate_shaping_vars_per_vn {
  2587. struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
  2588. struct rate_shaping_counter vn_counter;
  2589. };
  2590. /*
  2591. * The send queue element
  2592. */
  2593. struct slow_path_element {
  2594. struct spe_hdr hdr;
  2595. u8 protocol_data[8];
  2596. };
  2597. /*
  2598. * eth/toe flags that indicate if to query
  2599. */
  2600. struct stats_indication_flags {
  2601. u32 collect_eth;
  2602. u32 collect_toe;
  2603. };