via82cxxx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * VIA IDE driver for Linux. Supported southbridges:
  3. *
  4. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  5. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  6. * vt8235, vt8237, vt8237a
  7. *
  8. * Copyright (c) 2000-2002 Vojtech Pavlik
  9. * Copyright (c) 2007-2010 Bartlomiej Zolnierkiewicz
  10. *
  11. * Based on the work of:
  12. * Michel Aubry
  13. * Jeff Garzik
  14. * Andre Hedrick
  15. *
  16. * Documentation:
  17. * Obsolete device documentation publically available from via.com.tw
  18. * Current device documentation available under NDA only
  19. */
  20. /*
  21. * This program is free software; you can redistribute it and/or modify it
  22. * under the terms of the GNU General Public License version 2 as published by
  23. * the Free Software Foundation.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/ide.h>
  30. #include <linux/dmi.h>
  31. #ifdef CONFIG_PPC_CHRP
  32. #include <asm/processor.h>
  33. #endif
  34. #define DRV_NAME "via82cxxx"
  35. #define VIA_IDE_ENABLE 0x40
  36. #define VIA_IDE_CONFIG 0x41
  37. #define VIA_FIFO_CONFIG 0x43
  38. #define VIA_MISC_1 0x44
  39. #define VIA_MISC_2 0x45
  40. #define VIA_MISC_3 0x46
  41. #define VIA_DRIVE_TIMING 0x48
  42. #define VIA_8BIT_TIMING 0x4e
  43. #define VIA_ADDRESS_SETUP 0x4c
  44. #define VIA_UDMA_TIMING 0x50
  45. #define VIA_BAD_PREQ 0x01 /* Crashes if PREQ# till DDACK# set */
  46. #define VIA_BAD_CLK66 0x02 /* 66 MHz clock doesn't work correctly */
  47. #define VIA_SET_FIFO 0x04 /* Needs to have FIFO split set */
  48. #define VIA_NO_UNMASK 0x08 /* Doesn't work with IRQ unmasking on */
  49. #define VIA_BAD_ID 0x10 /* Has wrong vendor ID (0x1107) */
  50. #define VIA_BAD_AST 0x20 /* Don't touch Address Setup Timing */
  51. #define VIA_SATA_PATA 0x80 /* SATA/PATA combined configuration */
  52. enum {
  53. VIA_IDFLAG_SINGLE = (1 << 1), /* single channel controller */
  54. };
  55. /*
  56. * VIA SouthBridge chips.
  57. */
  58. static struct via_isa_bridge {
  59. char *name;
  60. u16 id;
  61. u8 rev_min;
  62. u8 rev_max;
  63. u8 udma_mask;
  64. u8 flags;
  65. } via_isa_bridges[] = {
  66. { "vx855", PCI_DEVICE_ID_VIA_VX855, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
  67. { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
  68. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
  69. { "vt8261", PCI_DEVICE_ID_VIA_8261, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  70. { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  71. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  72. { "vt6415", PCI_DEVICE_ID_VIA_6410, 0x00, 0xff, ATA_UDMA6, VIA_BAD_AST },
  73. { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  74. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  75. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  76. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  77. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  78. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, ATA_UDMA5, },
  79. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, ATA_UDMA5, },
  80. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, ATA_UDMA5, },
  81. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, ATA_UDMA5, },
  82. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, ATA_UDMA4, },
  83. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
  84. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, ATA_UDMA4, },
  85. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
  86. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, ATA_UDMA2, VIA_SET_FIFO },
  87. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, ATA_UDMA2, VIA_SET_FIFO | VIA_BAD_PREQ },
  88. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, ATA_UDMA2, VIA_SET_FIFO },
  89. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, ATA_UDMA2, VIA_SET_FIFO },
  90. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, 0x00, VIA_SET_FIFO },
  91. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK },
  92. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  93. { "vtxxxx", PCI_DEVICE_ID_VIA_ANON, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  94. { NULL }
  95. };
  96. static unsigned int via_clock;
  97. static char *via_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
  98. struct via82cxxx_dev
  99. {
  100. struct via_isa_bridge *via_config;
  101. unsigned int via_80w;
  102. u8 cached_device[2];
  103. };
  104. /**
  105. * via_set_speed - write timing registers
  106. * @dev: PCI device
  107. * @dn: device
  108. * @timing: IDE timing data to use
  109. *
  110. * via_set_speed writes timing values to the chipset registers
  111. */
  112. static void via_set_speed(ide_hwif_t *hwif, u8 dn, struct ide_timing *timing)
  113. {
  114. struct pci_dev *dev = to_pci_dev(hwif->dev);
  115. struct ide_host *host = pci_get_drvdata(dev);
  116. struct via82cxxx_dev *vdev = host->host_priv;
  117. u8 t;
  118. if (~vdev->via_config->flags & VIA_BAD_AST) {
  119. pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
  120. t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  121. pci_write_config_byte(dev, VIA_ADDRESS_SETUP, t);
  122. }
  123. pci_write_config_byte(dev, VIA_8BIT_TIMING + (1 - (dn >> 1)),
  124. ((clamp_val(timing->act8b, 1, 16) - 1) << 4) | (clamp_val(timing->rec8b, 1, 16) - 1));
  125. pci_write_config_byte(dev, VIA_DRIVE_TIMING + (3 - dn),
  126. ((clamp_val(timing->active, 1, 16) - 1) << 4) | (clamp_val(timing->recover, 1, 16) - 1));
  127. switch (vdev->via_config->udma_mask) {
  128. case ATA_UDMA2: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 5) - 2)) : 0x03; break;
  129. case ATA_UDMA4: t = timing->udma ? (0xe8 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x0f; break;
  130. case ATA_UDMA5: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
  131. case ATA_UDMA6: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
  132. default: return;
  133. }
  134. pci_write_config_byte(dev, VIA_UDMA_TIMING + (3 - dn), t);
  135. }
  136. /**
  137. * via_set_drive - configure transfer mode
  138. * @drive: Drive to set up
  139. * @speed: desired speed
  140. *
  141. * via_set_drive() computes timing values configures the chipset to
  142. * a desired transfer mode. It also can be called by upper layers.
  143. */
  144. static void via_set_drive(ide_drive_t *drive, const u8 speed)
  145. {
  146. ide_hwif_t *hwif = drive->hwif;
  147. ide_drive_t *peer = ide_get_pair_dev(drive);
  148. struct pci_dev *dev = to_pci_dev(hwif->dev);
  149. struct ide_host *host = pci_get_drvdata(dev);
  150. struct via82cxxx_dev *vdev = host->host_priv;
  151. struct ide_timing t, p;
  152. unsigned int T, UT;
  153. T = 1000000000 / via_clock;
  154. switch (vdev->via_config->udma_mask) {
  155. case ATA_UDMA2: UT = T; break;
  156. case ATA_UDMA4: UT = T/2; break;
  157. case ATA_UDMA5: UT = T/3; break;
  158. case ATA_UDMA6: UT = T/4; break;
  159. default: UT = T;
  160. }
  161. ide_timing_compute(drive, speed, &t, T, UT);
  162. if (peer) {
  163. ide_timing_compute(peer, peer->current_speed, &p, T, UT);
  164. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  165. }
  166. via_set_speed(hwif, drive->dn, &t);
  167. }
  168. /**
  169. * via_set_pio_mode - set host controller for PIO mode
  170. * @drive: drive
  171. * @pio: PIO mode number
  172. *
  173. * A callback from the upper layers for PIO-only tuning.
  174. */
  175. static void via_set_pio_mode(ide_drive_t *drive, const u8 pio)
  176. {
  177. via_set_drive(drive, XFER_PIO_0 + pio);
  178. }
  179. static struct via_isa_bridge *via_config_find(struct pci_dev **isa)
  180. {
  181. struct via_isa_bridge *via_config;
  182. for (via_config = via_isa_bridges;
  183. via_config->id != PCI_DEVICE_ID_VIA_ANON; via_config++)
  184. if ((*isa = pci_get_device(PCI_VENDOR_ID_VIA +
  185. !!(via_config->flags & VIA_BAD_ID),
  186. via_config->id, NULL))) {
  187. if ((*isa)->revision >= via_config->rev_min &&
  188. (*isa)->revision <= via_config->rev_max)
  189. break;
  190. pci_dev_put(*isa);
  191. }
  192. return via_config;
  193. }
  194. /*
  195. * Check and handle 80-wire cable presence
  196. */
  197. static void via_cable_detect(struct via82cxxx_dev *vdev, u32 u)
  198. {
  199. int i;
  200. switch (vdev->via_config->udma_mask) {
  201. case ATA_UDMA4:
  202. for (i = 24; i >= 0; i -= 8)
  203. if (((u >> (i & 16)) & 8) &&
  204. ((u >> i) & 0x20) &&
  205. (((u >> i) & 7) < 2)) {
  206. /*
  207. * 2x PCI clock and
  208. * UDMA w/ < 3T/cycle
  209. */
  210. vdev->via_80w |= (1 << (1 - (i >> 4)));
  211. }
  212. break;
  213. case ATA_UDMA5:
  214. for (i = 24; i >= 0; i -= 8)
  215. if (((u >> i) & 0x10) ||
  216. (((u >> i) & 0x20) &&
  217. (((u >> i) & 7) < 4))) {
  218. /* BIOS 80-wire bit or
  219. * UDMA w/ < 60ns/cycle
  220. */
  221. vdev->via_80w |= (1 << (1 - (i >> 4)));
  222. }
  223. break;
  224. case ATA_UDMA6:
  225. for (i = 24; i >= 0; i -= 8)
  226. if (((u >> i) & 0x10) ||
  227. (((u >> i) & 0x20) &&
  228. (((u >> i) & 7) < 6))) {
  229. /* BIOS 80-wire bit or
  230. * UDMA w/ < 60ns/cycle
  231. */
  232. vdev->via_80w |= (1 << (1 - (i >> 4)));
  233. }
  234. break;
  235. }
  236. }
  237. /**
  238. * init_chipset_via82cxxx - initialization handler
  239. * @dev: PCI device
  240. *
  241. * The initialization callback. Here we determine the IDE chip type
  242. * and initialize its drive independent registers.
  243. */
  244. static int init_chipset_via82cxxx(struct pci_dev *dev)
  245. {
  246. struct ide_host *host = pci_get_drvdata(dev);
  247. struct via82cxxx_dev *vdev = host->host_priv;
  248. struct via_isa_bridge *via_config = vdev->via_config;
  249. u8 t, v;
  250. u32 u;
  251. /*
  252. * Detect cable and configure Clk66
  253. */
  254. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  255. via_cable_detect(vdev, u);
  256. if (via_config->udma_mask == ATA_UDMA4) {
  257. /* Enable Clk66 */
  258. pci_write_config_dword(dev, VIA_UDMA_TIMING, u|0x80008);
  259. } else if (via_config->flags & VIA_BAD_CLK66) {
  260. /* Would cause trouble on 596a and 686 */
  261. pci_write_config_dword(dev, VIA_UDMA_TIMING, u & ~0x80008);
  262. }
  263. /*
  264. * Check whether interfaces are enabled.
  265. */
  266. pci_read_config_byte(dev, VIA_IDE_ENABLE, &v);
  267. /*
  268. * Set up FIFO sizes and thresholds.
  269. */
  270. pci_read_config_byte(dev, VIA_FIFO_CONFIG, &t);
  271. /* Disable PREQ# till DDACK# */
  272. if (via_config->flags & VIA_BAD_PREQ) {
  273. /* Would crash on 586b rev 41 */
  274. t &= 0x7f;
  275. }
  276. /* Fix FIFO split between channels */
  277. if (via_config->flags & VIA_SET_FIFO) {
  278. t &= (t & 0x9f);
  279. switch (v & 3) {
  280. case 2: t |= 0x00; break; /* 16 on primary */
  281. case 1: t |= 0x60; break; /* 16 on secondary */
  282. case 3: t |= 0x20; break; /* 8 pri 8 sec */
  283. }
  284. }
  285. pci_write_config_byte(dev, VIA_FIFO_CONFIG, t);
  286. return 0;
  287. }
  288. /*
  289. * Cable special cases
  290. */
  291. static const struct dmi_system_id cable_dmi_table[] = {
  292. {
  293. .ident = "Acer Ferrari 3400",
  294. .matches = {
  295. DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
  296. DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
  297. },
  298. },
  299. { }
  300. };
  301. static int via_cable_override(struct pci_dev *pdev)
  302. {
  303. /* Systems by DMI */
  304. if (dmi_check_system(cable_dmi_table))
  305. return 1;
  306. /* Arima W730-K8/Targa Visionary 811/... */
  307. if (pdev->subsystem_vendor == 0x161F &&
  308. pdev->subsystem_device == 0x2032)
  309. return 1;
  310. return 0;
  311. }
  312. static u8 via82cxxx_cable_detect(ide_hwif_t *hwif)
  313. {
  314. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  315. struct ide_host *host = pci_get_drvdata(pdev);
  316. struct via82cxxx_dev *vdev = host->host_priv;
  317. if (via_cable_override(pdev))
  318. return ATA_CBL_PATA40_SHORT;
  319. if ((vdev->via_config->flags & VIA_SATA_PATA) && hwif->channel == 0)
  320. return ATA_CBL_SATA;
  321. if ((vdev->via_80w >> hwif->channel) & 1)
  322. return ATA_CBL_PATA80;
  323. else
  324. return ATA_CBL_PATA40;
  325. }
  326. static const struct ide_port_ops via_port_ops = {
  327. .set_pio_mode = via_set_pio_mode,
  328. .set_dma_mode = via_set_drive,
  329. .cable_detect = via82cxxx_cable_detect,
  330. };
  331. static void via_write_devctl(ide_hwif_t *hwif, u8 ctl)
  332. {
  333. struct via82cxxx_dev *vdev = hwif->host->host_priv;
  334. outb(ctl, hwif->io_ports.ctl_addr);
  335. outb(vdev->cached_device[hwif->channel], hwif->io_ports.device_addr);
  336. }
  337. static void __via_dev_select(ide_drive_t *drive, u8 select)
  338. {
  339. ide_hwif_t *hwif = drive->hwif;
  340. struct via82cxxx_dev *vdev = hwif->host->host_priv;
  341. outb(select, hwif->io_ports.device_addr);
  342. vdev->cached_device[hwif->channel] = select;
  343. }
  344. static void via_dev_select(ide_drive_t *drive)
  345. {
  346. __via_dev_select(drive, drive->select | ATA_DEVICE_OBS);
  347. }
  348. static void via_tf_load(ide_drive_t *drive, struct ide_taskfile *tf, u8 valid)
  349. {
  350. ide_hwif_t *hwif = drive->hwif;
  351. struct ide_io_ports *io_ports = &hwif->io_ports;
  352. if (valid & IDE_VALID_FEATURE)
  353. outb(tf->feature, io_ports->feature_addr);
  354. if (valid & IDE_VALID_NSECT)
  355. outb(tf->nsect, io_ports->nsect_addr);
  356. if (valid & IDE_VALID_LBAL)
  357. outb(tf->lbal, io_ports->lbal_addr);
  358. if (valid & IDE_VALID_LBAM)
  359. outb(tf->lbam, io_ports->lbam_addr);
  360. if (valid & IDE_VALID_LBAH)
  361. outb(tf->lbah, io_ports->lbah_addr);
  362. if (valid & IDE_VALID_DEVICE)
  363. __via_dev_select(drive, tf->device);
  364. }
  365. const struct ide_tp_ops via_tp_ops = {
  366. .exec_command = ide_exec_command,
  367. .read_status = ide_read_status,
  368. .read_altstatus = ide_read_altstatus,
  369. .write_devctl = via_write_devctl,
  370. .dev_select = via_dev_select,
  371. .tf_load = via_tf_load,
  372. .tf_read = ide_tf_read,
  373. .input_data = ide_input_data,
  374. .output_data = ide_output_data,
  375. };
  376. static const struct ide_port_info via82cxxx_chipset __devinitdata = {
  377. .name = DRV_NAME,
  378. .init_chipset = init_chipset_via82cxxx,
  379. .enablebits = { { 0x40, 0x02, 0x02 }, { 0x40, 0x01, 0x01 } },
  380. .tp_ops = &via_tp_ops,
  381. .port_ops = &via_port_ops,
  382. .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST |
  383. IDE_HFLAG_POST_SET_MODE |
  384. IDE_HFLAG_IO_32BIT,
  385. .pio_mask = ATA_PIO5,
  386. .swdma_mask = ATA_SWDMA2,
  387. .mwdma_mask = ATA_MWDMA2,
  388. };
  389. static int __devinit via_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  390. {
  391. struct pci_dev *isa = NULL;
  392. struct via_isa_bridge *via_config;
  393. struct via82cxxx_dev *vdev;
  394. int rc;
  395. u8 idx = id->driver_data;
  396. struct ide_port_info d;
  397. d = via82cxxx_chipset;
  398. /*
  399. * Find the ISA bridge and check we know what it is.
  400. */
  401. via_config = via_config_find(&isa);
  402. /*
  403. * Print the boot message.
  404. */
  405. printk(KERN_INFO DRV_NAME " %s: VIA %s (rev %02x) IDE %sDMA%s\n",
  406. pci_name(dev), via_config->name, isa->revision,
  407. via_config->udma_mask ? "U" : "MW",
  408. via_dma[via_config->udma_mask ?
  409. (fls(via_config->udma_mask) - 1) : 0]);
  410. pci_dev_put(isa);
  411. /*
  412. * Determine system bus clock.
  413. */
  414. via_clock = (ide_pci_clk ? ide_pci_clk : 33) * 1000;
  415. switch (via_clock) {
  416. case 33000: via_clock = 33333; break;
  417. case 37000: via_clock = 37500; break;
  418. case 41000: via_clock = 41666; break;
  419. }
  420. if (via_clock < 20000 || via_clock > 50000) {
  421. printk(KERN_WARNING DRV_NAME ": User given PCI clock speed "
  422. "impossible (%d), using 33 MHz instead.\n", via_clock);
  423. via_clock = 33333;
  424. }
  425. if (idx == 1)
  426. d.enablebits[1].reg = d.enablebits[0].reg = 0;
  427. else
  428. d.host_flags |= IDE_HFLAG_NO_AUTODMA;
  429. if (idx == VIA_IDFLAG_SINGLE)
  430. d.host_flags |= IDE_HFLAG_SINGLE;
  431. if ((via_config->flags & VIA_NO_UNMASK) == 0)
  432. d.host_flags |= IDE_HFLAG_UNMASK_IRQS;
  433. d.udma_mask = via_config->udma_mask;
  434. vdev = kzalloc(sizeof(*vdev), GFP_KERNEL);
  435. if (!vdev) {
  436. printk(KERN_ERR DRV_NAME " %s: out of memory :(\n",
  437. pci_name(dev));
  438. return -ENOMEM;
  439. }
  440. vdev->via_config = via_config;
  441. rc = ide_pci_init_one(dev, &d, vdev);
  442. if (rc)
  443. kfree(vdev);
  444. return rc;
  445. }
  446. static void __devexit via_remove(struct pci_dev *dev)
  447. {
  448. struct ide_host *host = pci_get_drvdata(dev);
  449. struct via82cxxx_dev *vdev = host->host_priv;
  450. ide_pci_remove(dev);
  451. kfree(vdev);
  452. }
  453. static const struct pci_device_id via_pci_tbl[] = {
  454. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C576_1), 0 },
  455. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C586_1), 0 },
  456. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_CX700_IDE), 0 },
  457. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_VX855_IDE), VIA_IDFLAG_SINGLE },
  458. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6410), 1 },
  459. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6415), 1 },
  460. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_SATA_EIDE), 1 },
  461. { 0, },
  462. };
  463. MODULE_DEVICE_TABLE(pci, via_pci_tbl);
  464. static struct pci_driver via_pci_driver = {
  465. .name = "VIA_IDE",
  466. .id_table = via_pci_tbl,
  467. .probe = via_init_one,
  468. .remove = __devexit_p(via_remove),
  469. .suspend = ide_pci_suspend,
  470. .resume = ide_pci_resume,
  471. };
  472. static int __init via_ide_init(void)
  473. {
  474. return ide_pci_register_driver(&via_pci_driver);
  475. }
  476. static void __exit via_ide_exit(void)
  477. {
  478. pci_unregister_driver(&via_pci_driver);
  479. }
  480. module_init(via_ide_init);
  481. module_exit(via_ide_exit);
  482. MODULE_AUTHOR("Vojtech Pavlik, Bartlomiej Zolnierkiewicz, Michel Aubry, Jeff Garzik, Andre Hedrick");
  483. MODULE_DESCRIPTION("PCI driver module for VIA IDE");
  484. MODULE_LICENSE("GPL");