pch_gbe_main.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #ifdef CONFIG_PCH_PTP
  24. #include <linux/net_tstamp.h>
  25. #include <linux/ptp_classify.h>
  26. #endif
  27. #define DRV_VERSION "1.01"
  28. const char pch_driver_version[] = DRV_VERSION;
  29. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  30. #define PCH_GBE_MAR_ENTRIES 16
  31. #define PCH_GBE_SHORT_PKT 64
  32. #define DSC_INIT16 0xC000
  33. #define PCH_GBE_DMA_ALIGN 0
  34. #define PCH_GBE_DMA_PADDING 2
  35. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  36. #define PCH_GBE_COPYBREAK_DEFAULT 256
  37. #define PCH_GBE_PCI_BAR 1
  38. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  39. /* Macros for ML7223 */
  40. #define PCI_VENDOR_ID_ROHM 0x10db
  41. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  42. /* Macros for ML7831 */
  43. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  44. #define PCH_GBE_TX_WEIGHT 64
  45. #define PCH_GBE_RX_WEIGHT 64
  46. #define PCH_GBE_RX_BUFFER_WRITE 16
  47. /* Initialize the wake-on-LAN settings */
  48. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  49. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  50. PCH_GBE_CHIP_TYPE_INTERNAL | \
  51. PCH_GBE_RGMII_MODE_RGMII \
  52. )
  53. /* Ethertype field values */
  54. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  55. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  56. #define PCH_GBE_FRAME_SIZE_2048 2048
  57. #define PCH_GBE_FRAME_SIZE_4096 4096
  58. #define PCH_GBE_FRAME_SIZE_8192 8192
  59. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  60. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  61. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  62. #define PCH_GBE_DESC_UNUSED(R) \
  63. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  64. (R)->next_to_clean - (R)->next_to_use - 1)
  65. /* Pause packet value */
  66. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  67. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  68. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  69. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  70. /* This defines the bits that are set in the Interrupt Mask
  71. * Set/Read Register. Each bit is documented below:
  72. * o RXT0 = Receiver Timer Interrupt (ring 0)
  73. * o TXDW = Transmit Descriptor Written Back
  74. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  75. * o RXSEQ = Receive Sequence Error
  76. * o LSC = Link Status Change
  77. */
  78. #define PCH_GBE_INT_ENABLE_MASK ( \
  79. PCH_GBE_INT_RX_DMA_CMPLT | \
  80. PCH_GBE_INT_RX_DSC_EMP | \
  81. PCH_GBE_INT_RX_FIFO_ERR | \
  82. PCH_GBE_INT_WOL_DET | \
  83. PCH_GBE_INT_TX_CMPLT \
  84. )
  85. #define PCH_GBE_INT_DISABLE_ALL 0
  86. #ifdef CONFIG_PCH_PTP
  87. /* Macros for ieee1588 */
  88. /* 0x40 Time Synchronization Channel Control Register Bits */
  89. #define MASTER_MODE (1<<0)
  90. #define SLAVE_MODE (0)
  91. #define V2_MODE (1<<31)
  92. #define CAP_MODE0 (0)
  93. #define CAP_MODE2 (1<<17)
  94. /* 0x44 Time Synchronization Channel Event Register Bits */
  95. #define TX_SNAPSHOT_LOCKED (1<<0)
  96. #define RX_SNAPSHOT_LOCKED (1<<1)
  97. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  98. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  99. #endif
  100. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  101. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  102. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  103. int data);
  104. static void pch_gbe_set_multi(struct net_device *netdev);
  105. #ifdef CONFIG_PCH_PTP
  106. static struct sock_filter ptp_filter[] = {
  107. PTP_FILTER
  108. };
  109. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  110. {
  111. u8 *data = skb->data;
  112. unsigned int offset;
  113. u16 *hi, *id;
  114. u32 lo;
  115. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  116. return 0;
  117. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  118. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  119. return 0;
  120. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  121. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  122. memcpy(&lo, &hi[1], sizeof(lo));
  123. return (uid_hi == *hi &&
  124. uid_lo == lo &&
  125. seqid == *id);
  126. }
  127. static void
  128. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  129. {
  130. struct skb_shared_hwtstamps *shhwtstamps;
  131. struct pci_dev *pdev;
  132. u64 ns;
  133. u32 hi, lo, val;
  134. u16 uid, seq;
  135. if (!adapter->hwts_rx_en)
  136. return;
  137. /* Get ieee1588's dev information */
  138. pdev = adapter->ptp_pdev;
  139. val = pch_ch_event_read(pdev);
  140. if (!(val & RX_SNAPSHOT_LOCKED))
  141. return;
  142. lo = pch_src_uuid_lo_read(pdev);
  143. hi = pch_src_uuid_hi_read(pdev);
  144. uid = hi & 0xffff;
  145. seq = (hi >> 16) & 0xffff;
  146. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  147. goto out;
  148. ns = pch_rx_snap_read(pdev);
  149. shhwtstamps = skb_hwtstamps(skb);
  150. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  151. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  152. out:
  153. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  154. }
  155. static void
  156. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  157. {
  158. struct skb_shared_hwtstamps shhwtstamps;
  159. struct pci_dev *pdev;
  160. struct skb_shared_info *shtx;
  161. u64 ns;
  162. u32 cnt, val;
  163. shtx = skb_shinfo(skb);
  164. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  165. return;
  166. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  167. /* Get ieee1588's dev information */
  168. pdev = adapter->ptp_pdev;
  169. /*
  170. * This really stinks, but we have to poll for the Tx time stamp.
  171. */
  172. for (cnt = 0; cnt < 100; cnt++) {
  173. val = pch_ch_event_read(pdev);
  174. if (val & TX_SNAPSHOT_LOCKED)
  175. break;
  176. udelay(1);
  177. }
  178. if (!(val & TX_SNAPSHOT_LOCKED)) {
  179. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  180. return;
  181. }
  182. ns = pch_tx_snap_read(pdev);
  183. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  184. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  185. skb_tstamp_tx(skb, &shhwtstamps);
  186. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  187. }
  188. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  189. {
  190. struct hwtstamp_config cfg;
  191. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  192. struct pci_dev *pdev;
  193. u8 station[20];
  194. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  195. return -EFAULT;
  196. if (cfg.flags) /* reserved for future extensions */
  197. return -EINVAL;
  198. /* Get ieee1588's dev information */
  199. pdev = adapter->ptp_pdev;
  200. switch (cfg.tx_type) {
  201. case HWTSTAMP_TX_OFF:
  202. adapter->hwts_tx_en = 0;
  203. break;
  204. case HWTSTAMP_TX_ON:
  205. adapter->hwts_tx_en = 1;
  206. break;
  207. default:
  208. return -ERANGE;
  209. }
  210. switch (cfg.rx_filter) {
  211. case HWTSTAMP_FILTER_NONE:
  212. adapter->hwts_rx_en = 0;
  213. break;
  214. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  215. adapter->hwts_rx_en = 0;
  216. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  217. break;
  218. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  219. adapter->hwts_rx_en = 1;
  220. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  221. break;
  222. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  223. adapter->hwts_rx_en = 1;
  224. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  225. strcpy(station, PTP_L4_MULTICAST_SA);
  226. pch_set_station_address(station, pdev);
  227. break;
  228. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  229. adapter->hwts_rx_en = 1;
  230. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  231. strcpy(station, PTP_L2_MULTICAST_SA);
  232. pch_set_station_address(station, pdev);
  233. break;
  234. default:
  235. return -ERANGE;
  236. }
  237. /* Clear out any old time stamps. */
  238. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  239. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  240. }
  241. #endif
  242. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  243. {
  244. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  245. }
  246. /**
  247. * pch_gbe_mac_read_mac_addr - Read MAC address
  248. * @hw: Pointer to the HW structure
  249. * Returns:
  250. * 0: Successful.
  251. */
  252. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  253. {
  254. u32 adr1a, adr1b;
  255. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  256. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  257. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  258. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  259. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  260. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  261. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  262. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  263. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  264. return 0;
  265. }
  266. /**
  267. * pch_gbe_wait_clr_bit - Wait to clear a bit
  268. * @reg: Pointer of register
  269. * @busy: Busy bit
  270. */
  271. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  272. {
  273. u32 tmp;
  274. /* wait busy */
  275. tmp = 1000;
  276. while ((ioread32(reg) & bit) && --tmp)
  277. cpu_relax();
  278. if (!tmp)
  279. pr_err("Error: busy bit is not cleared\n");
  280. }
  281. /**
  282. * pch_gbe_mac_mar_set - Set MAC address register
  283. * @hw: Pointer to the HW structure
  284. * @addr: Pointer to the MAC address
  285. * @index: MAC address array register
  286. */
  287. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  288. {
  289. u32 mar_low, mar_high, adrmask;
  290. pr_debug("index : 0x%x\n", index);
  291. /*
  292. * HW expects these in little endian so we reverse the byte order
  293. * from network order (big endian) to little endian
  294. */
  295. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  296. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  297. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  298. /* Stop the MAC Address of index. */
  299. adrmask = ioread32(&hw->reg->ADDR_MASK);
  300. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  301. /* wait busy */
  302. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  303. /* Set the MAC address to the MAC address 1A/1B register */
  304. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  305. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  306. /* Start the MAC address of index */
  307. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  308. /* wait busy */
  309. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  310. }
  311. /**
  312. * pch_gbe_mac_reset_hw - Reset hardware
  313. * @hw: Pointer to the HW structure
  314. */
  315. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  316. {
  317. /* Read the MAC address. and store to the private data */
  318. pch_gbe_mac_read_mac_addr(hw);
  319. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  320. #ifdef PCH_GBE_MAC_IFOP_RGMII
  321. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  322. #endif
  323. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  324. /* Setup the receive addresses */
  325. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  326. return;
  327. }
  328. static void pch_gbe_disable_mac_rx(struct pch_gbe_hw *hw)
  329. {
  330. u32 rctl;
  331. /* Disables Receive MAC */
  332. rctl = ioread32(&hw->reg->MAC_RX_EN);
  333. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  334. }
  335. static void pch_gbe_enable_mac_rx(struct pch_gbe_hw *hw)
  336. {
  337. u32 rctl;
  338. /* Enables Receive MAC */
  339. rctl = ioread32(&hw->reg->MAC_RX_EN);
  340. iowrite32((rctl | PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  341. }
  342. /**
  343. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  344. * @hw: Pointer to the HW structure
  345. * @mar_count: Receive address registers
  346. */
  347. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  348. {
  349. u32 i;
  350. /* Setup the receive address */
  351. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  352. /* Zero out the other receive addresses */
  353. for (i = 1; i < mar_count; i++) {
  354. iowrite32(0, &hw->reg->mac_adr[i].high);
  355. iowrite32(0, &hw->reg->mac_adr[i].low);
  356. }
  357. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  358. /* wait busy */
  359. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  360. }
  361. /**
  362. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  363. * @hw: Pointer to the HW structure
  364. * @mc_addr_list: Array of multicast addresses to program
  365. * @mc_addr_count: Number of multicast addresses to program
  366. * @mar_used_count: The first MAC Address register free to program
  367. * @mar_total_num: Total number of supported MAC Address Registers
  368. */
  369. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  370. u8 *mc_addr_list, u32 mc_addr_count,
  371. u32 mar_used_count, u32 mar_total_num)
  372. {
  373. u32 i, adrmask;
  374. /* Load the first set of multicast addresses into the exact
  375. * filters (RAR). If there are not enough to fill the RAR
  376. * array, clear the filters.
  377. */
  378. for (i = mar_used_count; i < mar_total_num; i++) {
  379. if (mc_addr_count) {
  380. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  381. mc_addr_count--;
  382. mc_addr_list += ETH_ALEN;
  383. } else {
  384. /* Clear MAC address mask */
  385. adrmask = ioread32(&hw->reg->ADDR_MASK);
  386. iowrite32((adrmask | (0x0001 << i)),
  387. &hw->reg->ADDR_MASK);
  388. /* wait busy */
  389. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  390. /* Clear MAC address */
  391. iowrite32(0, &hw->reg->mac_adr[i].high);
  392. iowrite32(0, &hw->reg->mac_adr[i].low);
  393. }
  394. }
  395. }
  396. /**
  397. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  398. * @hw: Pointer to the HW structure
  399. * Returns:
  400. * 0: Successful.
  401. * Negative value: Failed.
  402. */
  403. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  404. {
  405. struct pch_gbe_mac_info *mac = &hw->mac;
  406. u32 rx_fctrl;
  407. pr_debug("mac->fc = %u\n", mac->fc);
  408. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  409. switch (mac->fc) {
  410. case PCH_GBE_FC_NONE:
  411. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  412. mac->tx_fc_enable = false;
  413. break;
  414. case PCH_GBE_FC_RX_PAUSE:
  415. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  416. mac->tx_fc_enable = false;
  417. break;
  418. case PCH_GBE_FC_TX_PAUSE:
  419. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  420. mac->tx_fc_enable = true;
  421. break;
  422. case PCH_GBE_FC_FULL:
  423. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  424. mac->tx_fc_enable = true;
  425. break;
  426. default:
  427. pr_err("Flow control param set incorrectly\n");
  428. return -EINVAL;
  429. }
  430. if (mac->link_duplex == DUPLEX_HALF)
  431. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  432. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  433. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  434. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  435. return 0;
  436. }
  437. /**
  438. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  439. * @hw: Pointer to the HW structure
  440. * @wu_evt: Wake up event
  441. */
  442. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  443. {
  444. u32 addr_mask;
  445. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  446. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  447. if (wu_evt) {
  448. /* Set Wake-On-Lan address mask */
  449. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  450. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  451. /* wait busy */
  452. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  453. iowrite32(0, &hw->reg->WOL_ST);
  454. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  455. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  456. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  457. } else {
  458. iowrite32(0, &hw->reg->WOL_CTRL);
  459. iowrite32(0, &hw->reg->WOL_ST);
  460. }
  461. return;
  462. }
  463. /**
  464. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  465. * @hw: Pointer to the HW structure
  466. * @addr: Address of PHY
  467. * @dir: Operetion. (Write or Read)
  468. * @reg: Access register of PHY
  469. * @data: Write data.
  470. *
  471. * Returns: Read date.
  472. */
  473. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  474. u16 data)
  475. {
  476. u32 data_out = 0;
  477. unsigned int i;
  478. unsigned long flags;
  479. spin_lock_irqsave(&hw->miim_lock, flags);
  480. for (i = 100; i; --i) {
  481. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  482. break;
  483. udelay(20);
  484. }
  485. if (i == 0) {
  486. pr_err("pch-gbe.miim won't go Ready\n");
  487. spin_unlock_irqrestore(&hw->miim_lock, flags);
  488. return 0; /* No way to indicate timeout error */
  489. }
  490. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  491. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  492. dir | data), &hw->reg->MIIM);
  493. for (i = 0; i < 100; i++) {
  494. udelay(20);
  495. data_out = ioread32(&hw->reg->MIIM);
  496. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  497. break;
  498. }
  499. spin_unlock_irqrestore(&hw->miim_lock, flags);
  500. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  501. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  502. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  503. return (u16) data_out;
  504. }
  505. /**
  506. * pch_gbe_mac_set_pause_packet - Set pause packet
  507. * @hw: Pointer to the HW structure
  508. */
  509. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  510. {
  511. unsigned long tmp2, tmp3;
  512. /* Set Pause packet */
  513. tmp2 = hw->mac.addr[1];
  514. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  515. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  516. tmp3 = hw->mac.addr[5];
  517. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  518. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  519. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  520. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  521. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  522. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  523. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  524. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  525. /* Transmit Pause Packet */
  526. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  527. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  528. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  529. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  530. ioread32(&hw->reg->PAUSE_PKT5));
  531. return;
  532. }
  533. /**
  534. * pch_gbe_alloc_queues - Allocate memory for all rings
  535. * @adapter: Board private structure to initialize
  536. * Returns:
  537. * 0: Successfully
  538. * Negative value: Failed
  539. */
  540. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  541. {
  542. adapter->tx_ring = kzalloc(sizeof(*adapter->tx_ring), GFP_KERNEL);
  543. if (!adapter->tx_ring)
  544. return -ENOMEM;
  545. adapter->rx_ring = kzalloc(sizeof(*adapter->rx_ring), GFP_KERNEL);
  546. if (!adapter->rx_ring) {
  547. kfree(adapter->tx_ring);
  548. return -ENOMEM;
  549. }
  550. return 0;
  551. }
  552. /**
  553. * pch_gbe_init_stats - Initialize status
  554. * @adapter: Board private structure to initialize
  555. */
  556. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  557. {
  558. memset(&adapter->stats, 0, sizeof(adapter->stats));
  559. return;
  560. }
  561. /**
  562. * pch_gbe_init_phy - Initialize PHY
  563. * @adapter: Board private structure to initialize
  564. * Returns:
  565. * 0: Successfully
  566. * Negative value: Failed
  567. */
  568. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  569. {
  570. struct net_device *netdev = adapter->netdev;
  571. u32 addr;
  572. u16 bmcr, stat;
  573. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  574. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  575. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  576. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  577. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  578. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  579. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  580. break;
  581. }
  582. adapter->hw.phy.addr = adapter->mii.phy_id;
  583. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  584. if (addr == 32)
  585. return -EAGAIN;
  586. /* Selected the phy and isolate the rest */
  587. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  588. if (addr != adapter->mii.phy_id) {
  589. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  590. BMCR_ISOLATE);
  591. } else {
  592. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  593. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  594. bmcr & ~BMCR_ISOLATE);
  595. }
  596. }
  597. /* MII setup */
  598. adapter->mii.phy_id_mask = 0x1F;
  599. adapter->mii.reg_num_mask = 0x1F;
  600. adapter->mii.dev = adapter->netdev;
  601. adapter->mii.mdio_read = pch_gbe_mdio_read;
  602. adapter->mii.mdio_write = pch_gbe_mdio_write;
  603. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  604. return 0;
  605. }
  606. /**
  607. * pch_gbe_mdio_read - The read function for mii
  608. * @netdev: Network interface device structure
  609. * @addr: Phy ID
  610. * @reg: Access location
  611. * Returns:
  612. * 0: Successfully
  613. * Negative value: Failed
  614. */
  615. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  616. {
  617. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  618. struct pch_gbe_hw *hw = &adapter->hw;
  619. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  620. (u16) 0);
  621. }
  622. /**
  623. * pch_gbe_mdio_write - The write function for mii
  624. * @netdev: Network interface device structure
  625. * @addr: Phy ID (not used)
  626. * @reg: Access location
  627. * @data: Write data
  628. */
  629. static void pch_gbe_mdio_write(struct net_device *netdev,
  630. int addr, int reg, int data)
  631. {
  632. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  633. struct pch_gbe_hw *hw = &adapter->hw;
  634. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  635. }
  636. /**
  637. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  638. * @work: Pointer of board private structure
  639. */
  640. static void pch_gbe_reset_task(struct work_struct *work)
  641. {
  642. struct pch_gbe_adapter *adapter;
  643. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  644. rtnl_lock();
  645. pch_gbe_reinit_locked(adapter);
  646. rtnl_unlock();
  647. }
  648. /**
  649. * pch_gbe_reinit_locked- Re-initialization
  650. * @adapter: Board private structure
  651. */
  652. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  653. {
  654. pch_gbe_down(adapter);
  655. pch_gbe_up(adapter);
  656. }
  657. /**
  658. * pch_gbe_reset - Reset GbE
  659. * @adapter: Board private structure
  660. */
  661. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  662. {
  663. pch_gbe_mac_reset_hw(&adapter->hw);
  664. /* reprogram multicast address register after reset */
  665. pch_gbe_set_multi(adapter->netdev);
  666. /* Setup the receive address. */
  667. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  668. if (pch_gbe_hal_init_hw(&adapter->hw))
  669. pr_err("Hardware Error\n");
  670. }
  671. /**
  672. * pch_gbe_free_irq - Free an interrupt
  673. * @adapter: Board private structure
  674. */
  675. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  676. {
  677. struct net_device *netdev = adapter->netdev;
  678. free_irq(adapter->pdev->irq, netdev);
  679. if (adapter->have_msi) {
  680. pci_disable_msi(adapter->pdev);
  681. pr_debug("call pci_disable_msi\n");
  682. }
  683. }
  684. /**
  685. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  686. * @adapter: Board private structure
  687. */
  688. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  689. {
  690. struct pch_gbe_hw *hw = &adapter->hw;
  691. atomic_inc(&adapter->irq_sem);
  692. iowrite32(0, &hw->reg->INT_EN);
  693. ioread32(&hw->reg->INT_ST);
  694. synchronize_irq(adapter->pdev->irq);
  695. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  696. }
  697. /**
  698. * pch_gbe_irq_enable - Enable default interrupt generation settings
  699. * @adapter: Board private structure
  700. */
  701. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  702. {
  703. struct pch_gbe_hw *hw = &adapter->hw;
  704. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  705. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  706. ioread32(&hw->reg->INT_ST);
  707. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  708. }
  709. /**
  710. * pch_gbe_setup_tctl - configure the Transmit control registers
  711. * @adapter: Board private structure
  712. */
  713. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  714. {
  715. struct pch_gbe_hw *hw = &adapter->hw;
  716. u32 tx_mode, tcpip;
  717. tx_mode = PCH_GBE_TM_LONG_PKT |
  718. PCH_GBE_TM_ST_AND_FD |
  719. PCH_GBE_TM_SHORT_PKT |
  720. PCH_GBE_TM_TH_TX_STRT_8 |
  721. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  722. iowrite32(tx_mode, &hw->reg->TX_MODE);
  723. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  724. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  725. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  726. return;
  727. }
  728. /**
  729. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  730. * @adapter: Board private structure
  731. */
  732. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  733. {
  734. struct pch_gbe_hw *hw = &adapter->hw;
  735. u32 tdba, tdlen, dctrl;
  736. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  737. (unsigned long long)adapter->tx_ring->dma,
  738. adapter->tx_ring->size);
  739. /* Setup the HW Tx Head and Tail descriptor pointers */
  740. tdba = adapter->tx_ring->dma;
  741. tdlen = adapter->tx_ring->size - 0x10;
  742. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  743. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  744. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  745. /* Enables Transmission DMA */
  746. dctrl = ioread32(&hw->reg->DMA_CTRL);
  747. dctrl |= PCH_GBE_TX_DMA_EN;
  748. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  749. }
  750. /**
  751. * pch_gbe_setup_rctl - Configure the receive control registers
  752. * @adapter: Board private structure
  753. */
  754. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  755. {
  756. struct pch_gbe_hw *hw = &adapter->hw;
  757. u32 rx_mode, tcpip;
  758. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  759. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  760. iowrite32(rx_mode, &hw->reg->RX_MODE);
  761. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  762. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  763. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  764. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  765. return;
  766. }
  767. /**
  768. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  769. * @adapter: Board private structure
  770. */
  771. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  772. {
  773. struct pch_gbe_hw *hw = &adapter->hw;
  774. u32 rdba, rdlen, rxdma;
  775. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  776. (unsigned long long)adapter->rx_ring->dma,
  777. adapter->rx_ring->size);
  778. pch_gbe_mac_force_mac_fc(hw);
  779. pch_gbe_disable_mac_rx(hw);
  780. /* Disables Receive DMA */
  781. rxdma = ioread32(&hw->reg->DMA_CTRL);
  782. rxdma &= ~PCH_GBE_RX_DMA_EN;
  783. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  784. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  785. ioread32(&hw->reg->MAC_RX_EN),
  786. ioread32(&hw->reg->DMA_CTRL));
  787. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  788. * the Base and Length of the Rx Descriptor Ring */
  789. rdba = adapter->rx_ring->dma;
  790. rdlen = adapter->rx_ring->size - 0x10;
  791. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  792. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  793. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  794. }
  795. /**
  796. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  797. * @adapter: Board private structure
  798. * @buffer_info: Buffer information structure
  799. */
  800. static void pch_gbe_unmap_and_free_tx_resource(
  801. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  802. {
  803. if (buffer_info->mapped) {
  804. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  805. buffer_info->length, DMA_TO_DEVICE);
  806. buffer_info->mapped = false;
  807. }
  808. if (buffer_info->skb) {
  809. dev_kfree_skb_any(buffer_info->skb);
  810. buffer_info->skb = NULL;
  811. }
  812. }
  813. /**
  814. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  815. * @adapter: Board private structure
  816. * @buffer_info: Buffer information structure
  817. */
  818. static void pch_gbe_unmap_and_free_rx_resource(
  819. struct pch_gbe_adapter *adapter,
  820. struct pch_gbe_buffer *buffer_info)
  821. {
  822. if (buffer_info->mapped) {
  823. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  824. buffer_info->length, DMA_FROM_DEVICE);
  825. buffer_info->mapped = false;
  826. }
  827. if (buffer_info->skb) {
  828. dev_kfree_skb_any(buffer_info->skb);
  829. buffer_info->skb = NULL;
  830. }
  831. }
  832. /**
  833. * pch_gbe_clean_tx_ring - Free Tx Buffers
  834. * @adapter: Board private structure
  835. * @tx_ring: Ring to be cleaned
  836. */
  837. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  838. struct pch_gbe_tx_ring *tx_ring)
  839. {
  840. struct pch_gbe_hw *hw = &adapter->hw;
  841. struct pch_gbe_buffer *buffer_info;
  842. unsigned long size;
  843. unsigned int i;
  844. /* Free all the Tx ring sk_buffs */
  845. for (i = 0; i < tx_ring->count; i++) {
  846. buffer_info = &tx_ring->buffer_info[i];
  847. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  848. }
  849. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  850. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  851. memset(tx_ring->buffer_info, 0, size);
  852. /* Zero out the descriptor ring */
  853. memset(tx_ring->desc, 0, tx_ring->size);
  854. tx_ring->next_to_use = 0;
  855. tx_ring->next_to_clean = 0;
  856. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  857. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  858. }
  859. /**
  860. * pch_gbe_clean_rx_ring - Free Rx Buffers
  861. * @adapter: Board private structure
  862. * @rx_ring: Ring to free buffers from
  863. */
  864. static void
  865. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  866. struct pch_gbe_rx_ring *rx_ring)
  867. {
  868. struct pch_gbe_hw *hw = &adapter->hw;
  869. struct pch_gbe_buffer *buffer_info;
  870. unsigned long size;
  871. unsigned int i;
  872. /* Free all the Rx ring sk_buffs */
  873. for (i = 0; i < rx_ring->count; i++) {
  874. buffer_info = &rx_ring->buffer_info[i];
  875. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  876. }
  877. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  878. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  879. memset(rx_ring->buffer_info, 0, size);
  880. /* Zero out the descriptor ring */
  881. memset(rx_ring->desc, 0, rx_ring->size);
  882. rx_ring->next_to_clean = 0;
  883. rx_ring->next_to_use = 0;
  884. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  885. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  886. }
  887. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  888. u16 duplex)
  889. {
  890. struct pch_gbe_hw *hw = &adapter->hw;
  891. unsigned long rgmii = 0;
  892. /* Set the RGMII control. */
  893. #ifdef PCH_GBE_MAC_IFOP_RGMII
  894. switch (speed) {
  895. case SPEED_10:
  896. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  897. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  898. break;
  899. case SPEED_100:
  900. rgmii = (PCH_GBE_RGMII_RATE_25M |
  901. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  902. break;
  903. case SPEED_1000:
  904. rgmii = (PCH_GBE_RGMII_RATE_125M |
  905. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  906. break;
  907. }
  908. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  909. #else /* GMII */
  910. rgmii = 0;
  911. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  912. #endif
  913. }
  914. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  915. u16 duplex)
  916. {
  917. struct net_device *netdev = adapter->netdev;
  918. struct pch_gbe_hw *hw = &adapter->hw;
  919. unsigned long mode = 0;
  920. /* Set the communication mode */
  921. switch (speed) {
  922. case SPEED_10:
  923. mode = PCH_GBE_MODE_MII_ETHER;
  924. netdev->tx_queue_len = 10;
  925. break;
  926. case SPEED_100:
  927. mode = PCH_GBE_MODE_MII_ETHER;
  928. netdev->tx_queue_len = 100;
  929. break;
  930. case SPEED_1000:
  931. mode = PCH_GBE_MODE_GMII_ETHER;
  932. break;
  933. }
  934. if (duplex == DUPLEX_FULL)
  935. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  936. else
  937. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  938. iowrite32(mode, &hw->reg->MODE);
  939. }
  940. /**
  941. * pch_gbe_watchdog - Watchdog process
  942. * @data: Board private structure
  943. */
  944. static void pch_gbe_watchdog(unsigned long data)
  945. {
  946. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  947. struct net_device *netdev = adapter->netdev;
  948. struct pch_gbe_hw *hw = &adapter->hw;
  949. pr_debug("right now = %ld\n", jiffies);
  950. pch_gbe_update_stats(adapter);
  951. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  952. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  953. netdev->tx_queue_len = adapter->tx_queue_len;
  954. /* mii library handles link maintenance tasks */
  955. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  956. pr_err("ethtool get setting Error\n");
  957. mod_timer(&adapter->watchdog_timer,
  958. round_jiffies(jiffies +
  959. PCH_GBE_WATCHDOG_PERIOD));
  960. return;
  961. }
  962. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  963. hw->mac.link_duplex = cmd.duplex;
  964. /* Set the RGMII control. */
  965. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  966. hw->mac.link_duplex);
  967. /* Set the communication mode */
  968. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  969. hw->mac.link_duplex);
  970. netdev_dbg(netdev,
  971. "Link is Up %d Mbps %s-Duplex\n",
  972. hw->mac.link_speed,
  973. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  974. netif_carrier_on(netdev);
  975. netif_wake_queue(netdev);
  976. } else if ((!mii_link_ok(&adapter->mii)) &&
  977. (netif_carrier_ok(netdev))) {
  978. netdev_dbg(netdev, "NIC Link is Down\n");
  979. hw->mac.link_speed = SPEED_10;
  980. hw->mac.link_duplex = DUPLEX_HALF;
  981. netif_carrier_off(netdev);
  982. netif_stop_queue(netdev);
  983. }
  984. mod_timer(&adapter->watchdog_timer,
  985. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  986. }
  987. /**
  988. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  989. * @adapter: Board private structure
  990. * @tx_ring: Tx descriptor ring structure
  991. * @skb: Sockt buffer structure
  992. */
  993. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  994. struct pch_gbe_tx_ring *tx_ring,
  995. struct sk_buff *skb)
  996. {
  997. struct pch_gbe_hw *hw = &adapter->hw;
  998. struct pch_gbe_tx_desc *tx_desc;
  999. struct pch_gbe_buffer *buffer_info;
  1000. struct sk_buff *tmp_skb;
  1001. unsigned int frame_ctrl;
  1002. unsigned int ring_num;
  1003. /*-- Set frame control --*/
  1004. frame_ctrl = 0;
  1005. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1006. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1007. if (skb->ip_summed == CHECKSUM_NONE)
  1008. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1009. /* Performs checksum processing */
  1010. /*
  1011. * It is because the hardware accelerator does not support a checksum,
  1012. * when the received data size is less than 64 bytes.
  1013. */
  1014. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1015. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1016. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1017. if (skb->protocol == htons(ETH_P_IP)) {
  1018. struct iphdr *iph = ip_hdr(skb);
  1019. unsigned int offset;
  1020. offset = skb_transport_offset(skb);
  1021. if (iph->protocol == IPPROTO_TCP) {
  1022. skb->csum = 0;
  1023. tcp_hdr(skb)->check = 0;
  1024. skb->csum = skb_checksum(skb, offset,
  1025. skb->len - offset, 0);
  1026. tcp_hdr(skb)->check =
  1027. csum_tcpudp_magic(iph->saddr,
  1028. iph->daddr,
  1029. skb->len - offset,
  1030. IPPROTO_TCP,
  1031. skb->csum);
  1032. } else if (iph->protocol == IPPROTO_UDP) {
  1033. skb->csum = 0;
  1034. udp_hdr(skb)->check = 0;
  1035. skb->csum =
  1036. skb_checksum(skb, offset,
  1037. skb->len - offset, 0);
  1038. udp_hdr(skb)->check =
  1039. csum_tcpudp_magic(iph->saddr,
  1040. iph->daddr,
  1041. skb->len - offset,
  1042. IPPROTO_UDP,
  1043. skb->csum);
  1044. }
  1045. }
  1046. }
  1047. ring_num = tx_ring->next_to_use;
  1048. if (unlikely((ring_num + 1) == tx_ring->count))
  1049. tx_ring->next_to_use = 0;
  1050. else
  1051. tx_ring->next_to_use = ring_num + 1;
  1052. buffer_info = &tx_ring->buffer_info[ring_num];
  1053. tmp_skb = buffer_info->skb;
  1054. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1055. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1056. tmp_skb->data[ETH_HLEN] = 0x00;
  1057. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1058. tmp_skb->len = skb->len;
  1059. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1060. (skb->len - ETH_HLEN));
  1061. /*-- Set Buffer information --*/
  1062. buffer_info->length = tmp_skb->len;
  1063. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1064. buffer_info->length,
  1065. DMA_TO_DEVICE);
  1066. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1067. pr_err("TX DMA map failed\n");
  1068. buffer_info->dma = 0;
  1069. buffer_info->time_stamp = 0;
  1070. tx_ring->next_to_use = ring_num;
  1071. return;
  1072. }
  1073. buffer_info->mapped = true;
  1074. buffer_info->time_stamp = jiffies;
  1075. /*-- Set Tx descriptor --*/
  1076. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1077. tx_desc->buffer_addr = (buffer_info->dma);
  1078. tx_desc->length = (tmp_skb->len);
  1079. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1080. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1081. tx_desc->gbec_status = (DSC_INIT16);
  1082. if (unlikely(++ring_num == tx_ring->count))
  1083. ring_num = 0;
  1084. /* Update software pointer of TX descriptor */
  1085. iowrite32(tx_ring->dma +
  1086. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1087. &hw->reg->TX_DSC_SW_P);
  1088. #ifdef CONFIG_PCH_PTP
  1089. pch_tx_timestamp(adapter, skb);
  1090. #endif
  1091. dev_kfree_skb_any(skb);
  1092. }
  1093. /**
  1094. * pch_gbe_update_stats - Update the board statistics counters
  1095. * @adapter: Board private structure
  1096. */
  1097. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1098. {
  1099. struct net_device *netdev = adapter->netdev;
  1100. struct pci_dev *pdev = adapter->pdev;
  1101. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1102. unsigned long flags;
  1103. /*
  1104. * Prevent stats update while adapter is being reset, or if the pci
  1105. * connection is down.
  1106. */
  1107. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1108. return;
  1109. spin_lock_irqsave(&adapter->stats_lock, flags);
  1110. /* Update device status "adapter->stats" */
  1111. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1112. stats->tx_errors = stats->tx_length_errors +
  1113. stats->tx_aborted_errors +
  1114. stats->tx_carrier_errors + stats->tx_timeout_count;
  1115. /* Update network device status "adapter->net_stats" */
  1116. netdev->stats.rx_packets = stats->rx_packets;
  1117. netdev->stats.rx_bytes = stats->rx_bytes;
  1118. netdev->stats.rx_dropped = stats->rx_dropped;
  1119. netdev->stats.tx_packets = stats->tx_packets;
  1120. netdev->stats.tx_bytes = stats->tx_bytes;
  1121. netdev->stats.tx_dropped = stats->tx_dropped;
  1122. /* Fill out the OS statistics structure */
  1123. netdev->stats.multicast = stats->multicast;
  1124. netdev->stats.collisions = stats->collisions;
  1125. /* Rx Errors */
  1126. netdev->stats.rx_errors = stats->rx_errors;
  1127. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1128. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1129. /* Tx Errors */
  1130. netdev->stats.tx_errors = stats->tx_errors;
  1131. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1132. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1133. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1134. }
  1135. static void pch_gbe_disable_dma_rx(struct pch_gbe_hw *hw)
  1136. {
  1137. u32 rxdma;
  1138. /* Disable Receive DMA */
  1139. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1140. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1141. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1142. }
  1143. static void pch_gbe_enable_dma_rx(struct pch_gbe_hw *hw)
  1144. {
  1145. u32 rxdma;
  1146. /* Enables Receive DMA */
  1147. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1148. rxdma |= PCH_GBE_RX_DMA_EN;
  1149. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1150. }
  1151. /**
  1152. * pch_gbe_intr - Interrupt Handler
  1153. * @irq: Interrupt number
  1154. * @data: Pointer to a network interface device structure
  1155. * Returns:
  1156. * - IRQ_HANDLED: Our interrupt
  1157. * - IRQ_NONE: Not our interrupt
  1158. */
  1159. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1160. {
  1161. struct net_device *netdev = data;
  1162. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1163. struct pch_gbe_hw *hw = &adapter->hw;
  1164. u32 int_st;
  1165. u32 int_en;
  1166. /* Check request status */
  1167. int_st = ioread32(&hw->reg->INT_ST);
  1168. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1169. /* When request status is no interruption factor */
  1170. if (unlikely(!int_st))
  1171. return IRQ_NONE; /* Not our interrupt. End processing. */
  1172. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1173. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1174. adapter->stats.intr_rx_frame_err_count++;
  1175. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1176. if (!adapter->rx_stop_flag) {
  1177. adapter->stats.intr_rx_fifo_err_count++;
  1178. pr_debug("Rx fifo over run\n");
  1179. adapter->rx_stop_flag = true;
  1180. int_en = ioread32(&hw->reg->INT_EN);
  1181. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1182. &hw->reg->INT_EN);
  1183. pch_gbe_disable_dma_rx(&adapter->hw);
  1184. int_st |= ioread32(&hw->reg->INT_ST);
  1185. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1186. }
  1187. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1188. adapter->stats.intr_rx_dma_err_count++;
  1189. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1190. adapter->stats.intr_tx_fifo_err_count++;
  1191. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1192. adapter->stats.intr_tx_dma_err_count++;
  1193. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1194. adapter->stats.intr_tcpip_err_count++;
  1195. /* When Rx descriptor is empty */
  1196. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1197. adapter->stats.intr_rx_dsc_empty_count++;
  1198. pr_debug("Rx descriptor is empty\n");
  1199. int_en = ioread32(&hw->reg->INT_EN);
  1200. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1201. if (hw->mac.tx_fc_enable) {
  1202. /* Set Pause packet */
  1203. pch_gbe_mac_set_pause_packet(hw);
  1204. }
  1205. }
  1206. /* When request status is Receive interruption */
  1207. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1208. (adapter->rx_stop_flag)) {
  1209. if (likely(napi_schedule_prep(&adapter->napi))) {
  1210. /* Enable only Rx Descriptor empty */
  1211. atomic_inc(&adapter->irq_sem);
  1212. int_en = ioread32(&hw->reg->INT_EN);
  1213. int_en &=
  1214. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1215. iowrite32(int_en, &hw->reg->INT_EN);
  1216. /* Start polling for NAPI */
  1217. __napi_schedule(&adapter->napi);
  1218. }
  1219. }
  1220. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1221. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1222. return IRQ_HANDLED;
  1223. }
  1224. /**
  1225. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1226. * @adapter: Board private structure
  1227. * @rx_ring: Rx descriptor ring
  1228. * @cleaned_count: Cleaned count
  1229. */
  1230. static void
  1231. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1232. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1233. {
  1234. struct net_device *netdev = adapter->netdev;
  1235. struct pci_dev *pdev = adapter->pdev;
  1236. struct pch_gbe_hw *hw = &adapter->hw;
  1237. struct pch_gbe_rx_desc *rx_desc;
  1238. struct pch_gbe_buffer *buffer_info;
  1239. struct sk_buff *skb;
  1240. unsigned int i;
  1241. unsigned int bufsz;
  1242. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1243. i = rx_ring->next_to_use;
  1244. while ((cleaned_count--)) {
  1245. buffer_info = &rx_ring->buffer_info[i];
  1246. skb = netdev_alloc_skb(netdev, bufsz);
  1247. if (unlikely(!skb)) {
  1248. /* Better luck next round */
  1249. adapter->stats.rx_alloc_buff_failed++;
  1250. break;
  1251. }
  1252. /* align */
  1253. skb_reserve(skb, NET_IP_ALIGN);
  1254. buffer_info->skb = skb;
  1255. buffer_info->dma = dma_map_single(&pdev->dev,
  1256. buffer_info->rx_buffer,
  1257. buffer_info->length,
  1258. DMA_FROM_DEVICE);
  1259. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1260. dev_kfree_skb(skb);
  1261. buffer_info->skb = NULL;
  1262. buffer_info->dma = 0;
  1263. adapter->stats.rx_alloc_buff_failed++;
  1264. break; /* while !buffer_info->skb */
  1265. }
  1266. buffer_info->mapped = true;
  1267. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1268. rx_desc->buffer_addr = (buffer_info->dma);
  1269. rx_desc->gbec_status = DSC_INIT16;
  1270. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1271. i, (unsigned long long)buffer_info->dma,
  1272. buffer_info->length);
  1273. if (unlikely(++i == rx_ring->count))
  1274. i = 0;
  1275. }
  1276. if (likely(rx_ring->next_to_use != i)) {
  1277. rx_ring->next_to_use = i;
  1278. if (unlikely(i-- == 0))
  1279. i = (rx_ring->count - 1);
  1280. iowrite32(rx_ring->dma +
  1281. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1282. &hw->reg->RX_DSC_SW_P);
  1283. }
  1284. return;
  1285. }
  1286. static int
  1287. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1288. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1289. {
  1290. struct pci_dev *pdev = adapter->pdev;
  1291. struct pch_gbe_buffer *buffer_info;
  1292. unsigned int i;
  1293. unsigned int bufsz;
  1294. unsigned int size;
  1295. bufsz = adapter->rx_buffer_len;
  1296. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1297. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1298. &rx_ring->rx_buff_pool_logic,
  1299. GFP_KERNEL);
  1300. if (!rx_ring->rx_buff_pool) {
  1301. pr_err("Unable to allocate memory for the receive pool buffer\n");
  1302. return -ENOMEM;
  1303. }
  1304. memset(rx_ring->rx_buff_pool, 0, size);
  1305. rx_ring->rx_buff_pool_size = size;
  1306. for (i = 0; i < rx_ring->count; i++) {
  1307. buffer_info = &rx_ring->buffer_info[i];
  1308. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1309. buffer_info->length = bufsz;
  1310. }
  1311. return 0;
  1312. }
  1313. /**
  1314. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1315. * @adapter: Board private structure
  1316. * @tx_ring: Tx descriptor ring
  1317. */
  1318. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1319. struct pch_gbe_tx_ring *tx_ring)
  1320. {
  1321. struct pch_gbe_buffer *buffer_info;
  1322. struct sk_buff *skb;
  1323. unsigned int i;
  1324. unsigned int bufsz;
  1325. struct pch_gbe_tx_desc *tx_desc;
  1326. bufsz =
  1327. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1328. for (i = 0; i < tx_ring->count; i++) {
  1329. buffer_info = &tx_ring->buffer_info[i];
  1330. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1331. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1332. buffer_info->skb = skb;
  1333. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1334. tx_desc->gbec_status = (DSC_INIT16);
  1335. }
  1336. return;
  1337. }
  1338. /**
  1339. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1340. * @adapter: Board private structure
  1341. * @tx_ring: Tx descriptor ring
  1342. * Returns:
  1343. * true: Cleaned the descriptor
  1344. * false: Not cleaned the descriptor
  1345. */
  1346. static bool
  1347. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1348. struct pch_gbe_tx_ring *tx_ring)
  1349. {
  1350. struct pch_gbe_tx_desc *tx_desc;
  1351. struct pch_gbe_buffer *buffer_info;
  1352. struct sk_buff *skb;
  1353. unsigned int i;
  1354. unsigned int cleaned_count = 0;
  1355. bool cleaned = false;
  1356. int unused, thresh;
  1357. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1358. i = tx_ring->next_to_clean;
  1359. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1360. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1361. tx_desc->gbec_status, tx_desc->dma_status);
  1362. unused = PCH_GBE_DESC_UNUSED(tx_ring);
  1363. thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
  1364. if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
  1365. { /* current marked clean, tx queue filling up, do extra clean */
  1366. int j, k;
  1367. if (unused < 8) { /* tx queue nearly full */
  1368. pr_debug("clean_tx: transmit queue warning (%x,%x) unused=%d\n",
  1369. tx_ring->next_to_clean,tx_ring->next_to_use,unused);
  1370. }
  1371. /* current marked clean, scan for more that need cleaning. */
  1372. k = i;
  1373. for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
  1374. {
  1375. tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
  1376. if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
  1377. if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
  1378. }
  1379. if (j < PCH_GBE_TX_WEIGHT) {
  1380. pr_debug("clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
  1381. unused,j, i,k, tx_ring->next_to_use, tx_desc->gbec_status);
  1382. i = k; /*found one to clean, usu gbec_status==2000.*/
  1383. }
  1384. }
  1385. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1386. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1387. buffer_info = &tx_ring->buffer_info[i];
  1388. skb = buffer_info->skb;
  1389. cleaned = true;
  1390. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1391. adapter->stats.tx_aborted_errors++;
  1392. pr_err("Transfer Abort Error\n");
  1393. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1394. ) {
  1395. adapter->stats.tx_carrier_errors++;
  1396. pr_err("Transfer Carrier Sense Error\n");
  1397. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1398. ) {
  1399. adapter->stats.tx_aborted_errors++;
  1400. pr_err("Transfer Collision Abort Error\n");
  1401. } else if ((tx_desc->gbec_status &
  1402. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1403. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1404. adapter->stats.collisions++;
  1405. adapter->stats.tx_packets++;
  1406. adapter->stats.tx_bytes += skb->len;
  1407. pr_debug("Transfer Collision\n");
  1408. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1409. ) {
  1410. adapter->stats.tx_packets++;
  1411. adapter->stats.tx_bytes += skb->len;
  1412. }
  1413. if (buffer_info->mapped) {
  1414. pr_debug("unmap buffer_info->dma : %d\n", i);
  1415. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1416. buffer_info->length, DMA_TO_DEVICE);
  1417. buffer_info->mapped = false;
  1418. }
  1419. if (buffer_info->skb) {
  1420. pr_debug("trim buffer_info->skb : %d\n", i);
  1421. skb_trim(buffer_info->skb, 0);
  1422. }
  1423. tx_desc->gbec_status = DSC_INIT16;
  1424. if (unlikely(++i == tx_ring->count))
  1425. i = 0;
  1426. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1427. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1428. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1429. cleaned = false;
  1430. break;
  1431. }
  1432. }
  1433. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1434. cleaned_count);
  1435. if (cleaned_count > 0) { /*skip this if nothing cleaned*/
  1436. /* Recover from running out of Tx resources in xmit_frame */
  1437. spin_lock(&tx_ring->tx_lock);
  1438. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
  1439. {
  1440. netif_wake_queue(adapter->netdev);
  1441. adapter->stats.tx_restart_count++;
  1442. pr_debug("Tx wake queue\n");
  1443. }
  1444. tx_ring->next_to_clean = i;
  1445. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1446. spin_unlock(&tx_ring->tx_lock);
  1447. }
  1448. return cleaned;
  1449. }
  1450. /**
  1451. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1452. * @adapter: Board private structure
  1453. * @rx_ring: Rx descriptor ring
  1454. * @work_done: Completed count
  1455. * @work_to_do: Request count
  1456. * Returns:
  1457. * true: Cleaned the descriptor
  1458. * false: Not cleaned the descriptor
  1459. */
  1460. static bool
  1461. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1462. struct pch_gbe_rx_ring *rx_ring,
  1463. int *work_done, int work_to_do)
  1464. {
  1465. struct net_device *netdev = adapter->netdev;
  1466. struct pci_dev *pdev = adapter->pdev;
  1467. struct pch_gbe_buffer *buffer_info;
  1468. struct pch_gbe_rx_desc *rx_desc;
  1469. u32 length;
  1470. unsigned int i;
  1471. unsigned int cleaned_count = 0;
  1472. bool cleaned = false;
  1473. struct sk_buff *skb;
  1474. u8 dma_status;
  1475. u16 gbec_status;
  1476. u32 tcp_ip_status;
  1477. i = rx_ring->next_to_clean;
  1478. while (*work_done < work_to_do) {
  1479. /* Check Rx descriptor status */
  1480. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1481. if (rx_desc->gbec_status == DSC_INIT16)
  1482. break;
  1483. cleaned = true;
  1484. cleaned_count++;
  1485. dma_status = rx_desc->dma_status;
  1486. gbec_status = rx_desc->gbec_status;
  1487. tcp_ip_status = rx_desc->tcp_ip_status;
  1488. rx_desc->gbec_status = DSC_INIT16;
  1489. buffer_info = &rx_ring->buffer_info[i];
  1490. skb = buffer_info->skb;
  1491. buffer_info->skb = NULL;
  1492. /* unmap dma */
  1493. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1494. buffer_info->length, DMA_FROM_DEVICE);
  1495. buffer_info->mapped = false;
  1496. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1497. "TCP:0x%08x] BufInf = 0x%p\n",
  1498. i, dma_status, gbec_status, tcp_ip_status,
  1499. buffer_info);
  1500. /* Error check */
  1501. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1502. adapter->stats.rx_frame_errors++;
  1503. pr_err("Receive Not Octal Error\n");
  1504. } else if (unlikely(gbec_status &
  1505. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1506. adapter->stats.rx_frame_errors++;
  1507. pr_err("Receive Nibble Error\n");
  1508. } else if (unlikely(gbec_status &
  1509. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1510. adapter->stats.rx_crc_errors++;
  1511. pr_err("Receive CRC Error\n");
  1512. } else {
  1513. /* get receive length */
  1514. /* length convert[-3], length includes FCS length */
  1515. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1516. if (rx_desc->rx_words_eob & 0x02)
  1517. length = length - 4;
  1518. /*
  1519. * buffer_info->rx_buffer: [Header:14][payload]
  1520. * skb->data: [Reserve:2][Header:14][payload]
  1521. */
  1522. memcpy(skb->data, buffer_info->rx_buffer, length);
  1523. /* update status of driver */
  1524. adapter->stats.rx_bytes += length;
  1525. adapter->stats.rx_packets++;
  1526. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1527. adapter->stats.multicast++;
  1528. /* Write meta date of skb */
  1529. skb_put(skb, length);
  1530. #ifdef CONFIG_PCH_PTP
  1531. pch_rx_timestamp(adapter, skb);
  1532. #endif
  1533. skb->protocol = eth_type_trans(skb, netdev);
  1534. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1535. skb->ip_summed = CHECKSUM_NONE;
  1536. else
  1537. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1538. napi_gro_receive(&adapter->napi, skb);
  1539. (*work_done)++;
  1540. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1541. skb->ip_summed, length);
  1542. }
  1543. /* return some buffers to hardware, one at a time is too slow */
  1544. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1545. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1546. cleaned_count);
  1547. cleaned_count = 0;
  1548. }
  1549. if (++i == rx_ring->count)
  1550. i = 0;
  1551. }
  1552. rx_ring->next_to_clean = i;
  1553. if (cleaned_count)
  1554. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1555. return cleaned;
  1556. }
  1557. /**
  1558. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1559. * @adapter: Board private structure
  1560. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1561. * Returns:
  1562. * 0: Successfully
  1563. * Negative value: Failed
  1564. */
  1565. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1566. struct pch_gbe_tx_ring *tx_ring)
  1567. {
  1568. struct pci_dev *pdev = adapter->pdev;
  1569. struct pch_gbe_tx_desc *tx_desc;
  1570. int size;
  1571. int desNo;
  1572. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1573. tx_ring->buffer_info = vzalloc(size);
  1574. if (!tx_ring->buffer_info)
  1575. return -ENOMEM;
  1576. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1577. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1578. &tx_ring->dma, GFP_KERNEL);
  1579. if (!tx_ring->desc) {
  1580. vfree(tx_ring->buffer_info);
  1581. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1582. return -ENOMEM;
  1583. }
  1584. memset(tx_ring->desc, 0, tx_ring->size);
  1585. tx_ring->next_to_use = 0;
  1586. tx_ring->next_to_clean = 0;
  1587. spin_lock_init(&tx_ring->tx_lock);
  1588. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1589. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1590. tx_desc->gbec_status = DSC_INIT16;
  1591. }
  1592. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1593. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1594. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1595. tx_ring->next_to_clean, tx_ring->next_to_use);
  1596. return 0;
  1597. }
  1598. /**
  1599. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1600. * @adapter: Board private structure
  1601. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1602. * Returns:
  1603. * 0: Successfully
  1604. * Negative value: Failed
  1605. */
  1606. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1607. struct pch_gbe_rx_ring *rx_ring)
  1608. {
  1609. struct pci_dev *pdev = adapter->pdev;
  1610. struct pch_gbe_rx_desc *rx_desc;
  1611. int size;
  1612. int desNo;
  1613. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1614. rx_ring->buffer_info = vzalloc(size);
  1615. if (!rx_ring->buffer_info)
  1616. return -ENOMEM;
  1617. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1618. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1619. &rx_ring->dma, GFP_KERNEL);
  1620. if (!rx_ring->desc) {
  1621. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1622. vfree(rx_ring->buffer_info);
  1623. return -ENOMEM;
  1624. }
  1625. memset(rx_ring->desc, 0, rx_ring->size);
  1626. rx_ring->next_to_clean = 0;
  1627. rx_ring->next_to_use = 0;
  1628. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1629. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1630. rx_desc->gbec_status = DSC_INIT16;
  1631. }
  1632. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1633. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1634. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1635. rx_ring->next_to_clean, rx_ring->next_to_use);
  1636. return 0;
  1637. }
  1638. /**
  1639. * pch_gbe_free_tx_resources - Free Tx Resources
  1640. * @adapter: Board private structure
  1641. * @tx_ring: Tx descriptor ring for a specific queue
  1642. */
  1643. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1644. struct pch_gbe_tx_ring *tx_ring)
  1645. {
  1646. struct pci_dev *pdev = adapter->pdev;
  1647. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1648. vfree(tx_ring->buffer_info);
  1649. tx_ring->buffer_info = NULL;
  1650. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1651. tx_ring->desc = NULL;
  1652. }
  1653. /**
  1654. * pch_gbe_free_rx_resources - Free Rx Resources
  1655. * @adapter: Board private structure
  1656. * @rx_ring: Ring to clean the resources from
  1657. */
  1658. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1659. struct pch_gbe_rx_ring *rx_ring)
  1660. {
  1661. struct pci_dev *pdev = adapter->pdev;
  1662. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1663. vfree(rx_ring->buffer_info);
  1664. rx_ring->buffer_info = NULL;
  1665. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1666. rx_ring->desc = NULL;
  1667. }
  1668. /**
  1669. * pch_gbe_request_irq - Allocate an interrupt line
  1670. * @adapter: Board private structure
  1671. * Returns:
  1672. * 0: Successfully
  1673. * Negative value: Failed
  1674. */
  1675. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1676. {
  1677. struct net_device *netdev = adapter->netdev;
  1678. int err;
  1679. int flags;
  1680. flags = IRQF_SHARED;
  1681. adapter->have_msi = false;
  1682. err = pci_enable_msi(adapter->pdev);
  1683. pr_debug("call pci_enable_msi\n");
  1684. if (err) {
  1685. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1686. } else {
  1687. flags = 0;
  1688. adapter->have_msi = true;
  1689. }
  1690. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1691. flags, netdev->name, netdev);
  1692. if (err)
  1693. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1694. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1695. adapter->have_msi, flags, err);
  1696. return err;
  1697. }
  1698. /**
  1699. * pch_gbe_up - Up GbE network device
  1700. * @adapter: Board private structure
  1701. * Returns:
  1702. * 0: Successfully
  1703. * Negative value: Failed
  1704. */
  1705. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1706. {
  1707. struct net_device *netdev = adapter->netdev;
  1708. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1709. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1710. int err;
  1711. /* Ensure we have a valid MAC */
  1712. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1713. pr_err("Error: Invalid MAC address\n");
  1714. return -EINVAL;
  1715. }
  1716. /* hardware has been reset, we need to reload some things */
  1717. pch_gbe_set_multi(netdev);
  1718. pch_gbe_setup_tctl(adapter);
  1719. pch_gbe_configure_tx(adapter);
  1720. pch_gbe_setup_rctl(adapter);
  1721. pch_gbe_configure_rx(adapter);
  1722. err = pch_gbe_request_irq(adapter);
  1723. if (err) {
  1724. pr_err("Error: can't bring device up\n");
  1725. return err;
  1726. }
  1727. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1728. if (err) {
  1729. pr_err("Error: can't bring device up\n");
  1730. return err;
  1731. }
  1732. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1733. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1734. adapter->tx_queue_len = netdev->tx_queue_len;
  1735. pch_gbe_enable_dma_rx(&adapter->hw);
  1736. pch_gbe_enable_mac_rx(&adapter->hw);
  1737. mod_timer(&adapter->watchdog_timer, jiffies);
  1738. napi_enable(&adapter->napi);
  1739. pch_gbe_irq_enable(adapter);
  1740. netif_start_queue(adapter->netdev);
  1741. return 0;
  1742. }
  1743. /**
  1744. * pch_gbe_down - Down GbE network device
  1745. * @adapter: Board private structure
  1746. */
  1747. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1748. {
  1749. struct net_device *netdev = adapter->netdev;
  1750. struct pci_dev *pdev = adapter->pdev;
  1751. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1752. /* signal that we're down so the interrupt handler does not
  1753. * reschedule our watchdog timer */
  1754. napi_disable(&adapter->napi);
  1755. atomic_set(&adapter->irq_sem, 0);
  1756. pch_gbe_irq_disable(adapter);
  1757. pch_gbe_free_irq(adapter);
  1758. del_timer_sync(&adapter->watchdog_timer);
  1759. netdev->tx_queue_len = adapter->tx_queue_len;
  1760. netif_carrier_off(netdev);
  1761. netif_stop_queue(netdev);
  1762. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1763. pch_gbe_reset(adapter);
  1764. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1765. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1766. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1767. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1768. rx_ring->rx_buff_pool_logic = 0;
  1769. rx_ring->rx_buff_pool_size = 0;
  1770. rx_ring->rx_buff_pool = NULL;
  1771. }
  1772. /**
  1773. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1774. * @adapter: Board private structure to initialize
  1775. * Returns:
  1776. * 0: Successfully
  1777. * Negative value: Failed
  1778. */
  1779. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1780. {
  1781. struct pch_gbe_hw *hw = &adapter->hw;
  1782. struct net_device *netdev = adapter->netdev;
  1783. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1784. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1785. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1786. /* Initialize the hardware-specific values */
  1787. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1788. pr_err("Hardware Initialization Failure\n");
  1789. return -EIO;
  1790. }
  1791. if (pch_gbe_alloc_queues(adapter)) {
  1792. pr_err("Unable to allocate memory for queues\n");
  1793. return -ENOMEM;
  1794. }
  1795. spin_lock_init(&adapter->hw.miim_lock);
  1796. spin_lock_init(&adapter->stats_lock);
  1797. spin_lock_init(&adapter->ethtool_lock);
  1798. atomic_set(&adapter->irq_sem, 0);
  1799. pch_gbe_irq_disable(adapter);
  1800. pch_gbe_init_stats(adapter);
  1801. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1802. (u32) adapter->rx_buffer_len,
  1803. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1804. return 0;
  1805. }
  1806. /**
  1807. * pch_gbe_open - Called when a network interface is made active
  1808. * @netdev: Network interface device structure
  1809. * Returns:
  1810. * 0: Successfully
  1811. * Negative value: Failed
  1812. */
  1813. static int pch_gbe_open(struct net_device *netdev)
  1814. {
  1815. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1816. struct pch_gbe_hw *hw = &adapter->hw;
  1817. int err;
  1818. /* allocate transmit descriptors */
  1819. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1820. if (err)
  1821. goto err_setup_tx;
  1822. /* allocate receive descriptors */
  1823. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1824. if (err)
  1825. goto err_setup_rx;
  1826. pch_gbe_hal_power_up_phy(hw);
  1827. err = pch_gbe_up(adapter);
  1828. if (err)
  1829. goto err_up;
  1830. pr_debug("Success End\n");
  1831. return 0;
  1832. err_up:
  1833. if (!adapter->wake_up_evt)
  1834. pch_gbe_hal_power_down_phy(hw);
  1835. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1836. err_setup_rx:
  1837. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1838. err_setup_tx:
  1839. pch_gbe_reset(adapter);
  1840. pr_err("Error End\n");
  1841. return err;
  1842. }
  1843. /**
  1844. * pch_gbe_stop - Disables a network interface
  1845. * @netdev: Network interface device structure
  1846. * Returns:
  1847. * 0: Successfully
  1848. */
  1849. static int pch_gbe_stop(struct net_device *netdev)
  1850. {
  1851. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1852. struct pch_gbe_hw *hw = &adapter->hw;
  1853. pch_gbe_down(adapter);
  1854. if (!adapter->wake_up_evt)
  1855. pch_gbe_hal_power_down_phy(hw);
  1856. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1857. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1858. return 0;
  1859. }
  1860. /**
  1861. * pch_gbe_xmit_frame - Packet transmitting start
  1862. * @skb: Socket buffer structure
  1863. * @netdev: Network interface device structure
  1864. * Returns:
  1865. * - NETDEV_TX_OK: Normal end
  1866. * - NETDEV_TX_BUSY: Error end
  1867. */
  1868. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1869. {
  1870. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1871. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1872. unsigned long flags;
  1873. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1874. /* Collision - tell upper layer to requeue */
  1875. return NETDEV_TX_LOCKED;
  1876. }
  1877. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1878. netif_stop_queue(netdev);
  1879. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1880. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1881. tx_ring->next_to_use, tx_ring->next_to_clean);
  1882. return NETDEV_TX_BUSY;
  1883. }
  1884. /* CRC,ITAG no support */
  1885. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1886. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1887. return NETDEV_TX_OK;
  1888. }
  1889. /**
  1890. * pch_gbe_get_stats - Get System Network Statistics
  1891. * @netdev: Network interface device structure
  1892. * Returns: The current stats
  1893. */
  1894. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1895. {
  1896. /* only return the current stats */
  1897. return &netdev->stats;
  1898. }
  1899. /**
  1900. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1901. * @netdev: Network interface device structure
  1902. */
  1903. static void pch_gbe_set_multi(struct net_device *netdev)
  1904. {
  1905. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1906. struct pch_gbe_hw *hw = &adapter->hw;
  1907. struct netdev_hw_addr *ha;
  1908. u8 *mta_list;
  1909. u32 rctl;
  1910. int i;
  1911. int mc_count;
  1912. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1913. /* Check for Promiscuous and All Multicast modes */
  1914. rctl = ioread32(&hw->reg->RX_MODE);
  1915. mc_count = netdev_mc_count(netdev);
  1916. if ((netdev->flags & IFF_PROMISC)) {
  1917. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1918. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1919. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1920. /* all the multicasting receive permissions */
  1921. rctl |= PCH_GBE_ADD_FIL_EN;
  1922. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1923. } else {
  1924. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1925. /* all the multicasting receive permissions */
  1926. rctl |= PCH_GBE_ADD_FIL_EN;
  1927. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1928. } else {
  1929. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1930. }
  1931. }
  1932. iowrite32(rctl, &hw->reg->RX_MODE);
  1933. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1934. return;
  1935. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1936. if (!mta_list)
  1937. return;
  1938. /* The shared function expects a packed array of only addresses. */
  1939. i = 0;
  1940. netdev_for_each_mc_addr(ha, netdev) {
  1941. if (i == mc_count)
  1942. break;
  1943. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1944. }
  1945. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1946. PCH_GBE_MAR_ENTRIES);
  1947. kfree(mta_list);
  1948. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1949. ioread32(&hw->reg->RX_MODE), mc_count);
  1950. }
  1951. /**
  1952. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1953. * @netdev: Network interface device structure
  1954. * @addr: Pointer to an address structure
  1955. * Returns:
  1956. * 0: Successfully
  1957. * -EADDRNOTAVAIL: Failed
  1958. */
  1959. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1960. {
  1961. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1962. struct sockaddr *skaddr = addr;
  1963. int ret_val;
  1964. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1965. ret_val = -EADDRNOTAVAIL;
  1966. } else {
  1967. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1968. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1969. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1970. ret_val = 0;
  1971. }
  1972. pr_debug("ret_val : 0x%08x\n", ret_val);
  1973. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1974. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1975. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1976. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1977. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1978. return ret_val;
  1979. }
  1980. /**
  1981. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1982. * @netdev: Network interface device structure
  1983. * @new_mtu: New value for maximum frame size
  1984. * Returns:
  1985. * 0: Successfully
  1986. * -EINVAL: Failed
  1987. */
  1988. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1989. {
  1990. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1991. int max_frame;
  1992. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  1993. int err;
  1994. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1995. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1996. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1997. pr_err("Invalid MTU setting\n");
  1998. return -EINVAL;
  1999. }
  2000. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2001. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2002. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2003. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2004. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2005. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2006. else
  2007. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2008. if (netif_running(netdev)) {
  2009. pch_gbe_down(adapter);
  2010. err = pch_gbe_up(adapter);
  2011. if (err) {
  2012. adapter->rx_buffer_len = old_rx_buffer_len;
  2013. pch_gbe_up(adapter);
  2014. return -ENOMEM;
  2015. } else {
  2016. netdev->mtu = new_mtu;
  2017. adapter->hw.mac.max_frame_size = max_frame;
  2018. }
  2019. } else {
  2020. pch_gbe_reset(adapter);
  2021. netdev->mtu = new_mtu;
  2022. adapter->hw.mac.max_frame_size = max_frame;
  2023. }
  2024. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2025. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2026. adapter->hw.mac.max_frame_size);
  2027. return 0;
  2028. }
  2029. /**
  2030. * pch_gbe_set_features - Reset device after features changed
  2031. * @netdev: Network interface device structure
  2032. * @features: New features
  2033. * Returns:
  2034. * 0: HW state updated successfully
  2035. */
  2036. static int pch_gbe_set_features(struct net_device *netdev,
  2037. netdev_features_t features)
  2038. {
  2039. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2040. netdev_features_t changed = features ^ netdev->features;
  2041. if (!(changed & NETIF_F_RXCSUM))
  2042. return 0;
  2043. if (netif_running(netdev))
  2044. pch_gbe_reinit_locked(adapter);
  2045. else
  2046. pch_gbe_reset(adapter);
  2047. return 0;
  2048. }
  2049. /**
  2050. * pch_gbe_ioctl - Controls register through a MII interface
  2051. * @netdev: Network interface device structure
  2052. * @ifr: Pointer to ifr structure
  2053. * @cmd: Control command
  2054. * Returns:
  2055. * 0: Successfully
  2056. * Negative value: Failed
  2057. */
  2058. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2059. {
  2060. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2061. pr_debug("cmd : 0x%04x\n", cmd);
  2062. #ifdef CONFIG_PCH_PTP
  2063. if (cmd == SIOCSHWTSTAMP)
  2064. return hwtstamp_ioctl(netdev, ifr, cmd);
  2065. #endif
  2066. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2067. }
  2068. /**
  2069. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2070. * @netdev: Network interface device structure
  2071. */
  2072. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2073. {
  2074. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2075. /* Do the reset outside of interrupt context */
  2076. adapter->stats.tx_timeout_count++;
  2077. schedule_work(&adapter->reset_task);
  2078. }
  2079. /**
  2080. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2081. * @napi: Pointer of polling device struct
  2082. * @budget: The maximum number of a packet
  2083. * Returns:
  2084. * false: Exit the polling mode
  2085. * true: Continue the polling mode
  2086. */
  2087. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2088. {
  2089. struct pch_gbe_adapter *adapter =
  2090. container_of(napi, struct pch_gbe_adapter, napi);
  2091. int work_done = 0;
  2092. bool poll_end_flag = false;
  2093. bool cleaned = false;
  2094. pr_debug("budget : %d\n", budget);
  2095. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2096. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2097. if (cleaned)
  2098. work_done = budget;
  2099. /* If no Tx and not enough Rx work done,
  2100. * exit the polling mode
  2101. */
  2102. if (work_done < budget)
  2103. poll_end_flag = true;
  2104. if (poll_end_flag) {
  2105. napi_complete(napi);
  2106. pch_gbe_irq_enable(adapter);
  2107. }
  2108. if (adapter->rx_stop_flag) {
  2109. adapter->rx_stop_flag = false;
  2110. pch_gbe_enable_dma_rx(&adapter->hw);
  2111. }
  2112. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2113. poll_end_flag, work_done, budget);
  2114. return work_done;
  2115. }
  2116. #ifdef CONFIG_NET_POLL_CONTROLLER
  2117. /**
  2118. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2119. * @netdev: Network interface device structure
  2120. */
  2121. static void pch_gbe_netpoll(struct net_device *netdev)
  2122. {
  2123. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2124. disable_irq(adapter->pdev->irq);
  2125. pch_gbe_intr(adapter->pdev->irq, netdev);
  2126. enable_irq(adapter->pdev->irq);
  2127. }
  2128. #endif
  2129. static const struct net_device_ops pch_gbe_netdev_ops = {
  2130. .ndo_open = pch_gbe_open,
  2131. .ndo_stop = pch_gbe_stop,
  2132. .ndo_start_xmit = pch_gbe_xmit_frame,
  2133. .ndo_get_stats = pch_gbe_get_stats,
  2134. .ndo_set_mac_address = pch_gbe_set_mac,
  2135. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2136. .ndo_change_mtu = pch_gbe_change_mtu,
  2137. .ndo_set_features = pch_gbe_set_features,
  2138. .ndo_do_ioctl = pch_gbe_ioctl,
  2139. .ndo_set_rx_mode = pch_gbe_set_multi,
  2140. #ifdef CONFIG_NET_POLL_CONTROLLER
  2141. .ndo_poll_controller = pch_gbe_netpoll,
  2142. #endif
  2143. };
  2144. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2145. pci_channel_state_t state)
  2146. {
  2147. struct net_device *netdev = pci_get_drvdata(pdev);
  2148. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2149. netif_device_detach(netdev);
  2150. if (netif_running(netdev))
  2151. pch_gbe_down(adapter);
  2152. pci_disable_device(pdev);
  2153. /* Request a slot slot reset. */
  2154. return PCI_ERS_RESULT_NEED_RESET;
  2155. }
  2156. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2157. {
  2158. struct net_device *netdev = pci_get_drvdata(pdev);
  2159. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2160. struct pch_gbe_hw *hw = &adapter->hw;
  2161. if (pci_enable_device(pdev)) {
  2162. pr_err("Cannot re-enable PCI device after reset\n");
  2163. return PCI_ERS_RESULT_DISCONNECT;
  2164. }
  2165. pci_set_master(pdev);
  2166. pci_enable_wake(pdev, PCI_D0, 0);
  2167. pch_gbe_hal_power_up_phy(hw);
  2168. pch_gbe_reset(adapter);
  2169. /* Clear wake up status */
  2170. pch_gbe_mac_set_wol_event(hw, 0);
  2171. return PCI_ERS_RESULT_RECOVERED;
  2172. }
  2173. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2174. {
  2175. struct net_device *netdev = pci_get_drvdata(pdev);
  2176. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2177. if (netif_running(netdev)) {
  2178. if (pch_gbe_up(adapter)) {
  2179. pr_debug("can't bring device back up after reset\n");
  2180. return;
  2181. }
  2182. }
  2183. netif_device_attach(netdev);
  2184. }
  2185. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2186. {
  2187. struct net_device *netdev = pci_get_drvdata(pdev);
  2188. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2189. struct pch_gbe_hw *hw = &adapter->hw;
  2190. u32 wufc = adapter->wake_up_evt;
  2191. int retval = 0;
  2192. netif_device_detach(netdev);
  2193. if (netif_running(netdev))
  2194. pch_gbe_down(adapter);
  2195. if (wufc) {
  2196. pch_gbe_set_multi(netdev);
  2197. pch_gbe_setup_rctl(adapter);
  2198. pch_gbe_configure_rx(adapter);
  2199. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2200. hw->mac.link_duplex);
  2201. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2202. hw->mac.link_duplex);
  2203. pch_gbe_mac_set_wol_event(hw, wufc);
  2204. pci_disable_device(pdev);
  2205. } else {
  2206. pch_gbe_hal_power_down_phy(hw);
  2207. pch_gbe_mac_set_wol_event(hw, wufc);
  2208. pci_disable_device(pdev);
  2209. }
  2210. return retval;
  2211. }
  2212. #ifdef CONFIG_PM
  2213. static int pch_gbe_suspend(struct device *device)
  2214. {
  2215. struct pci_dev *pdev = to_pci_dev(device);
  2216. return __pch_gbe_suspend(pdev);
  2217. }
  2218. static int pch_gbe_resume(struct device *device)
  2219. {
  2220. struct pci_dev *pdev = to_pci_dev(device);
  2221. struct net_device *netdev = pci_get_drvdata(pdev);
  2222. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2223. struct pch_gbe_hw *hw = &adapter->hw;
  2224. u32 err;
  2225. err = pci_enable_device(pdev);
  2226. if (err) {
  2227. pr_err("Cannot enable PCI device from suspend\n");
  2228. return err;
  2229. }
  2230. pci_set_master(pdev);
  2231. pch_gbe_hal_power_up_phy(hw);
  2232. pch_gbe_reset(adapter);
  2233. /* Clear wake on lan control and status */
  2234. pch_gbe_mac_set_wol_event(hw, 0);
  2235. if (netif_running(netdev))
  2236. pch_gbe_up(adapter);
  2237. netif_device_attach(netdev);
  2238. return 0;
  2239. }
  2240. #endif /* CONFIG_PM */
  2241. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2242. {
  2243. __pch_gbe_suspend(pdev);
  2244. if (system_state == SYSTEM_POWER_OFF) {
  2245. pci_wake_from_d3(pdev, true);
  2246. pci_set_power_state(pdev, PCI_D3hot);
  2247. }
  2248. }
  2249. static void pch_gbe_remove(struct pci_dev *pdev)
  2250. {
  2251. struct net_device *netdev = pci_get_drvdata(pdev);
  2252. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2253. cancel_work_sync(&adapter->reset_task);
  2254. unregister_netdev(netdev);
  2255. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2256. kfree(adapter->tx_ring);
  2257. kfree(adapter->rx_ring);
  2258. iounmap(adapter->hw.reg);
  2259. pci_release_regions(pdev);
  2260. free_netdev(netdev);
  2261. pci_disable_device(pdev);
  2262. }
  2263. static int pch_gbe_probe(struct pci_dev *pdev,
  2264. const struct pci_device_id *pci_id)
  2265. {
  2266. struct net_device *netdev;
  2267. struct pch_gbe_adapter *adapter;
  2268. int ret;
  2269. ret = pci_enable_device(pdev);
  2270. if (ret)
  2271. return ret;
  2272. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2273. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2274. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2275. if (ret) {
  2276. ret = pci_set_consistent_dma_mask(pdev,
  2277. DMA_BIT_MASK(32));
  2278. if (ret) {
  2279. dev_err(&pdev->dev, "ERR: No usable DMA "
  2280. "configuration, aborting\n");
  2281. goto err_disable_device;
  2282. }
  2283. }
  2284. }
  2285. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2286. if (ret) {
  2287. dev_err(&pdev->dev,
  2288. "ERR: Can't reserve PCI I/O and memory resources\n");
  2289. goto err_disable_device;
  2290. }
  2291. pci_set_master(pdev);
  2292. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2293. if (!netdev) {
  2294. ret = -ENOMEM;
  2295. goto err_release_pci;
  2296. }
  2297. SET_NETDEV_DEV(netdev, &pdev->dev);
  2298. pci_set_drvdata(pdev, netdev);
  2299. adapter = netdev_priv(netdev);
  2300. adapter->netdev = netdev;
  2301. adapter->pdev = pdev;
  2302. adapter->hw.back = adapter;
  2303. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2304. if (!adapter->hw.reg) {
  2305. ret = -EIO;
  2306. dev_err(&pdev->dev, "Can't ioremap\n");
  2307. goto err_free_netdev;
  2308. }
  2309. #ifdef CONFIG_PCH_PTP
  2310. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2311. PCI_DEVFN(12, 4));
  2312. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2313. pr_err("Bad ptp filter\n");
  2314. return -EINVAL;
  2315. }
  2316. #endif
  2317. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2318. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2319. netif_napi_add(netdev, &adapter->napi,
  2320. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2321. netdev->hw_features = NETIF_F_RXCSUM |
  2322. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2323. netdev->features = netdev->hw_features;
  2324. pch_gbe_set_ethtool_ops(netdev);
  2325. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2326. pch_gbe_mac_reset_hw(&adapter->hw);
  2327. /* setup the private structure */
  2328. ret = pch_gbe_sw_init(adapter);
  2329. if (ret)
  2330. goto err_iounmap;
  2331. /* Initialize PHY */
  2332. ret = pch_gbe_init_phy(adapter);
  2333. if (ret) {
  2334. dev_err(&pdev->dev, "PHY initialize error\n");
  2335. goto err_free_adapter;
  2336. }
  2337. pch_gbe_hal_get_bus_info(&adapter->hw);
  2338. /* Read the MAC address. and store to the private data */
  2339. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2340. if (ret) {
  2341. dev_err(&pdev->dev, "MAC address Read Error\n");
  2342. goto err_free_adapter;
  2343. }
  2344. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2345. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2346. /*
  2347. * If the MAC is invalid (or just missing), display a warning
  2348. * but do not abort setting up the device. pch_gbe_up will
  2349. * prevent the interface from being brought up until a valid MAC
  2350. * is set.
  2351. */
  2352. dev_err(&pdev->dev, "Invalid MAC address, "
  2353. "interface disabled.\n");
  2354. }
  2355. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2356. (unsigned long)adapter);
  2357. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2358. pch_gbe_check_options(adapter);
  2359. /* initialize the wol settings based on the eeprom settings */
  2360. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2361. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2362. /* reset the hardware with the new settings */
  2363. pch_gbe_reset(adapter);
  2364. ret = register_netdev(netdev);
  2365. if (ret)
  2366. goto err_free_adapter;
  2367. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2368. netif_carrier_off(netdev);
  2369. netif_stop_queue(netdev);
  2370. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2371. device_set_wakeup_enable(&pdev->dev, 1);
  2372. return 0;
  2373. err_free_adapter:
  2374. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2375. kfree(adapter->tx_ring);
  2376. kfree(adapter->rx_ring);
  2377. err_iounmap:
  2378. iounmap(adapter->hw.reg);
  2379. err_free_netdev:
  2380. free_netdev(netdev);
  2381. err_release_pci:
  2382. pci_release_regions(pdev);
  2383. err_disable_device:
  2384. pci_disable_device(pdev);
  2385. return ret;
  2386. }
  2387. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2388. {.vendor = PCI_VENDOR_ID_INTEL,
  2389. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2390. .subvendor = PCI_ANY_ID,
  2391. .subdevice = PCI_ANY_ID,
  2392. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2393. .class_mask = (0xFFFF00)
  2394. },
  2395. {.vendor = PCI_VENDOR_ID_ROHM,
  2396. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2397. .subvendor = PCI_ANY_ID,
  2398. .subdevice = PCI_ANY_ID,
  2399. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2400. .class_mask = (0xFFFF00)
  2401. },
  2402. {.vendor = PCI_VENDOR_ID_ROHM,
  2403. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2404. .subvendor = PCI_ANY_ID,
  2405. .subdevice = PCI_ANY_ID,
  2406. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2407. .class_mask = (0xFFFF00)
  2408. },
  2409. /* required last entry */
  2410. {0}
  2411. };
  2412. #ifdef CONFIG_PM
  2413. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2414. .suspend = pch_gbe_suspend,
  2415. .resume = pch_gbe_resume,
  2416. .freeze = pch_gbe_suspend,
  2417. .thaw = pch_gbe_resume,
  2418. .poweroff = pch_gbe_suspend,
  2419. .restore = pch_gbe_resume,
  2420. };
  2421. #endif
  2422. static const struct pci_error_handlers pch_gbe_err_handler = {
  2423. .error_detected = pch_gbe_io_error_detected,
  2424. .slot_reset = pch_gbe_io_slot_reset,
  2425. .resume = pch_gbe_io_resume
  2426. };
  2427. static struct pci_driver pch_gbe_driver = {
  2428. .name = KBUILD_MODNAME,
  2429. .id_table = pch_gbe_pcidev_id,
  2430. .probe = pch_gbe_probe,
  2431. .remove = pch_gbe_remove,
  2432. #ifdef CONFIG_PM
  2433. .driver.pm = &pch_gbe_pm_ops,
  2434. #endif
  2435. .shutdown = pch_gbe_shutdown,
  2436. .err_handler = &pch_gbe_err_handler
  2437. };
  2438. static int __init pch_gbe_init_module(void)
  2439. {
  2440. int ret;
  2441. pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
  2442. ret = pci_register_driver(&pch_gbe_driver);
  2443. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2444. if (copybreak == 0) {
  2445. pr_info("copybreak disabled\n");
  2446. } else {
  2447. pr_info("copybreak enabled for packets <= %u bytes\n",
  2448. copybreak);
  2449. }
  2450. }
  2451. return ret;
  2452. }
  2453. static void __exit pch_gbe_exit_module(void)
  2454. {
  2455. pci_unregister_driver(&pch_gbe_driver);
  2456. }
  2457. module_init(pch_gbe_init_module);
  2458. module_exit(pch_gbe_exit_module);
  2459. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2460. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2461. MODULE_LICENSE("GPL");
  2462. MODULE_VERSION(DRV_VERSION);
  2463. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2464. module_param(copybreak, uint, 0644);
  2465. MODULE_PARM_DESC(copybreak,
  2466. "Maximum size of packet that is copied to a new buffer on receive");
  2467. /* pch_gbe_main.c */