nv84_fence.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <core/object.h>
  25. #include <core/client.h>
  26. #include <core/class.h>
  27. #include <engine/fifo.h>
  28. #include "nouveau_drm.h"
  29. #include "nouveau_dma.h"
  30. #include "nouveau_fence.h"
  31. #include "nv50_display.h"
  32. u64
  33. nv84_fence_crtc(struct nouveau_channel *chan, int crtc)
  34. {
  35. struct nv84_fence_chan *fctx = chan->fence;
  36. return fctx->dispc_vma[crtc].offset;
  37. }
  38. static int
  39. nv84_fence_emit(struct nouveau_fence *fence)
  40. {
  41. struct nouveau_channel *chan = fence->channel;
  42. struct nv84_fence_chan *fctx = chan->fence;
  43. struct nouveau_fifo_chan *fifo = (void *)chan->object;
  44. u64 addr = fctx->vma.offset + fifo->chid * 16;
  45. int ret;
  46. ret = RING_SPACE(chan, 8);
  47. if (ret == 0) {
  48. BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
  49. OUT_RING (chan, chan->vram);
  50. BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 5);
  51. OUT_RING (chan, upper_32_bits(addr));
  52. OUT_RING (chan, lower_32_bits(addr));
  53. OUT_RING (chan, fence->sequence);
  54. OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
  55. OUT_RING (chan, 0x00000000);
  56. FIRE_RING (chan);
  57. }
  58. return ret;
  59. }
  60. static int
  61. nv84_fence_sync(struct nouveau_fence *fence,
  62. struct nouveau_channel *prev, struct nouveau_channel *chan)
  63. {
  64. struct nv84_fence_chan *fctx = chan->fence;
  65. struct nouveau_fifo_chan *fifo = (void *)prev->object;
  66. u64 addr = fctx->vma.offset + fifo->chid * 16;
  67. int ret;
  68. ret = RING_SPACE(chan, 7);
  69. if (ret == 0) {
  70. BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
  71. OUT_RING (chan, chan->vram);
  72. BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
  73. OUT_RING (chan, upper_32_bits(addr));
  74. OUT_RING (chan, lower_32_bits(addr));
  75. OUT_RING (chan, fence->sequence);
  76. OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL);
  77. FIRE_RING (chan);
  78. }
  79. return ret;
  80. }
  81. u32
  82. nv84_fence_read(struct nouveau_channel *chan)
  83. {
  84. struct nouveau_fifo_chan *fifo = (void *)chan->object;
  85. struct nv84_fence_priv *priv = chan->drm->fence;
  86. return nouveau_bo_rd32(priv->bo, fifo->chid * 16/4);
  87. }
  88. void
  89. nv84_fence_context_del(struct nouveau_channel *chan)
  90. {
  91. struct drm_device *dev = chan->drm->dev;
  92. struct nv84_fence_priv *priv = chan->drm->fence;
  93. struct nv84_fence_chan *fctx = chan->fence;
  94. int i;
  95. for (i = 0; i < dev->mode_config.num_crtc; i++) {
  96. struct nouveau_bo *bo = nv50_display_crtc_sema(dev, i);
  97. nouveau_bo_vma_del(bo, &fctx->dispc_vma[i]);
  98. }
  99. nouveau_bo_vma_del(priv->bo, &fctx->vma);
  100. nouveau_fence_context_del(&fctx->base);
  101. chan->fence = NULL;
  102. kfree(fctx);
  103. }
  104. int
  105. nv84_fence_context_new(struct nouveau_channel *chan)
  106. {
  107. struct nouveau_fifo_chan *fifo = (void *)chan->object;
  108. struct nouveau_client *client = nouveau_client(fifo);
  109. struct nv84_fence_priv *priv = chan->drm->fence;
  110. struct nv84_fence_chan *fctx;
  111. int ret, i;
  112. fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
  113. if (!fctx)
  114. return -ENOMEM;
  115. nouveau_fence_context_new(&fctx->base);
  116. ret = nouveau_bo_vma_add(priv->bo, client->vm, &fctx->vma);
  117. if (ret)
  118. nv84_fence_context_del(chan);
  119. /* map display semaphore buffers into channel's vm */
  120. for (i = 0; !ret && i < chan->drm->dev->mode_config.num_crtc; i++) {
  121. struct nouveau_bo *bo = nv50_display_crtc_sema(chan->drm->dev, i);
  122. ret = nouveau_bo_vma_add(bo, client->vm, &fctx->dispc_vma[i]);
  123. }
  124. nouveau_bo_wr32(priv->bo, fifo->chid * 16/4, 0x00000000);
  125. return ret;
  126. }
  127. bool
  128. nv84_fence_suspend(struct nouveau_drm *drm)
  129. {
  130. struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
  131. struct nv84_fence_priv *priv = drm->fence;
  132. int i;
  133. priv->suspend = vmalloc((pfifo->max + 1) * sizeof(u32));
  134. if (priv->suspend) {
  135. for (i = 0; i <= pfifo->max; i++)
  136. priv->suspend[i] = nouveau_bo_rd32(priv->bo, i*4);
  137. }
  138. return priv->suspend != NULL;
  139. }
  140. void
  141. nv84_fence_resume(struct nouveau_drm *drm)
  142. {
  143. struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
  144. struct nv84_fence_priv *priv = drm->fence;
  145. int i;
  146. if (priv->suspend) {
  147. for (i = 0; i <= pfifo->max; i++)
  148. nouveau_bo_wr32(priv->bo, i*4, priv->suspend[i]);
  149. vfree(priv->suspend);
  150. priv->suspend = NULL;
  151. }
  152. }
  153. void
  154. nv84_fence_destroy(struct nouveau_drm *drm)
  155. {
  156. struct nv84_fence_priv *priv = drm->fence;
  157. nouveau_bo_unmap(priv->bo);
  158. if (priv->bo)
  159. nouveau_bo_unpin(priv->bo);
  160. nouveau_bo_ref(NULL, &priv->bo);
  161. drm->fence = NULL;
  162. kfree(priv);
  163. }
  164. int
  165. nv84_fence_create(struct nouveau_drm *drm)
  166. {
  167. struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
  168. struct nv84_fence_priv *priv;
  169. int ret;
  170. priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
  171. if (!priv)
  172. return -ENOMEM;
  173. priv->base.dtor = nv84_fence_destroy;
  174. priv->base.suspend = nv84_fence_suspend;
  175. priv->base.resume = nv84_fence_resume;
  176. priv->base.context_new = nv84_fence_context_new;
  177. priv->base.context_del = nv84_fence_context_del;
  178. priv->base.emit = nv84_fence_emit;
  179. priv->base.sync = nv84_fence_sync;
  180. priv->base.read = nv84_fence_read;
  181. init_waitqueue_head(&priv->base.waiting);
  182. priv->base.uevent = true;
  183. ret = nouveau_bo_new(drm->dev, 16 * (pfifo->max + 1), 0,
  184. TTM_PL_FLAG_VRAM, 0, 0, NULL, &priv->bo);
  185. if (ret == 0) {
  186. ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
  187. if (ret == 0) {
  188. ret = nouveau_bo_map(priv->bo);
  189. if (ret)
  190. nouveau_bo_unpin(priv->bo);
  191. }
  192. if (ret)
  193. nouveau_bo_ref(NULL, &priv->bo);
  194. }
  195. if (ret)
  196. nv84_fence_destroy(drm);
  197. return ret;
  198. }