lantiq_etop.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  14. *
  15. * Copyright (C) 2011 John Crispin <blogic@openwrt.org>
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/errno.h>
  20. #include <linux/types.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/uaccess.h>
  23. #include <linux/in.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/phy.h>
  27. #include <linux/ip.h>
  28. #include <linux/tcp.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/mm.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/init.h>
  34. #include <linux/delay.h>
  35. #include <linux/io.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/module.h>
  38. #include <asm/checksum.h>
  39. #include <lantiq_soc.h>
  40. #include <xway_dma.h>
  41. #include <lantiq_platform.h>
  42. #define LTQ_ETOP_MDIO 0x11804
  43. #define MDIO_REQUEST 0x80000000
  44. #define MDIO_READ 0x40000000
  45. #define MDIO_ADDR_MASK 0x1f
  46. #define MDIO_ADDR_OFFSET 0x15
  47. #define MDIO_REG_MASK 0x1f
  48. #define MDIO_REG_OFFSET 0x10
  49. #define MDIO_VAL_MASK 0xffff
  50. #define PPE32_CGEN 0x800
  51. #define LQ_PPE32_ENET_MAC_CFG 0x1840
  52. #define LTQ_ETOP_ENETS0 0x11850
  53. #define LTQ_ETOP_MAC_DA0 0x1186C
  54. #define LTQ_ETOP_MAC_DA1 0x11870
  55. #define LTQ_ETOP_CFG 0x16020
  56. #define LTQ_ETOP_IGPLEN 0x16080
  57. #define MAX_DMA_CHAN 0x8
  58. #define MAX_DMA_CRC_LEN 0x4
  59. #define MAX_DMA_DATA_LEN 0x600
  60. #define ETOP_FTCU BIT(28)
  61. #define ETOP_MII_MASK 0xf
  62. #define ETOP_MII_NORMAL 0xd
  63. #define ETOP_MII_REVERSE 0xe
  64. #define ETOP_PLEN_UNDER 0x40
  65. #define ETOP_CGEN 0x800
  66. /* use 2 static channels for TX/RX */
  67. #define LTQ_ETOP_TX_CHANNEL 1
  68. #define LTQ_ETOP_RX_CHANNEL 6
  69. #define IS_TX(x) (x == LTQ_ETOP_TX_CHANNEL)
  70. #define IS_RX(x) (x == LTQ_ETOP_RX_CHANNEL)
  71. #define ltq_etop_r32(x) ltq_r32(ltq_etop_membase + (x))
  72. #define ltq_etop_w32(x, y) ltq_w32(x, ltq_etop_membase + (y))
  73. #define ltq_etop_w32_mask(x, y, z) \
  74. ltq_w32_mask(x, y, ltq_etop_membase + (z))
  75. #define DRV_VERSION "1.0"
  76. static void __iomem *ltq_etop_membase;
  77. struct ltq_etop_chan {
  78. int idx;
  79. int tx_free;
  80. struct net_device *netdev;
  81. struct napi_struct napi;
  82. struct ltq_dma_channel dma;
  83. struct sk_buff *skb[LTQ_DESC_NUM];
  84. };
  85. struct ltq_etop_priv {
  86. struct net_device *netdev;
  87. struct ltq_eth_data *pldata;
  88. struct resource *res;
  89. struct mii_bus *mii_bus;
  90. struct phy_device *phydev;
  91. struct ltq_etop_chan ch[MAX_DMA_CHAN];
  92. int tx_free[MAX_DMA_CHAN >> 1];
  93. spinlock_t lock;
  94. };
  95. static int
  96. ltq_etop_alloc_skb(struct ltq_etop_chan *ch)
  97. {
  98. ch->skb[ch->dma.desc] = dev_alloc_skb(MAX_DMA_DATA_LEN);
  99. if (!ch->skb[ch->dma.desc])
  100. return -ENOMEM;
  101. ch->dma.desc_base[ch->dma.desc].addr = dma_map_single(NULL,
  102. ch->skb[ch->dma.desc]->data, MAX_DMA_DATA_LEN,
  103. DMA_FROM_DEVICE);
  104. ch->dma.desc_base[ch->dma.desc].addr =
  105. CPHYSADDR(ch->skb[ch->dma.desc]->data);
  106. ch->dma.desc_base[ch->dma.desc].ctl =
  107. LTQ_DMA_OWN | LTQ_DMA_RX_OFFSET(NET_IP_ALIGN) |
  108. MAX_DMA_DATA_LEN;
  109. skb_reserve(ch->skb[ch->dma.desc], NET_IP_ALIGN);
  110. return 0;
  111. }
  112. static void
  113. ltq_etop_hw_receive(struct ltq_etop_chan *ch)
  114. {
  115. struct ltq_etop_priv *priv = netdev_priv(ch->netdev);
  116. struct ltq_dma_desc *desc = &ch->dma.desc_base[ch->dma.desc];
  117. struct sk_buff *skb = ch->skb[ch->dma.desc];
  118. int len = (desc->ctl & LTQ_DMA_SIZE_MASK) - MAX_DMA_CRC_LEN;
  119. unsigned long flags;
  120. spin_lock_irqsave(&priv->lock, flags);
  121. if (ltq_etop_alloc_skb(ch)) {
  122. netdev_err(ch->netdev,
  123. "failed to allocate new rx buffer, stopping DMA\n");
  124. ltq_dma_close(&ch->dma);
  125. }
  126. ch->dma.desc++;
  127. ch->dma.desc %= LTQ_DESC_NUM;
  128. spin_unlock_irqrestore(&priv->lock, flags);
  129. skb_put(skb, len);
  130. skb->dev = ch->netdev;
  131. skb->protocol = eth_type_trans(skb, ch->netdev);
  132. netif_receive_skb(skb);
  133. }
  134. static int
  135. ltq_etop_poll_rx(struct napi_struct *napi, int budget)
  136. {
  137. struct ltq_etop_chan *ch = container_of(napi,
  138. struct ltq_etop_chan, napi);
  139. int rx = 0;
  140. int complete = 0;
  141. while ((rx < budget) && !complete) {
  142. struct ltq_dma_desc *desc = &ch->dma.desc_base[ch->dma.desc];
  143. if ((desc->ctl & (LTQ_DMA_OWN | LTQ_DMA_C)) == LTQ_DMA_C) {
  144. ltq_etop_hw_receive(ch);
  145. rx++;
  146. } else {
  147. complete = 1;
  148. }
  149. }
  150. if (complete || !rx) {
  151. napi_complete(&ch->napi);
  152. ltq_dma_ack_irq(&ch->dma);
  153. }
  154. return rx;
  155. }
  156. static int
  157. ltq_etop_poll_tx(struct napi_struct *napi, int budget)
  158. {
  159. struct ltq_etop_chan *ch =
  160. container_of(napi, struct ltq_etop_chan, napi);
  161. struct ltq_etop_priv *priv = netdev_priv(ch->netdev);
  162. struct netdev_queue *txq =
  163. netdev_get_tx_queue(ch->netdev, ch->idx >> 1);
  164. unsigned long flags;
  165. spin_lock_irqsave(&priv->lock, flags);
  166. while ((ch->dma.desc_base[ch->tx_free].ctl &
  167. (LTQ_DMA_OWN | LTQ_DMA_C)) == LTQ_DMA_C) {
  168. dev_kfree_skb_any(ch->skb[ch->tx_free]);
  169. ch->skb[ch->tx_free] = NULL;
  170. memset(&ch->dma.desc_base[ch->tx_free], 0,
  171. sizeof(struct ltq_dma_desc));
  172. ch->tx_free++;
  173. ch->tx_free %= LTQ_DESC_NUM;
  174. }
  175. spin_unlock_irqrestore(&priv->lock, flags);
  176. if (netif_tx_queue_stopped(txq))
  177. netif_tx_start_queue(txq);
  178. napi_complete(&ch->napi);
  179. ltq_dma_ack_irq(&ch->dma);
  180. return 1;
  181. }
  182. static irqreturn_t
  183. ltq_etop_dma_irq(int irq, void *_priv)
  184. {
  185. struct ltq_etop_priv *priv = _priv;
  186. int ch = irq - LTQ_DMA_CH0_INT;
  187. napi_schedule(&priv->ch[ch].napi);
  188. return IRQ_HANDLED;
  189. }
  190. static void
  191. ltq_etop_free_channel(struct net_device *dev, struct ltq_etop_chan *ch)
  192. {
  193. struct ltq_etop_priv *priv = netdev_priv(dev);
  194. ltq_dma_free(&ch->dma);
  195. if (ch->dma.irq)
  196. free_irq(ch->dma.irq, priv);
  197. if (IS_RX(ch->idx)) {
  198. int desc;
  199. for (desc = 0; desc < LTQ_DESC_NUM; desc++)
  200. dev_kfree_skb_any(ch->skb[ch->dma.desc]);
  201. }
  202. }
  203. static void
  204. ltq_etop_hw_exit(struct net_device *dev)
  205. {
  206. struct ltq_etop_priv *priv = netdev_priv(dev);
  207. int i;
  208. ltq_pmu_disable(PMU_PPE);
  209. for (i = 0; i < MAX_DMA_CHAN; i++)
  210. if (IS_TX(i) || IS_RX(i))
  211. ltq_etop_free_channel(dev, &priv->ch[i]);
  212. }
  213. static int
  214. ltq_etop_hw_init(struct net_device *dev)
  215. {
  216. struct ltq_etop_priv *priv = netdev_priv(dev);
  217. int i;
  218. ltq_pmu_enable(PMU_PPE);
  219. switch (priv->pldata->mii_mode) {
  220. case PHY_INTERFACE_MODE_RMII:
  221. ltq_etop_w32_mask(ETOP_MII_MASK,
  222. ETOP_MII_REVERSE, LTQ_ETOP_CFG);
  223. break;
  224. case PHY_INTERFACE_MODE_MII:
  225. ltq_etop_w32_mask(ETOP_MII_MASK,
  226. ETOP_MII_NORMAL, LTQ_ETOP_CFG);
  227. break;
  228. default:
  229. netdev_err(dev, "unknown mii mode %d\n",
  230. priv->pldata->mii_mode);
  231. return -ENOTSUPP;
  232. }
  233. /* enable crc generation */
  234. ltq_etop_w32(PPE32_CGEN, LQ_PPE32_ENET_MAC_CFG);
  235. ltq_dma_init_port(DMA_PORT_ETOP);
  236. for (i = 0; i < MAX_DMA_CHAN; i++) {
  237. int irq = LTQ_DMA_CH0_INT + i;
  238. struct ltq_etop_chan *ch = &priv->ch[i];
  239. ch->idx = ch->dma.nr = i;
  240. if (IS_TX(i)) {
  241. ltq_dma_alloc_tx(&ch->dma);
  242. request_irq(irq, ltq_etop_dma_irq, IRQF_DISABLED,
  243. "etop_tx", priv);
  244. } else if (IS_RX(i)) {
  245. ltq_dma_alloc_rx(&ch->dma);
  246. for (ch->dma.desc = 0; ch->dma.desc < LTQ_DESC_NUM;
  247. ch->dma.desc++)
  248. if (ltq_etop_alloc_skb(ch))
  249. return -ENOMEM;
  250. ch->dma.desc = 0;
  251. request_irq(irq, ltq_etop_dma_irq, IRQF_DISABLED,
  252. "etop_rx", priv);
  253. }
  254. ch->dma.irq = irq;
  255. }
  256. return 0;
  257. }
  258. static void
  259. ltq_etop_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  260. {
  261. strcpy(info->driver, "Lantiq ETOP");
  262. strcpy(info->bus_info, "internal");
  263. strcpy(info->version, DRV_VERSION);
  264. }
  265. static int
  266. ltq_etop_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  267. {
  268. struct ltq_etop_priv *priv = netdev_priv(dev);
  269. return phy_ethtool_gset(priv->phydev, cmd);
  270. }
  271. static int
  272. ltq_etop_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  273. {
  274. struct ltq_etop_priv *priv = netdev_priv(dev);
  275. return phy_ethtool_sset(priv->phydev, cmd);
  276. }
  277. static int
  278. ltq_etop_nway_reset(struct net_device *dev)
  279. {
  280. struct ltq_etop_priv *priv = netdev_priv(dev);
  281. return phy_start_aneg(priv->phydev);
  282. }
  283. static const struct ethtool_ops ltq_etop_ethtool_ops = {
  284. .get_drvinfo = ltq_etop_get_drvinfo,
  285. .get_settings = ltq_etop_get_settings,
  286. .set_settings = ltq_etop_set_settings,
  287. .nway_reset = ltq_etop_nway_reset,
  288. };
  289. static int
  290. ltq_etop_mdio_wr(struct mii_bus *bus, int phy_addr, int phy_reg, u16 phy_data)
  291. {
  292. u32 val = MDIO_REQUEST |
  293. ((phy_addr & MDIO_ADDR_MASK) << MDIO_ADDR_OFFSET) |
  294. ((phy_reg & MDIO_REG_MASK) << MDIO_REG_OFFSET) |
  295. phy_data;
  296. while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
  297. ;
  298. ltq_etop_w32(val, LTQ_ETOP_MDIO);
  299. return 0;
  300. }
  301. static int
  302. ltq_etop_mdio_rd(struct mii_bus *bus, int phy_addr, int phy_reg)
  303. {
  304. u32 val = MDIO_REQUEST | MDIO_READ |
  305. ((phy_addr & MDIO_ADDR_MASK) << MDIO_ADDR_OFFSET) |
  306. ((phy_reg & MDIO_REG_MASK) << MDIO_REG_OFFSET);
  307. while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
  308. ;
  309. ltq_etop_w32(val, LTQ_ETOP_MDIO);
  310. while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
  311. ;
  312. val = ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_VAL_MASK;
  313. return val;
  314. }
  315. static void
  316. ltq_etop_mdio_link(struct net_device *dev)
  317. {
  318. /* nothing to do */
  319. }
  320. static int
  321. ltq_etop_mdio_probe(struct net_device *dev)
  322. {
  323. struct ltq_etop_priv *priv = netdev_priv(dev);
  324. struct phy_device *phydev = NULL;
  325. int phy_addr;
  326. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  327. if (priv->mii_bus->phy_map[phy_addr]) {
  328. phydev = priv->mii_bus->phy_map[phy_addr];
  329. break;
  330. }
  331. }
  332. if (!phydev) {
  333. netdev_err(dev, "no PHY found\n");
  334. return -ENODEV;
  335. }
  336. phydev = phy_connect(dev, dev_name(&phydev->dev), &ltq_etop_mdio_link,
  337. 0, priv->pldata->mii_mode);
  338. if (IS_ERR(phydev)) {
  339. netdev_err(dev, "Could not attach to PHY\n");
  340. return PTR_ERR(phydev);
  341. }
  342. phydev->supported &= (SUPPORTED_10baseT_Half
  343. | SUPPORTED_10baseT_Full
  344. | SUPPORTED_100baseT_Half
  345. | SUPPORTED_100baseT_Full
  346. | SUPPORTED_Autoneg
  347. | SUPPORTED_MII
  348. | SUPPORTED_TP);
  349. phydev->advertising = phydev->supported;
  350. priv->phydev = phydev;
  351. pr_info("%s: attached PHY [%s] (phy_addr=%s, irq=%d)\n",
  352. dev->name, phydev->drv->name,
  353. dev_name(&phydev->dev), phydev->irq);
  354. return 0;
  355. }
  356. static int
  357. ltq_etop_mdio_init(struct net_device *dev)
  358. {
  359. struct ltq_etop_priv *priv = netdev_priv(dev);
  360. int i;
  361. int err;
  362. priv->mii_bus = mdiobus_alloc();
  363. if (!priv->mii_bus) {
  364. netdev_err(dev, "failed to allocate mii bus\n");
  365. err = -ENOMEM;
  366. goto err_out;
  367. }
  368. priv->mii_bus->priv = dev;
  369. priv->mii_bus->read = ltq_etop_mdio_rd;
  370. priv->mii_bus->write = ltq_etop_mdio_wr;
  371. priv->mii_bus->name = "ltq_mii";
  372. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%x", 0);
  373. priv->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  374. if (!priv->mii_bus->irq) {
  375. err = -ENOMEM;
  376. goto err_out_free_mdiobus;
  377. }
  378. for (i = 0; i < PHY_MAX_ADDR; ++i)
  379. priv->mii_bus->irq[i] = PHY_POLL;
  380. if (mdiobus_register(priv->mii_bus)) {
  381. err = -ENXIO;
  382. goto err_out_free_mdio_irq;
  383. }
  384. if (ltq_etop_mdio_probe(dev)) {
  385. err = -ENXIO;
  386. goto err_out_unregister_bus;
  387. }
  388. return 0;
  389. err_out_unregister_bus:
  390. mdiobus_unregister(priv->mii_bus);
  391. err_out_free_mdio_irq:
  392. kfree(priv->mii_bus->irq);
  393. err_out_free_mdiobus:
  394. mdiobus_free(priv->mii_bus);
  395. err_out:
  396. return err;
  397. }
  398. static void
  399. ltq_etop_mdio_cleanup(struct net_device *dev)
  400. {
  401. struct ltq_etop_priv *priv = netdev_priv(dev);
  402. phy_disconnect(priv->phydev);
  403. mdiobus_unregister(priv->mii_bus);
  404. kfree(priv->mii_bus->irq);
  405. mdiobus_free(priv->mii_bus);
  406. }
  407. static int
  408. ltq_etop_open(struct net_device *dev)
  409. {
  410. struct ltq_etop_priv *priv = netdev_priv(dev);
  411. int i;
  412. for (i = 0; i < MAX_DMA_CHAN; i++) {
  413. struct ltq_etop_chan *ch = &priv->ch[i];
  414. if (!IS_TX(i) && (!IS_RX(i)))
  415. continue;
  416. ltq_dma_open(&ch->dma);
  417. napi_enable(&ch->napi);
  418. }
  419. phy_start(priv->phydev);
  420. netif_tx_start_all_queues(dev);
  421. return 0;
  422. }
  423. static int
  424. ltq_etop_stop(struct net_device *dev)
  425. {
  426. struct ltq_etop_priv *priv = netdev_priv(dev);
  427. int i;
  428. netif_tx_stop_all_queues(dev);
  429. phy_stop(priv->phydev);
  430. for (i = 0; i < MAX_DMA_CHAN; i++) {
  431. struct ltq_etop_chan *ch = &priv->ch[i];
  432. if (!IS_RX(i) && !IS_TX(i))
  433. continue;
  434. napi_disable(&ch->napi);
  435. ltq_dma_close(&ch->dma);
  436. }
  437. return 0;
  438. }
  439. static int
  440. ltq_etop_tx(struct sk_buff *skb, struct net_device *dev)
  441. {
  442. int queue = skb_get_queue_mapping(skb);
  443. struct netdev_queue *txq = netdev_get_tx_queue(dev, queue);
  444. struct ltq_etop_priv *priv = netdev_priv(dev);
  445. struct ltq_etop_chan *ch = &priv->ch[(queue << 1) | 1];
  446. struct ltq_dma_desc *desc = &ch->dma.desc_base[ch->dma.desc];
  447. int len;
  448. unsigned long flags;
  449. u32 byte_offset;
  450. len = skb->len < ETH_ZLEN ? ETH_ZLEN : skb->len;
  451. if ((desc->ctl & (LTQ_DMA_OWN | LTQ_DMA_C)) || ch->skb[ch->dma.desc]) {
  452. dev_kfree_skb_any(skb);
  453. netdev_err(dev, "tx ring full\n");
  454. netif_tx_stop_queue(txq);
  455. return NETDEV_TX_BUSY;
  456. }
  457. /* dma needs to start on a 16 byte aligned address */
  458. byte_offset = CPHYSADDR(skb->data) % 16;
  459. ch->skb[ch->dma.desc] = skb;
  460. dev->trans_start = jiffies;
  461. spin_lock_irqsave(&priv->lock, flags);
  462. desc->addr = ((unsigned int) dma_map_single(NULL, skb->data, len,
  463. DMA_TO_DEVICE)) - byte_offset;
  464. wmb();
  465. desc->ctl = LTQ_DMA_OWN | LTQ_DMA_SOP | LTQ_DMA_EOP |
  466. LTQ_DMA_TX_OFFSET(byte_offset) | (len & LTQ_DMA_SIZE_MASK);
  467. ch->dma.desc++;
  468. ch->dma.desc %= LTQ_DESC_NUM;
  469. spin_unlock_irqrestore(&priv->lock, flags);
  470. if (ch->dma.desc_base[ch->dma.desc].ctl & LTQ_DMA_OWN)
  471. netif_tx_stop_queue(txq);
  472. return NETDEV_TX_OK;
  473. }
  474. static int
  475. ltq_etop_change_mtu(struct net_device *dev, int new_mtu)
  476. {
  477. int ret = eth_change_mtu(dev, new_mtu);
  478. if (!ret) {
  479. struct ltq_etop_priv *priv = netdev_priv(dev);
  480. unsigned long flags;
  481. spin_lock_irqsave(&priv->lock, flags);
  482. ltq_etop_w32((ETOP_PLEN_UNDER << 16) | new_mtu,
  483. LTQ_ETOP_IGPLEN);
  484. spin_unlock_irqrestore(&priv->lock, flags);
  485. }
  486. return ret;
  487. }
  488. static int
  489. ltq_etop_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  490. {
  491. struct ltq_etop_priv *priv = netdev_priv(dev);
  492. /* TODO: mii-toll reports "No MII transceiver present!." ?!*/
  493. return phy_mii_ioctl(priv->phydev, rq, cmd);
  494. }
  495. static int
  496. ltq_etop_set_mac_address(struct net_device *dev, void *p)
  497. {
  498. int ret = eth_mac_addr(dev, p);
  499. if (!ret) {
  500. struct ltq_etop_priv *priv = netdev_priv(dev);
  501. unsigned long flags;
  502. /* store the mac for the unicast filter */
  503. spin_lock_irqsave(&priv->lock, flags);
  504. ltq_etop_w32(*((u32 *)dev->dev_addr), LTQ_ETOP_MAC_DA0);
  505. ltq_etop_w32(*((u16 *)&dev->dev_addr[4]) << 16,
  506. LTQ_ETOP_MAC_DA1);
  507. spin_unlock_irqrestore(&priv->lock, flags);
  508. }
  509. return ret;
  510. }
  511. static void
  512. ltq_etop_set_multicast_list(struct net_device *dev)
  513. {
  514. struct ltq_etop_priv *priv = netdev_priv(dev);
  515. unsigned long flags;
  516. /* ensure that the unicast filter is not enabled in promiscious mode */
  517. spin_lock_irqsave(&priv->lock, flags);
  518. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI))
  519. ltq_etop_w32_mask(ETOP_FTCU, 0, LTQ_ETOP_ENETS0);
  520. else
  521. ltq_etop_w32_mask(0, ETOP_FTCU, LTQ_ETOP_ENETS0);
  522. spin_unlock_irqrestore(&priv->lock, flags);
  523. }
  524. static u16
  525. ltq_etop_select_queue(struct net_device *dev, struct sk_buff *skb)
  526. {
  527. /* we are currently only using the first queue */
  528. return 0;
  529. }
  530. static int
  531. ltq_etop_init(struct net_device *dev)
  532. {
  533. struct ltq_etop_priv *priv = netdev_priv(dev);
  534. struct sockaddr mac;
  535. int err;
  536. ether_setup(dev);
  537. dev->watchdog_timeo = 10 * HZ;
  538. err = ltq_etop_hw_init(dev);
  539. if (err)
  540. goto err_hw;
  541. ltq_etop_change_mtu(dev, 1500);
  542. memcpy(&mac, &priv->pldata->mac, sizeof(struct sockaddr));
  543. if (!is_valid_ether_addr(mac.sa_data)) {
  544. pr_warn("etop: invalid MAC, using random\n");
  545. random_ether_addr(mac.sa_data);
  546. }
  547. err = ltq_etop_set_mac_address(dev, &mac);
  548. if (err)
  549. goto err_netdev;
  550. ltq_etop_set_multicast_list(dev);
  551. err = ltq_etop_mdio_init(dev);
  552. if (err)
  553. goto err_netdev;
  554. return 0;
  555. err_netdev:
  556. unregister_netdev(dev);
  557. free_netdev(dev);
  558. err_hw:
  559. ltq_etop_hw_exit(dev);
  560. return err;
  561. }
  562. static void
  563. ltq_etop_tx_timeout(struct net_device *dev)
  564. {
  565. int err;
  566. ltq_etop_hw_exit(dev);
  567. err = ltq_etop_hw_init(dev);
  568. if (err)
  569. goto err_hw;
  570. dev->trans_start = jiffies;
  571. netif_wake_queue(dev);
  572. return;
  573. err_hw:
  574. ltq_etop_hw_exit(dev);
  575. netdev_err(dev, "failed to restart etop after TX timeout\n");
  576. }
  577. static const struct net_device_ops ltq_eth_netdev_ops = {
  578. .ndo_open = ltq_etop_open,
  579. .ndo_stop = ltq_etop_stop,
  580. .ndo_start_xmit = ltq_etop_tx,
  581. .ndo_change_mtu = ltq_etop_change_mtu,
  582. .ndo_do_ioctl = ltq_etop_ioctl,
  583. .ndo_set_mac_address = ltq_etop_set_mac_address,
  584. .ndo_validate_addr = eth_validate_addr,
  585. .ndo_set_rx_mode = ltq_etop_set_multicast_list,
  586. .ndo_select_queue = ltq_etop_select_queue,
  587. .ndo_init = ltq_etop_init,
  588. .ndo_tx_timeout = ltq_etop_tx_timeout,
  589. };
  590. static int __init
  591. ltq_etop_probe(struct platform_device *pdev)
  592. {
  593. struct net_device *dev;
  594. struct ltq_etop_priv *priv;
  595. struct resource *res;
  596. int err;
  597. int i;
  598. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  599. if (!res) {
  600. dev_err(&pdev->dev, "failed to get etop resource\n");
  601. err = -ENOENT;
  602. goto err_out;
  603. }
  604. res = devm_request_mem_region(&pdev->dev, res->start,
  605. resource_size(res), dev_name(&pdev->dev));
  606. if (!res) {
  607. dev_err(&pdev->dev, "failed to request etop resource\n");
  608. err = -EBUSY;
  609. goto err_out;
  610. }
  611. ltq_etop_membase = devm_ioremap_nocache(&pdev->dev,
  612. res->start, resource_size(res));
  613. if (!ltq_etop_membase) {
  614. dev_err(&pdev->dev, "failed to remap etop engine %d\n",
  615. pdev->id);
  616. err = -ENOMEM;
  617. goto err_out;
  618. }
  619. dev = alloc_etherdev_mq(sizeof(struct ltq_etop_priv), 4);
  620. strcpy(dev->name, "eth%d");
  621. dev->netdev_ops = &ltq_eth_netdev_ops;
  622. dev->ethtool_ops = &ltq_etop_ethtool_ops;
  623. priv = netdev_priv(dev);
  624. priv->res = res;
  625. priv->pldata = dev_get_platdata(&pdev->dev);
  626. priv->netdev = dev;
  627. spin_lock_init(&priv->lock);
  628. for (i = 0; i < MAX_DMA_CHAN; i++) {
  629. if (IS_TX(i))
  630. netif_napi_add(dev, &priv->ch[i].napi,
  631. ltq_etop_poll_tx, 8);
  632. else if (IS_RX(i))
  633. netif_napi_add(dev, &priv->ch[i].napi,
  634. ltq_etop_poll_rx, 32);
  635. priv->ch[i].netdev = dev;
  636. }
  637. err = register_netdev(dev);
  638. if (err)
  639. goto err_free;
  640. platform_set_drvdata(pdev, dev);
  641. return 0;
  642. err_free:
  643. kfree(dev);
  644. err_out:
  645. return err;
  646. }
  647. static int __devexit
  648. ltq_etop_remove(struct platform_device *pdev)
  649. {
  650. struct net_device *dev = platform_get_drvdata(pdev);
  651. if (dev) {
  652. netif_tx_stop_all_queues(dev);
  653. ltq_etop_hw_exit(dev);
  654. ltq_etop_mdio_cleanup(dev);
  655. unregister_netdev(dev);
  656. }
  657. return 0;
  658. }
  659. static struct platform_driver ltq_mii_driver = {
  660. .remove = __devexit_p(ltq_etop_remove),
  661. .driver = {
  662. .name = "ltq_etop",
  663. .owner = THIS_MODULE,
  664. },
  665. };
  666. int __init
  667. init_ltq_etop(void)
  668. {
  669. int ret = platform_driver_probe(&ltq_mii_driver, ltq_etop_probe);
  670. if (ret)
  671. pr_err("ltq_etop: Error registering platfom driver!");
  672. return ret;
  673. }
  674. static void __exit
  675. exit_ltq_etop(void)
  676. {
  677. platform_driver_unregister(&ltq_mii_driver);
  678. }
  679. module_init(init_ltq_etop);
  680. module_exit(exit_ltq_etop);
  681. MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
  682. MODULE_DESCRIPTION("Lantiq SoC ETOP");
  683. MODULE_LICENSE("GPL");