s5p_mfc.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489
  1. /*
  2. * Samsung S5P Multi Format Codec v 5.1
  3. *
  4. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  5. * Kamil Debski, <k.debski@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/sched.h>
  19. #include <linux/slab.h>
  20. #include <linux/videodev2.h>
  21. #include <media/v4l2-event.h>
  22. #include <linux/workqueue.h>
  23. #include <linux/of.h>
  24. #include <media/videobuf2-core.h>
  25. #include "s5p_mfc_common.h"
  26. #include "s5p_mfc_ctrl.h"
  27. #include "s5p_mfc_debug.h"
  28. #include "s5p_mfc_dec.h"
  29. #include "s5p_mfc_enc.h"
  30. #include "s5p_mfc_intr.h"
  31. #include "s5p_mfc_opr.h"
  32. #include "s5p_mfc_cmd.h"
  33. #include "s5p_mfc_pm.h"
  34. #define S5P_MFC_NAME "s5p-mfc"
  35. #define S5P_MFC_DEC_NAME "s5p-mfc-dec"
  36. #define S5P_MFC_ENC_NAME "s5p-mfc-enc"
  37. int debug;
  38. module_param(debug, int, S_IRUGO | S_IWUSR);
  39. MODULE_PARM_DESC(debug, "Debug level - higher value produces more verbose messages");
  40. /* Helper functions for interrupt processing */
  41. /* Remove from hw execution round robin */
  42. void clear_work_bit(struct s5p_mfc_ctx *ctx)
  43. {
  44. struct s5p_mfc_dev *dev = ctx->dev;
  45. spin_lock(&dev->condlock);
  46. __clear_bit(ctx->num, &dev->ctx_work_bits);
  47. spin_unlock(&dev->condlock);
  48. }
  49. /* Add to hw execution round robin */
  50. void set_work_bit(struct s5p_mfc_ctx *ctx)
  51. {
  52. struct s5p_mfc_dev *dev = ctx->dev;
  53. spin_lock(&dev->condlock);
  54. __set_bit(ctx->num, &dev->ctx_work_bits);
  55. spin_unlock(&dev->condlock);
  56. }
  57. /* Remove from hw execution round robin */
  58. void clear_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
  59. {
  60. struct s5p_mfc_dev *dev = ctx->dev;
  61. unsigned long flags;
  62. spin_lock_irqsave(&dev->condlock, flags);
  63. __clear_bit(ctx->num, &dev->ctx_work_bits);
  64. spin_unlock_irqrestore(&dev->condlock, flags);
  65. }
  66. /* Add to hw execution round robin */
  67. void set_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
  68. {
  69. struct s5p_mfc_dev *dev = ctx->dev;
  70. unsigned long flags;
  71. spin_lock_irqsave(&dev->condlock, flags);
  72. __set_bit(ctx->num, &dev->ctx_work_bits);
  73. spin_unlock_irqrestore(&dev->condlock, flags);
  74. }
  75. /* Wake up context wait_queue */
  76. static void wake_up_ctx(struct s5p_mfc_ctx *ctx, unsigned int reason,
  77. unsigned int err)
  78. {
  79. ctx->int_cond = 1;
  80. ctx->int_type = reason;
  81. ctx->int_err = err;
  82. wake_up(&ctx->queue);
  83. }
  84. /* Wake up device wait_queue */
  85. static void wake_up_dev(struct s5p_mfc_dev *dev, unsigned int reason,
  86. unsigned int err)
  87. {
  88. dev->int_cond = 1;
  89. dev->int_type = reason;
  90. dev->int_err = err;
  91. wake_up(&dev->queue);
  92. }
  93. static void s5p_mfc_watchdog(unsigned long arg)
  94. {
  95. struct s5p_mfc_dev *dev = (struct s5p_mfc_dev *)arg;
  96. if (test_bit(0, &dev->hw_lock))
  97. atomic_inc(&dev->watchdog_cnt);
  98. if (atomic_read(&dev->watchdog_cnt) >= MFC_WATCHDOG_CNT) {
  99. /* This means that hw is busy and no interrupts were
  100. * generated by hw for the Nth time of running this
  101. * watchdog timer. This usually means a serious hw
  102. * error. Now it is time to kill all instances and
  103. * reset the MFC. */
  104. mfc_err("Time out during waiting for HW\n");
  105. queue_work(dev->watchdog_workqueue, &dev->watchdog_work);
  106. }
  107. dev->watchdog_timer.expires = jiffies +
  108. msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
  109. add_timer(&dev->watchdog_timer);
  110. }
  111. static void s5p_mfc_watchdog_worker(struct work_struct *work)
  112. {
  113. struct s5p_mfc_dev *dev;
  114. struct s5p_mfc_ctx *ctx;
  115. unsigned long flags;
  116. int mutex_locked;
  117. int i, ret;
  118. dev = container_of(work, struct s5p_mfc_dev, watchdog_work);
  119. mfc_err("Driver timeout error handling\n");
  120. /* Lock the mutex that protects open and release.
  121. * This is necessary as they may load and unload firmware. */
  122. mutex_locked = mutex_trylock(&dev->mfc_mutex);
  123. if (!mutex_locked)
  124. mfc_err("Error: some instance may be closing/opening\n");
  125. spin_lock_irqsave(&dev->irqlock, flags);
  126. s5p_mfc_clock_off();
  127. for (i = 0; i < MFC_NUM_CONTEXTS; i++) {
  128. ctx = dev->ctx[i];
  129. if (!ctx)
  130. continue;
  131. ctx->state = MFCINST_ERROR;
  132. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue, &ctx->dst_queue,
  133. &ctx->vq_dst);
  134. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue, &ctx->src_queue,
  135. &ctx->vq_src);
  136. clear_work_bit(ctx);
  137. wake_up_ctx(ctx, S5P_MFC_R2H_CMD_ERR_RET, 0);
  138. }
  139. clear_bit(0, &dev->hw_lock);
  140. spin_unlock_irqrestore(&dev->irqlock, flags);
  141. /* Double check if there is at least one instance running.
  142. * If no instance is in memory than no firmware should be present */
  143. if (dev->num_inst > 0) {
  144. ret = s5p_mfc_reload_firmware(dev);
  145. if (ret) {
  146. mfc_err("Failed to reload FW\n");
  147. goto unlock;
  148. }
  149. s5p_mfc_clock_on();
  150. ret = s5p_mfc_init_hw(dev);
  151. if (ret)
  152. mfc_err("Failed to reinit FW\n");
  153. }
  154. unlock:
  155. if (mutex_locked)
  156. mutex_unlock(&dev->mfc_mutex);
  157. }
  158. static enum s5p_mfc_node_type s5p_mfc_get_node_type(struct file *file)
  159. {
  160. struct video_device *vdev = video_devdata(file);
  161. if (!vdev) {
  162. mfc_err("failed to get video_device");
  163. return MFCNODE_INVALID;
  164. }
  165. if (vdev->index == 0)
  166. return MFCNODE_DECODER;
  167. else if (vdev->index == 1)
  168. return MFCNODE_ENCODER;
  169. return MFCNODE_INVALID;
  170. }
  171. static void s5p_mfc_clear_int_flags(struct s5p_mfc_dev *dev)
  172. {
  173. mfc_write(dev, 0, S5P_FIMV_RISC_HOST_INT);
  174. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
  175. mfc_write(dev, 0xffff, S5P_FIMV_SI_RTN_CHID);
  176. }
  177. static void s5p_mfc_handle_frame_all_extracted(struct s5p_mfc_ctx *ctx)
  178. {
  179. struct s5p_mfc_buf *dst_buf;
  180. struct s5p_mfc_dev *dev = ctx->dev;
  181. ctx->state = MFCINST_FINISHED;
  182. ctx->sequence++;
  183. while (!list_empty(&ctx->dst_queue)) {
  184. dst_buf = list_entry(ctx->dst_queue.next,
  185. struct s5p_mfc_buf, list);
  186. mfc_debug(2, "Cleaning up buffer: %d\n",
  187. dst_buf->b->v4l2_buf.index);
  188. vb2_set_plane_payload(dst_buf->b, 0, 0);
  189. vb2_set_plane_payload(dst_buf->b, 1, 0);
  190. list_del(&dst_buf->list);
  191. ctx->dst_queue_cnt--;
  192. dst_buf->b->v4l2_buf.sequence = (ctx->sequence++);
  193. if (s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_top, ctx) ==
  194. s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_bot, ctx))
  195. dst_buf->b->v4l2_buf.field = V4L2_FIELD_NONE;
  196. else
  197. dst_buf->b->v4l2_buf.field = V4L2_FIELD_INTERLACED;
  198. ctx->dec_dst_flag &= ~(1 << dst_buf->b->v4l2_buf.index);
  199. vb2_buffer_done(dst_buf->b, VB2_BUF_STATE_DONE);
  200. }
  201. }
  202. static void s5p_mfc_handle_frame_copy_time(struct s5p_mfc_ctx *ctx)
  203. {
  204. struct s5p_mfc_dev *dev = ctx->dev;
  205. struct s5p_mfc_buf *dst_buf, *src_buf;
  206. size_t dec_y_addr;
  207. unsigned int frame_type;
  208. dec_y_addr = s5p_mfc_hw_call(dev->mfc_ops, get_dec_y_adr, dev);
  209. frame_type = s5p_mfc_hw_call(dev->mfc_ops, get_dec_frame_type, dev);
  210. /* Copy timestamp / timecode from decoded src to dst and set
  211. appropraite flags */
  212. src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf, list);
  213. list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
  214. if (vb2_dma_contig_plane_dma_addr(dst_buf->b, 0) == dec_y_addr) {
  215. dst_buf->b->v4l2_buf.timecode =
  216. src_buf->b->v4l2_buf.timecode;
  217. dst_buf->b->v4l2_buf.timestamp =
  218. src_buf->b->v4l2_buf.timestamp;
  219. switch (frame_type) {
  220. case S5P_FIMV_DECODE_FRAME_I_FRAME:
  221. dst_buf->b->v4l2_buf.flags |=
  222. V4L2_BUF_FLAG_KEYFRAME;
  223. break;
  224. case S5P_FIMV_DECODE_FRAME_P_FRAME:
  225. dst_buf->b->v4l2_buf.flags |=
  226. V4L2_BUF_FLAG_PFRAME;
  227. break;
  228. case S5P_FIMV_DECODE_FRAME_B_FRAME:
  229. dst_buf->b->v4l2_buf.flags |=
  230. V4L2_BUF_FLAG_BFRAME;
  231. break;
  232. }
  233. break;
  234. }
  235. }
  236. }
  237. static void s5p_mfc_handle_frame_new(struct s5p_mfc_ctx *ctx, unsigned int err)
  238. {
  239. struct s5p_mfc_dev *dev = ctx->dev;
  240. struct s5p_mfc_buf *dst_buf;
  241. size_t dspl_y_addr;
  242. unsigned int frame_type;
  243. dspl_y_addr = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_y_adr, dev);
  244. frame_type = s5p_mfc_hw_call(dev->mfc_ops, get_disp_frame_type, ctx);
  245. /* If frame is same as previous then skip and do not dequeue */
  246. if (frame_type == S5P_FIMV_DECODE_FRAME_SKIPPED) {
  247. if (!ctx->after_packed_pb)
  248. ctx->sequence++;
  249. ctx->after_packed_pb = 0;
  250. return;
  251. }
  252. ctx->sequence++;
  253. /* The MFC returns address of the buffer, now we have to
  254. * check which videobuf does it correspond to */
  255. list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
  256. /* Check if this is the buffer we're looking for */
  257. if (vb2_dma_contig_plane_dma_addr(dst_buf->b, 0) == dspl_y_addr) {
  258. list_del(&dst_buf->list);
  259. ctx->dst_queue_cnt--;
  260. dst_buf->b->v4l2_buf.sequence = ctx->sequence;
  261. if (s5p_mfc_hw_call(dev->mfc_ops,
  262. get_pic_type_top, ctx) ==
  263. s5p_mfc_hw_call(dev->mfc_ops,
  264. get_pic_type_bot, ctx))
  265. dst_buf->b->v4l2_buf.field = V4L2_FIELD_NONE;
  266. else
  267. dst_buf->b->v4l2_buf.field =
  268. V4L2_FIELD_INTERLACED;
  269. vb2_set_plane_payload(dst_buf->b, 0, ctx->luma_size);
  270. vb2_set_plane_payload(dst_buf->b, 1, ctx->chroma_size);
  271. clear_bit(dst_buf->b->v4l2_buf.index,
  272. &ctx->dec_dst_flag);
  273. vb2_buffer_done(dst_buf->b,
  274. err ? VB2_BUF_STATE_ERROR : VB2_BUF_STATE_DONE);
  275. break;
  276. }
  277. }
  278. }
  279. /* Handle frame decoding interrupt */
  280. static void s5p_mfc_handle_frame(struct s5p_mfc_ctx *ctx,
  281. unsigned int reason, unsigned int err)
  282. {
  283. struct s5p_mfc_dev *dev = ctx->dev;
  284. unsigned int dst_frame_status;
  285. struct s5p_mfc_buf *src_buf;
  286. unsigned long flags;
  287. unsigned int res_change;
  288. dst_frame_status = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
  289. & S5P_FIMV_DEC_STATUS_DECODING_STATUS_MASK;
  290. res_change = (s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
  291. & S5P_FIMV_DEC_STATUS_RESOLUTION_MASK)
  292. >> S5P_FIMV_DEC_STATUS_RESOLUTION_SHIFT;
  293. mfc_debug(2, "Frame Status: %x\n", dst_frame_status);
  294. if (ctx->state == MFCINST_RES_CHANGE_INIT)
  295. ctx->state = MFCINST_RES_CHANGE_FLUSH;
  296. if (res_change == S5P_FIMV_RES_INCREASE ||
  297. res_change == S5P_FIMV_RES_DECREASE) {
  298. ctx->state = MFCINST_RES_CHANGE_INIT;
  299. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  300. wake_up_ctx(ctx, reason, err);
  301. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  302. BUG();
  303. s5p_mfc_clock_off();
  304. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  305. return;
  306. }
  307. if (ctx->dpb_flush_flag)
  308. ctx->dpb_flush_flag = 0;
  309. spin_lock_irqsave(&dev->irqlock, flags);
  310. /* All frames remaining in the buffer have been extracted */
  311. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_EMPTY) {
  312. if (ctx->state == MFCINST_RES_CHANGE_FLUSH) {
  313. s5p_mfc_handle_frame_all_extracted(ctx);
  314. ctx->state = MFCINST_RES_CHANGE_END;
  315. goto leave_handle_frame;
  316. } else {
  317. s5p_mfc_handle_frame_all_extracted(ctx);
  318. }
  319. }
  320. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY ||
  321. dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_ONLY)
  322. s5p_mfc_handle_frame_copy_time(ctx);
  323. /* A frame has been decoded and is in the buffer */
  324. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DISPLAY_ONLY ||
  325. dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY) {
  326. s5p_mfc_handle_frame_new(ctx, err);
  327. } else {
  328. mfc_debug(2, "No frame decode\n");
  329. }
  330. /* Mark source buffer as complete */
  331. if (dst_frame_status != S5P_FIMV_DEC_STATUS_DISPLAY_ONLY
  332. && !list_empty(&ctx->src_queue)) {
  333. src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf,
  334. list);
  335. ctx->consumed_stream += s5p_mfc_hw_call(dev->mfc_ops,
  336. get_consumed_stream, dev);
  337. if (ctx->codec_mode != S5P_MFC_CODEC_H264_DEC &&
  338. ctx->consumed_stream + STUFF_BYTE <
  339. src_buf->b->v4l2_planes[0].bytesused) {
  340. /* Run MFC again on the same buffer */
  341. mfc_debug(2, "Running again the same buffer\n");
  342. ctx->after_packed_pb = 1;
  343. } else {
  344. mfc_debug(2, "MFC needs next buffer\n");
  345. ctx->consumed_stream = 0;
  346. if (src_buf->flags & MFC_BUF_FLAG_EOS)
  347. ctx->state = MFCINST_FINISHING;
  348. list_del(&src_buf->list);
  349. ctx->src_queue_cnt--;
  350. if (s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) > 0)
  351. vb2_buffer_done(src_buf->b, VB2_BUF_STATE_ERROR);
  352. else
  353. vb2_buffer_done(src_buf->b, VB2_BUF_STATE_DONE);
  354. }
  355. }
  356. leave_handle_frame:
  357. spin_unlock_irqrestore(&dev->irqlock, flags);
  358. if ((ctx->src_queue_cnt == 0 && ctx->state != MFCINST_FINISHING)
  359. || ctx->dst_queue_cnt < ctx->pb_count)
  360. clear_work_bit(ctx);
  361. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  362. wake_up_ctx(ctx, reason, err);
  363. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  364. BUG();
  365. s5p_mfc_clock_off();
  366. /* if suspending, wake up device and do not try_run again*/
  367. if (test_bit(0, &dev->enter_suspend))
  368. wake_up_dev(dev, reason, err);
  369. else
  370. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  371. }
  372. /* Error handling for interrupt */
  373. static void s5p_mfc_handle_error(struct s5p_mfc_dev *dev,
  374. struct s5p_mfc_ctx *ctx, unsigned int reason, unsigned int err)
  375. {
  376. unsigned long flags;
  377. mfc_err("Interrupt Error: %08x\n", err);
  378. if (ctx != NULL) {
  379. /* Error recovery is dependent on the state of context */
  380. switch (ctx->state) {
  381. case MFCINST_RES_CHANGE_INIT:
  382. case MFCINST_RES_CHANGE_FLUSH:
  383. case MFCINST_RES_CHANGE_END:
  384. case MFCINST_FINISHING:
  385. case MFCINST_FINISHED:
  386. case MFCINST_RUNNING:
  387. /* It is higly probable that an error occured
  388. * while decoding a frame */
  389. clear_work_bit(ctx);
  390. ctx->state = MFCINST_ERROR;
  391. /* Mark all dst buffers as having an error */
  392. spin_lock_irqsave(&dev->irqlock, flags);
  393. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue,
  394. &ctx->dst_queue, &ctx->vq_dst);
  395. /* Mark all src buffers as having an error */
  396. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue,
  397. &ctx->src_queue, &ctx->vq_src);
  398. spin_unlock_irqrestore(&dev->irqlock, flags);
  399. wake_up_ctx(ctx, reason, err);
  400. break;
  401. default:
  402. clear_work_bit(ctx);
  403. ctx->state = MFCINST_ERROR;
  404. wake_up_ctx(ctx, reason, err);
  405. break;
  406. }
  407. }
  408. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  409. BUG();
  410. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  411. s5p_mfc_clock_off();
  412. wake_up_dev(dev, reason, err);
  413. return;
  414. }
  415. /* Header parsing interrupt handling */
  416. static void s5p_mfc_handle_seq_done(struct s5p_mfc_ctx *ctx,
  417. unsigned int reason, unsigned int err)
  418. {
  419. struct s5p_mfc_dev *dev;
  420. if (ctx == NULL)
  421. return;
  422. dev = ctx->dev;
  423. if (ctx->c_ops->post_seq_start) {
  424. if (ctx->c_ops->post_seq_start(ctx))
  425. mfc_err("post_seq_start() failed\n");
  426. } else {
  427. ctx->img_width = s5p_mfc_hw_call(dev->mfc_ops, get_img_width,
  428. dev);
  429. ctx->img_height = s5p_mfc_hw_call(dev->mfc_ops, get_img_height,
  430. dev);
  431. s5p_mfc_hw_call(dev->mfc_ops, dec_calc_dpb_size, ctx);
  432. ctx->pb_count = s5p_mfc_hw_call(dev->mfc_ops, get_dpb_count,
  433. dev);
  434. ctx->mv_count = s5p_mfc_hw_call(dev->mfc_ops, get_mv_count,
  435. dev);
  436. if (ctx->img_width == 0 || ctx->img_height == 0)
  437. ctx->state = MFCINST_ERROR;
  438. else
  439. ctx->state = MFCINST_HEAD_PARSED;
  440. if ((ctx->codec_mode == S5P_MFC_CODEC_H264_DEC ||
  441. ctx->codec_mode == S5P_MFC_CODEC_H264_MVC_DEC) &&
  442. !list_empty(&ctx->src_queue)) {
  443. struct s5p_mfc_buf *src_buf;
  444. src_buf = list_entry(ctx->src_queue.next,
  445. struct s5p_mfc_buf, list);
  446. if (s5p_mfc_hw_call(dev->mfc_ops, get_consumed_stream,
  447. dev) <
  448. src_buf->b->v4l2_planes[0].bytesused)
  449. ctx->head_processed = 0;
  450. else
  451. ctx->head_processed = 1;
  452. } else {
  453. ctx->head_processed = 1;
  454. }
  455. }
  456. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  457. clear_work_bit(ctx);
  458. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  459. BUG();
  460. s5p_mfc_clock_off();
  461. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  462. wake_up_ctx(ctx, reason, err);
  463. }
  464. /* Header parsing interrupt handling */
  465. static void s5p_mfc_handle_init_buffers(struct s5p_mfc_ctx *ctx,
  466. unsigned int reason, unsigned int err)
  467. {
  468. struct s5p_mfc_buf *src_buf;
  469. struct s5p_mfc_dev *dev;
  470. unsigned long flags;
  471. if (ctx == NULL)
  472. return;
  473. dev = ctx->dev;
  474. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  475. ctx->int_type = reason;
  476. ctx->int_err = err;
  477. ctx->int_cond = 1;
  478. clear_work_bit(ctx);
  479. if (err == 0) {
  480. ctx->state = MFCINST_RUNNING;
  481. if (!ctx->dpb_flush_flag && ctx->head_processed) {
  482. spin_lock_irqsave(&dev->irqlock, flags);
  483. if (!list_empty(&ctx->src_queue)) {
  484. src_buf = list_entry(ctx->src_queue.next,
  485. struct s5p_mfc_buf, list);
  486. list_del(&src_buf->list);
  487. ctx->src_queue_cnt--;
  488. vb2_buffer_done(src_buf->b,
  489. VB2_BUF_STATE_DONE);
  490. }
  491. spin_unlock_irqrestore(&dev->irqlock, flags);
  492. } else {
  493. ctx->dpb_flush_flag = 0;
  494. }
  495. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  496. BUG();
  497. s5p_mfc_clock_off();
  498. wake_up(&ctx->queue);
  499. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  500. } else {
  501. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  502. BUG();
  503. s5p_mfc_clock_off();
  504. wake_up(&ctx->queue);
  505. }
  506. }
  507. static void s5p_mfc_handle_stream_complete(struct s5p_mfc_ctx *ctx,
  508. unsigned int reason, unsigned int err)
  509. {
  510. struct s5p_mfc_dev *dev = ctx->dev;
  511. struct s5p_mfc_buf *mb_entry;
  512. mfc_debug(2, "Stream completed\n");
  513. s5p_mfc_clear_int_flags(dev);
  514. ctx->int_type = reason;
  515. ctx->int_err = err;
  516. ctx->state = MFCINST_FINISHED;
  517. spin_lock(&dev->irqlock);
  518. if (!list_empty(&ctx->dst_queue)) {
  519. mb_entry = list_entry(ctx->dst_queue.next, struct s5p_mfc_buf,
  520. list);
  521. list_del(&mb_entry->list);
  522. ctx->dst_queue_cnt--;
  523. vb2_set_plane_payload(mb_entry->b, 0, 0);
  524. vb2_buffer_done(mb_entry->b, VB2_BUF_STATE_DONE);
  525. }
  526. spin_unlock(&dev->irqlock);
  527. clear_work_bit(ctx);
  528. WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
  529. s5p_mfc_clock_off();
  530. wake_up(&ctx->queue);
  531. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  532. }
  533. /* Interrupt processing */
  534. static irqreturn_t s5p_mfc_irq(int irq, void *priv)
  535. {
  536. struct s5p_mfc_dev *dev = priv;
  537. struct s5p_mfc_ctx *ctx;
  538. unsigned int reason;
  539. unsigned int err;
  540. mfc_debug_enter();
  541. /* Reset the timeout watchdog */
  542. atomic_set(&dev->watchdog_cnt, 0);
  543. ctx = dev->ctx[dev->curr_ctx];
  544. /* Get the reason of interrupt and the error code */
  545. reason = s5p_mfc_hw_call(dev->mfc_ops, get_int_reason, dev);
  546. err = s5p_mfc_hw_call(dev->mfc_ops, get_int_err, dev);
  547. mfc_debug(1, "Int reason: %d (err: %08x)\n", reason, err);
  548. switch (reason) {
  549. case S5P_MFC_R2H_CMD_ERR_RET:
  550. /* An error has occured */
  551. if (ctx->state == MFCINST_RUNNING &&
  552. s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) >=
  553. dev->warn_start)
  554. s5p_mfc_handle_frame(ctx, reason, err);
  555. else
  556. s5p_mfc_handle_error(dev, ctx, reason, err);
  557. clear_bit(0, &dev->enter_suspend);
  558. break;
  559. case S5P_MFC_R2H_CMD_SLICE_DONE_RET:
  560. case S5P_MFC_R2H_CMD_FIELD_DONE_RET:
  561. case S5P_MFC_R2H_CMD_FRAME_DONE_RET:
  562. if (ctx->c_ops->post_frame_start) {
  563. if (ctx->c_ops->post_frame_start(ctx))
  564. mfc_err("post_frame_start() failed\n");
  565. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  566. wake_up_ctx(ctx, reason, err);
  567. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  568. BUG();
  569. s5p_mfc_clock_off();
  570. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  571. } else {
  572. s5p_mfc_handle_frame(ctx, reason, err);
  573. }
  574. break;
  575. case S5P_MFC_R2H_CMD_SEQ_DONE_RET:
  576. s5p_mfc_handle_seq_done(ctx, reason, err);
  577. break;
  578. case S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET:
  579. ctx->inst_no = s5p_mfc_hw_call(dev->mfc_ops, get_inst_no, dev);
  580. ctx->state = MFCINST_GOT_INST;
  581. clear_work_bit(ctx);
  582. wake_up(&ctx->queue);
  583. goto irq_cleanup_hw;
  584. case S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET:
  585. clear_work_bit(ctx);
  586. ctx->state = MFCINST_FREE;
  587. wake_up(&ctx->queue);
  588. goto irq_cleanup_hw;
  589. case S5P_MFC_R2H_CMD_SYS_INIT_RET:
  590. case S5P_MFC_R2H_CMD_FW_STATUS_RET:
  591. case S5P_MFC_R2H_CMD_SLEEP_RET:
  592. case S5P_MFC_R2H_CMD_WAKEUP_RET:
  593. if (ctx)
  594. clear_work_bit(ctx);
  595. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  596. wake_up_dev(dev, reason, err);
  597. clear_bit(0, &dev->hw_lock);
  598. clear_bit(0, &dev->enter_suspend);
  599. break;
  600. case S5P_MFC_R2H_CMD_INIT_BUFFERS_RET:
  601. s5p_mfc_handle_init_buffers(ctx, reason, err);
  602. break;
  603. case S5P_MFC_R2H_CMD_COMPLETE_SEQ_RET:
  604. s5p_mfc_handle_stream_complete(ctx, reason, err);
  605. break;
  606. case S5P_MFC_R2H_CMD_DPB_FLUSH_RET:
  607. clear_work_bit(ctx);
  608. ctx->state = MFCINST_RUNNING;
  609. wake_up(&ctx->queue);
  610. goto irq_cleanup_hw;
  611. default:
  612. mfc_debug(2, "Unknown int reason\n");
  613. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  614. }
  615. mfc_debug_leave();
  616. return IRQ_HANDLED;
  617. irq_cleanup_hw:
  618. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  619. ctx->int_type = reason;
  620. ctx->int_err = err;
  621. ctx->int_cond = 1;
  622. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  623. mfc_err("Failed to unlock hw\n");
  624. s5p_mfc_clock_off();
  625. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  626. mfc_debug(2, "Exit via irq_cleanup_hw\n");
  627. return IRQ_HANDLED;
  628. }
  629. /* Open an MFC node */
  630. static int s5p_mfc_open(struct file *file)
  631. {
  632. struct s5p_mfc_dev *dev = video_drvdata(file);
  633. struct s5p_mfc_ctx *ctx = NULL;
  634. struct vb2_queue *q;
  635. int ret = 0;
  636. mfc_debug_enter();
  637. if (mutex_lock_interruptible(&dev->mfc_mutex))
  638. return -ERESTARTSYS;
  639. dev->num_inst++; /* It is guarded by mfc_mutex in vfd */
  640. /* Allocate memory for context */
  641. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  642. if (!ctx) {
  643. mfc_err("Not enough memory\n");
  644. ret = -ENOMEM;
  645. goto err_alloc;
  646. }
  647. v4l2_fh_init(&ctx->fh, video_devdata(file));
  648. file->private_data = &ctx->fh;
  649. v4l2_fh_add(&ctx->fh);
  650. ctx->dev = dev;
  651. INIT_LIST_HEAD(&ctx->src_queue);
  652. INIT_LIST_HEAD(&ctx->dst_queue);
  653. ctx->src_queue_cnt = 0;
  654. ctx->dst_queue_cnt = 0;
  655. /* Get context number */
  656. ctx->num = 0;
  657. while (dev->ctx[ctx->num]) {
  658. ctx->num++;
  659. if (ctx->num >= MFC_NUM_CONTEXTS) {
  660. mfc_err("Too many open contexts\n");
  661. ret = -EBUSY;
  662. goto err_no_ctx;
  663. }
  664. }
  665. /* Mark context as idle */
  666. clear_work_bit_irqsave(ctx);
  667. dev->ctx[ctx->num] = ctx;
  668. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  669. ctx->type = MFCINST_DECODER;
  670. ctx->c_ops = get_dec_codec_ops();
  671. s5p_mfc_dec_init(ctx);
  672. /* Setup ctrl handler */
  673. ret = s5p_mfc_dec_ctrls_setup(ctx);
  674. if (ret) {
  675. mfc_err("Failed to setup mfc controls\n");
  676. goto err_ctrls_setup;
  677. }
  678. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  679. ctx->type = MFCINST_ENCODER;
  680. ctx->c_ops = get_enc_codec_ops();
  681. /* only for encoder */
  682. INIT_LIST_HEAD(&ctx->ref_queue);
  683. ctx->ref_queue_cnt = 0;
  684. s5p_mfc_enc_init(ctx);
  685. /* Setup ctrl handler */
  686. ret = s5p_mfc_enc_ctrls_setup(ctx);
  687. if (ret) {
  688. mfc_err("Failed to setup mfc controls\n");
  689. goto err_ctrls_setup;
  690. }
  691. } else {
  692. ret = -ENOENT;
  693. goto err_bad_node;
  694. }
  695. ctx->fh.ctrl_handler = &ctx->ctrl_handler;
  696. ctx->inst_no = -1;
  697. /* Load firmware if this is the first instance */
  698. if (dev->num_inst == 1) {
  699. dev->watchdog_timer.expires = jiffies +
  700. msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
  701. add_timer(&dev->watchdog_timer);
  702. ret = s5p_mfc_power_on();
  703. if (ret < 0) {
  704. mfc_err("power on failed\n");
  705. goto err_pwr_enable;
  706. }
  707. s5p_mfc_clock_on();
  708. ret = s5p_mfc_load_firmware(dev);
  709. if (ret) {
  710. s5p_mfc_clock_off();
  711. goto err_load_fw;
  712. }
  713. /* Init the FW */
  714. ret = s5p_mfc_init_hw(dev);
  715. s5p_mfc_clock_off();
  716. if (ret)
  717. goto err_init_hw;
  718. }
  719. /* Init videobuf2 queue for CAPTURE */
  720. q = &ctx->vq_dst;
  721. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
  722. q->drv_priv = &ctx->fh;
  723. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  724. q->io_modes = VB2_MMAP;
  725. q->ops = get_dec_queue_ops();
  726. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  727. q->io_modes = VB2_MMAP | VB2_USERPTR;
  728. q->ops = get_enc_queue_ops();
  729. } else {
  730. ret = -ENOENT;
  731. goto err_queue_init;
  732. }
  733. q->mem_ops = (struct vb2_mem_ops *)&vb2_dma_contig_memops;
  734. q->timestamp_type = V4L2_BUF_FLAG_TIMESTAMP_COPY;
  735. ret = vb2_queue_init(q);
  736. if (ret) {
  737. mfc_err("Failed to initialize videobuf2 queue(capture)\n");
  738. goto err_queue_init;
  739. }
  740. /* Init videobuf2 queue for OUTPUT */
  741. q = &ctx->vq_src;
  742. q->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
  743. q->io_modes = VB2_MMAP;
  744. q->drv_priv = &ctx->fh;
  745. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  746. q->io_modes = VB2_MMAP;
  747. q->ops = get_dec_queue_ops();
  748. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  749. q->io_modes = VB2_MMAP | VB2_USERPTR;
  750. q->ops = get_enc_queue_ops();
  751. } else {
  752. ret = -ENOENT;
  753. goto err_queue_init;
  754. }
  755. q->mem_ops = (struct vb2_mem_ops *)&vb2_dma_contig_memops;
  756. q->timestamp_type = V4L2_BUF_FLAG_TIMESTAMP_COPY;
  757. ret = vb2_queue_init(q);
  758. if (ret) {
  759. mfc_err("Failed to initialize videobuf2 queue(output)\n");
  760. goto err_queue_init;
  761. }
  762. init_waitqueue_head(&ctx->queue);
  763. mutex_unlock(&dev->mfc_mutex);
  764. mfc_debug_leave();
  765. return ret;
  766. /* Deinit when failure occured */
  767. err_queue_init:
  768. if (dev->num_inst == 1)
  769. s5p_mfc_deinit_hw(dev);
  770. err_init_hw:
  771. err_load_fw:
  772. err_pwr_enable:
  773. if (dev->num_inst == 1) {
  774. if (s5p_mfc_power_off() < 0)
  775. mfc_err("power off failed\n");
  776. del_timer_sync(&dev->watchdog_timer);
  777. }
  778. err_ctrls_setup:
  779. s5p_mfc_dec_ctrls_delete(ctx);
  780. err_bad_node:
  781. dev->ctx[ctx->num] = NULL;
  782. err_no_ctx:
  783. v4l2_fh_del(&ctx->fh);
  784. v4l2_fh_exit(&ctx->fh);
  785. kfree(ctx);
  786. err_alloc:
  787. dev->num_inst--;
  788. mutex_unlock(&dev->mfc_mutex);
  789. mfc_debug_leave();
  790. return ret;
  791. }
  792. /* Release MFC context */
  793. static int s5p_mfc_release(struct file *file)
  794. {
  795. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  796. struct s5p_mfc_dev *dev = ctx->dev;
  797. mfc_debug_enter();
  798. mutex_lock(&dev->mfc_mutex);
  799. s5p_mfc_clock_on();
  800. vb2_queue_release(&ctx->vq_src);
  801. vb2_queue_release(&ctx->vq_dst);
  802. /* Mark context as idle */
  803. clear_work_bit_irqsave(ctx);
  804. /* If instance was initialised then
  805. * return instance and free reosurces */
  806. if (ctx->inst_no != MFC_NO_INSTANCE_SET) {
  807. mfc_debug(2, "Has to free instance\n");
  808. ctx->state = MFCINST_RETURN_INST;
  809. set_work_bit_irqsave(ctx);
  810. s5p_mfc_clean_ctx_int_flags(ctx);
  811. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  812. /* Wait until instance is returned or timeout occured */
  813. if (s5p_mfc_wait_for_done_ctx
  814. (ctx, S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET, 0)) {
  815. s5p_mfc_clock_off();
  816. mfc_err("Err returning instance\n");
  817. }
  818. mfc_debug(2, "After free instance\n");
  819. /* Free resources */
  820. s5p_mfc_hw_call(dev->mfc_ops, release_codec_buffers, ctx);
  821. s5p_mfc_hw_call(dev->mfc_ops, release_instance_buffer, ctx);
  822. if (ctx->type == MFCINST_DECODER)
  823. s5p_mfc_hw_call(dev->mfc_ops, release_dec_desc_buffer,
  824. ctx);
  825. ctx->inst_no = MFC_NO_INSTANCE_SET;
  826. }
  827. /* hardware locking scheme */
  828. if (dev->curr_ctx == ctx->num)
  829. clear_bit(0, &dev->hw_lock);
  830. dev->num_inst--;
  831. if (dev->num_inst == 0) {
  832. mfc_debug(2, "Last instance\n");
  833. s5p_mfc_deinit_hw(dev);
  834. del_timer_sync(&dev->watchdog_timer);
  835. if (s5p_mfc_power_off() < 0)
  836. mfc_err("Power off failed\n");
  837. }
  838. mfc_debug(2, "Shutting down clock\n");
  839. s5p_mfc_clock_off();
  840. dev->ctx[ctx->num] = NULL;
  841. s5p_mfc_dec_ctrls_delete(ctx);
  842. v4l2_fh_del(&ctx->fh);
  843. v4l2_fh_exit(&ctx->fh);
  844. kfree(ctx);
  845. mfc_debug_leave();
  846. mutex_unlock(&dev->mfc_mutex);
  847. return 0;
  848. }
  849. /* Poll */
  850. static unsigned int s5p_mfc_poll(struct file *file,
  851. struct poll_table_struct *wait)
  852. {
  853. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  854. struct s5p_mfc_dev *dev = ctx->dev;
  855. struct vb2_queue *src_q, *dst_q;
  856. struct vb2_buffer *src_vb = NULL, *dst_vb = NULL;
  857. unsigned int rc = 0;
  858. unsigned long flags;
  859. mutex_lock(&dev->mfc_mutex);
  860. src_q = &ctx->vq_src;
  861. dst_q = &ctx->vq_dst;
  862. /*
  863. * There has to be at least one buffer queued on each queued_list, which
  864. * means either in driver already or waiting for driver to claim it
  865. * and start processing.
  866. */
  867. if ((!src_q->streaming || list_empty(&src_q->queued_list))
  868. && (!dst_q->streaming || list_empty(&dst_q->queued_list))) {
  869. rc = POLLERR;
  870. goto end;
  871. }
  872. mutex_unlock(&dev->mfc_mutex);
  873. poll_wait(file, &ctx->fh.wait, wait);
  874. poll_wait(file, &src_q->done_wq, wait);
  875. poll_wait(file, &dst_q->done_wq, wait);
  876. mutex_lock(&dev->mfc_mutex);
  877. if (v4l2_event_pending(&ctx->fh))
  878. rc |= POLLPRI;
  879. spin_lock_irqsave(&src_q->done_lock, flags);
  880. if (!list_empty(&src_q->done_list))
  881. src_vb = list_first_entry(&src_q->done_list, struct vb2_buffer,
  882. done_entry);
  883. if (src_vb && (src_vb->state == VB2_BUF_STATE_DONE
  884. || src_vb->state == VB2_BUF_STATE_ERROR))
  885. rc |= POLLOUT | POLLWRNORM;
  886. spin_unlock_irqrestore(&src_q->done_lock, flags);
  887. spin_lock_irqsave(&dst_q->done_lock, flags);
  888. if (!list_empty(&dst_q->done_list))
  889. dst_vb = list_first_entry(&dst_q->done_list, struct vb2_buffer,
  890. done_entry);
  891. if (dst_vb && (dst_vb->state == VB2_BUF_STATE_DONE
  892. || dst_vb->state == VB2_BUF_STATE_ERROR))
  893. rc |= POLLIN | POLLRDNORM;
  894. spin_unlock_irqrestore(&dst_q->done_lock, flags);
  895. end:
  896. mutex_unlock(&dev->mfc_mutex);
  897. return rc;
  898. }
  899. /* Mmap */
  900. static int s5p_mfc_mmap(struct file *file, struct vm_area_struct *vma)
  901. {
  902. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  903. struct s5p_mfc_dev *dev = ctx->dev;
  904. unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
  905. int ret;
  906. if (mutex_lock_interruptible(&dev->mfc_mutex))
  907. return -ERESTARTSYS;
  908. if (offset < DST_QUEUE_OFF_BASE) {
  909. mfc_debug(2, "mmaping source\n");
  910. ret = vb2_mmap(&ctx->vq_src, vma);
  911. } else { /* capture */
  912. mfc_debug(2, "mmaping destination\n");
  913. vma->vm_pgoff -= (DST_QUEUE_OFF_BASE >> PAGE_SHIFT);
  914. ret = vb2_mmap(&ctx->vq_dst, vma);
  915. }
  916. mutex_unlock(&dev->mfc_mutex);
  917. return ret;
  918. }
  919. /* v4l2 ops */
  920. static const struct v4l2_file_operations s5p_mfc_fops = {
  921. .owner = THIS_MODULE,
  922. .open = s5p_mfc_open,
  923. .release = s5p_mfc_release,
  924. .poll = s5p_mfc_poll,
  925. .unlocked_ioctl = video_ioctl2,
  926. .mmap = s5p_mfc_mmap,
  927. };
  928. static int match_child(struct device *dev, void *data)
  929. {
  930. if (!dev_name(dev))
  931. return 0;
  932. return !strcmp(dev_name(dev), (char *)data);
  933. }
  934. static void *mfc_get_drv_data(struct platform_device *pdev);
  935. static int s5p_mfc_alloc_memdevs(struct s5p_mfc_dev *dev)
  936. {
  937. unsigned int mem_info[2] = { };
  938. dev->mem_dev_l = devm_kzalloc(&dev->plat_dev->dev,
  939. sizeof(struct device), GFP_KERNEL);
  940. if (!dev->mem_dev_l) {
  941. mfc_err("Not enough memory\n");
  942. return -ENOMEM;
  943. }
  944. device_initialize(dev->mem_dev_l);
  945. of_property_read_u32_array(dev->plat_dev->dev.of_node,
  946. "samsung,mfc-l", mem_info, 2);
  947. if (dma_declare_coherent_memory(dev->mem_dev_l, mem_info[0],
  948. mem_info[0], mem_info[1],
  949. DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE) == 0) {
  950. mfc_err("Failed to declare coherent memory for\n"
  951. "MFC device\n");
  952. return -ENOMEM;
  953. }
  954. dev->mem_dev_r = devm_kzalloc(&dev->plat_dev->dev,
  955. sizeof(struct device), GFP_KERNEL);
  956. if (!dev->mem_dev_r) {
  957. mfc_err("Not enough memory\n");
  958. return -ENOMEM;
  959. }
  960. device_initialize(dev->mem_dev_r);
  961. of_property_read_u32_array(dev->plat_dev->dev.of_node,
  962. "samsung,mfc-r", mem_info, 2);
  963. if (dma_declare_coherent_memory(dev->mem_dev_r, mem_info[0],
  964. mem_info[0], mem_info[1],
  965. DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE) == 0) {
  966. pr_err("Failed to declare coherent memory for\n"
  967. "MFC device\n");
  968. return -ENOMEM;
  969. }
  970. return 0;
  971. }
  972. /* MFC probe function */
  973. static int s5p_mfc_probe(struct platform_device *pdev)
  974. {
  975. struct s5p_mfc_dev *dev;
  976. struct video_device *vfd;
  977. struct resource *res;
  978. int ret;
  979. pr_debug("%s++\n", __func__);
  980. dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
  981. if (!dev) {
  982. dev_err(&pdev->dev, "Not enough memory for MFC device\n");
  983. return -ENOMEM;
  984. }
  985. spin_lock_init(&dev->irqlock);
  986. spin_lock_init(&dev->condlock);
  987. dev->plat_dev = pdev;
  988. if (!dev->plat_dev) {
  989. dev_err(&pdev->dev, "No platform data specified\n");
  990. return -ENODEV;
  991. }
  992. dev->variant = mfc_get_drv_data(pdev);
  993. ret = s5p_mfc_init_pm(dev);
  994. if (ret < 0) {
  995. dev_err(&pdev->dev, "failed to get mfc clock source\n");
  996. return ret;
  997. }
  998. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  999. dev->regs_base = devm_ioremap_resource(&pdev->dev, res);
  1000. if (IS_ERR(dev->regs_base))
  1001. return PTR_ERR(dev->regs_base);
  1002. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1003. if (res == NULL) {
  1004. dev_err(&pdev->dev, "failed to get irq resource\n");
  1005. ret = -ENOENT;
  1006. goto err_res;
  1007. }
  1008. dev->irq = res->start;
  1009. ret = devm_request_irq(&pdev->dev, dev->irq, s5p_mfc_irq,
  1010. 0, pdev->name, dev);
  1011. if (ret) {
  1012. dev_err(&pdev->dev, "Failed to install irq (%d)\n", ret);
  1013. goto err_res;
  1014. }
  1015. if (pdev->dev.of_node) {
  1016. ret = s5p_mfc_alloc_memdevs(dev);
  1017. if (ret < 0)
  1018. goto err_res;
  1019. } else {
  1020. dev->mem_dev_l = device_find_child(&dev->plat_dev->dev,
  1021. "s5p-mfc-l", match_child);
  1022. if (!dev->mem_dev_l) {
  1023. mfc_err("Mem child (L) device get failed\n");
  1024. ret = -ENODEV;
  1025. goto err_res;
  1026. }
  1027. dev->mem_dev_r = device_find_child(&dev->plat_dev->dev,
  1028. "s5p-mfc-r", match_child);
  1029. if (!dev->mem_dev_r) {
  1030. mfc_err("Mem child (R) device get failed\n");
  1031. ret = -ENODEV;
  1032. goto err_res;
  1033. }
  1034. }
  1035. dev->alloc_ctx[0] = vb2_dma_contig_init_ctx(dev->mem_dev_l);
  1036. if (IS_ERR(dev->alloc_ctx[0])) {
  1037. ret = PTR_ERR(dev->alloc_ctx[0]);
  1038. goto err_res;
  1039. }
  1040. dev->alloc_ctx[1] = vb2_dma_contig_init_ctx(dev->mem_dev_r);
  1041. if (IS_ERR(dev->alloc_ctx[1])) {
  1042. ret = PTR_ERR(dev->alloc_ctx[1]);
  1043. goto err_mem_init_ctx_1;
  1044. }
  1045. mutex_init(&dev->mfc_mutex);
  1046. ret = s5p_mfc_alloc_firmware(dev);
  1047. if (ret)
  1048. goto err_alloc_fw;
  1049. ret = v4l2_device_register(&pdev->dev, &dev->v4l2_dev);
  1050. if (ret)
  1051. goto err_v4l2_dev_reg;
  1052. init_waitqueue_head(&dev->queue);
  1053. /* decoder */
  1054. vfd = video_device_alloc();
  1055. if (!vfd) {
  1056. v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
  1057. ret = -ENOMEM;
  1058. goto err_dec_alloc;
  1059. }
  1060. vfd->fops = &s5p_mfc_fops,
  1061. vfd->ioctl_ops = get_dec_v4l2_ioctl_ops();
  1062. vfd->release = video_device_release,
  1063. vfd->lock = &dev->mfc_mutex;
  1064. vfd->v4l2_dev = &dev->v4l2_dev;
  1065. vfd->vfl_dir = VFL_DIR_M2M;
  1066. snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_DEC_NAME);
  1067. dev->vfd_dec = vfd;
  1068. ret = video_register_device(vfd, VFL_TYPE_GRABBER, 0);
  1069. if (ret) {
  1070. v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
  1071. video_device_release(vfd);
  1072. goto err_dec_reg;
  1073. }
  1074. v4l2_info(&dev->v4l2_dev,
  1075. "decoder registered as /dev/video%d\n", vfd->num);
  1076. video_set_drvdata(vfd, dev);
  1077. /* encoder */
  1078. vfd = video_device_alloc();
  1079. if (!vfd) {
  1080. v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
  1081. ret = -ENOMEM;
  1082. goto err_enc_alloc;
  1083. }
  1084. vfd->fops = &s5p_mfc_fops,
  1085. vfd->ioctl_ops = get_enc_v4l2_ioctl_ops();
  1086. vfd->release = video_device_release,
  1087. vfd->lock = &dev->mfc_mutex;
  1088. vfd->v4l2_dev = &dev->v4l2_dev;
  1089. vfd->vfl_dir = VFL_DIR_M2M;
  1090. snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_ENC_NAME);
  1091. dev->vfd_enc = vfd;
  1092. ret = video_register_device(vfd, VFL_TYPE_GRABBER, 0);
  1093. if (ret) {
  1094. v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
  1095. video_device_release(vfd);
  1096. goto err_enc_reg;
  1097. }
  1098. v4l2_info(&dev->v4l2_dev,
  1099. "encoder registered as /dev/video%d\n", vfd->num);
  1100. video_set_drvdata(vfd, dev);
  1101. platform_set_drvdata(pdev, dev);
  1102. dev->hw_lock = 0;
  1103. dev->watchdog_workqueue = create_singlethread_workqueue(S5P_MFC_NAME);
  1104. INIT_WORK(&dev->watchdog_work, s5p_mfc_watchdog_worker);
  1105. atomic_set(&dev->watchdog_cnt, 0);
  1106. init_timer(&dev->watchdog_timer);
  1107. dev->watchdog_timer.data = (unsigned long)dev;
  1108. dev->watchdog_timer.function = s5p_mfc_watchdog;
  1109. /* Initialize HW ops and commands based on MFC version */
  1110. s5p_mfc_init_hw_ops(dev);
  1111. s5p_mfc_init_hw_cmds(dev);
  1112. pr_debug("%s--\n", __func__);
  1113. return 0;
  1114. /* Deinit MFC if probe had failed */
  1115. err_enc_reg:
  1116. video_device_release(dev->vfd_enc);
  1117. err_enc_alloc:
  1118. video_unregister_device(dev->vfd_dec);
  1119. err_dec_reg:
  1120. video_device_release(dev->vfd_dec);
  1121. err_dec_alloc:
  1122. v4l2_device_unregister(&dev->v4l2_dev);
  1123. err_v4l2_dev_reg:
  1124. s5p_mfc_release_firmware(dev);
  1125. err_alloc_fw:
  1126. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[1]);
  1127. err_mem_init_ctx_1:
  1128. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[0]);
  1129. err_res:
  1130. s5p_mfc_final_pm(dev);
  1131. pr_debug("%s-- with error\n", __func__);
  1132. return ret;
  1133. }
  1134. /* Remove the driver */
  1135. static int s5p_mfc_remove(struct platform_device *pdev)
  1136. {
  1137. struct s5p_mfc_dev *dev = platform_get_drvdata(pdev);
  1138. v4l2_info(&dev->v4l2_dev, "Removing %s\n", pdev->name);
  1139. del_timer_sync(&dev->watchdog_timer);
  1140. flush_workqueue(dev->watchdog_workqueue);
  1141. destroy_workqueue(dev->watchdog_workqueue);
  1142. video_unregister_device(dev->vfd_enc);
  1143. video_unregister_device(dev->vfd_dec);
  1144. v4l2_device_unregister(&dev->v4l2_dev);
  1145. s5p_mfc_release_firmware(dev);
  1146. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[0]);
  1147. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[1]);
  1148. if (pdev->dev.of_node) {
  1149. put_device(dev->mem_dev_l);
  1150. put_device(dev->mem_dev_r);
  1151. }
  1152. s5p_mfc_final_pm(dev);
  1153. return 0;
  1154. }
  1155. #ifdef CONFIG_PM_SLEEP
  1156. static int s5p_mfc_suspend(struct device *dev)
  1157. {
  1158. struct platform_device *pdev = to_platform_device(dev);
  1159. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1160. int ret;
  1161. if (m_dev->num_inst == 0)
  1162. return 0;
  1163. if (test_and_set_bit(0, &m_dev->enter_suspend) != 0) {
  1164. mfc_err("Error: going to suspend for a second time\n");
  1165. return -EIO;
  1166. }
  1167. /* Check if we're processing then wait if it necessary. */
  1168. while (test_and_set_bit(0, &m_dev->hw_lock) != 0) {
  1169. /* Try and lock the HW */
  1170. /* Wait on the interrupt waitqueue */
  1171. ret = wait_event_interruptible_timeout(m_dev->queue,
  1172. m_dev->int_cond, msecs_to_jiffies(MFC_INT_TIMEOUT));
  1173. if (ret == 0) {
  1174. mfc_err("Waiting for hardware to finish timed out\n");
  1175. return -EIO;
  1176. }
  1177. }
  1178. return s5p_mfc_sleep(m_dev);
  1179. }
  1180. static int s5p_mfc_resume(struct device *dev)
  1181. {
  1182. struct platform_device *pdev = to_platform_device(dev);
  1183. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1184. if (m_dev->num_inst == 0)
  1185. return 0;
  1186. return s5p_mfc_wakeup(m_dev);
  1187. }
  1188. #endif
  1189. #ifdef CONFIG_PM_RUNTIME
  1190. static int s5p_mfc_runtime_suspend(struct device *dev)
  1191. {
  1192. struct platform_device *pdev = to_platform_device(dev);
  1193. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1194. atomic_set(&m_dev->pm.power, 0);
  1195. return 0;
  1196. }
  1197. static int s5p_mfc_runtime_resume(struct device *dev)
  1198. {
  1199. struct platform_device *pdev = to_platform_device(dev);
  1200. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1201. int pre_power;
  1202. if (!m_dev->alloc_ctx)
  1203. return 0;
  1204. pre_power = atomic_read(&m_dev->pm.power);
  1205. atomic_set(&m_dev->pm.power, 1);
  1206. return 0;
  1207. }
  1208. #endif
  1209. /* Power management */
  1210. static const struct dev_pm_ops s5p_mfc_pm_ops = {
  1211. SET_SYSTEM_SLEEP_PM_OPS(s5p_mfc_suspend, s5p_mfc_resume)
  1212. SET_RUNTIME_PM_OPS(s5p_mfc_runtime_suspend, s5p_mfc_runtime_resume,
  1213. NULL)
  1214. };
  1215. struct s5p_mfc_buf_size_v5 mfc_buf_size_v5 = {
  1216. .h264_ctx = MFC_H264_CTX_BUF_SIZE,
  1217. .non_h264_ctx = MFC_CTX_BUF_SIZE,
  1218. .dsc = DESC_BUF_SIZE,
  1219. .shm = SHARED_BUF_SIZE,
  1220. };
  1221. struct s5p_mfc_buf_size buf_size_v5 = {
  1222. .fw = MAX_FW_SIZE,
  1223. .cpb = MAX_CPB_SIZE,
  1224. .priv = &mfc_buf_size_v5,
  1225. };
  1226. struct s5p_mfc_buf_align mfc_buf_align_v5 = {
  1227. .base = MFC_BASE_ALIGN_ORDER,
  1228. };
  1229. static struct s5p_mfc_variant mfc_drvdata_v5 = {
  1230. .version = MFC_VERSION,
  1231. .port_num = MFC_NUM_PORTS,
  1232. .buf_size = &buf_size_v5,
  1233. .buf_align = &mfc_buf_align_v5,
  1234. .fw_name = "s5p-mfc.fw",
  1235. };
  1236. struct s5p_mfc_buf_size_v6 mfc_buf_size_v6 = {
  1237. .dev_ctx = MFC_CTX_BUF_SIZE_V6,
  1238. .h264_dec_ctx = MFC_H264_DEC_CTX_BUF_SIZE_V6,
  1239. .other_dec_ctx = MFC_OTHER_DEC_CTX_BUF_SIZE_V6,
  1240. .h264_enc_ctx = MFC_H264_ENC_CTX_BUF_SIZE_V6,
  1241. .other_enc_ctx = MFC_OTHER_ENC_CTX_BUF_SIZE_V6,
  1242. };
  1243. struct s5p_mfc_buf_size buf_size_v6 = {
  1244. .fw = MAX_FW_SIZE_V6,
  1245. .cpb = MAX_CPB_SIZE_V6,
  1246. .priv = &mfc_buf_size_v6,
  1247. };
  1248. struct s5p_mfc_buf_align mfc_buf_align_v6 = {
  1249. .base = 0,
  1250. };
  1251. static struct s5p_mfc_variant mfc_drvdata_v6 = {
  1252. .version = MFC_VERSION_V6,
  1253. .port_num = MFC_NUM_PORTS_V6,
  1254. .buf_size = &buf_size_v6,
  1255. .buf_align = &mfc_buf_align_v6,
  1256. .fw_name = "s5p-mfc-v6.fw",
  1257. };
  1258. struct s5p_mfc_buf_size_v6 mfc_buf_size_v7 = {
  1259. .dev_ctx = MFC_CTX_BUF_SIZE_V7,
  1260. .h264_dec_ctx = MFC_H264_DEC_CTX_BUF_SIZE_V7,
  1261. .other_dec_ctx = MFC_OTHER_DEC_CTX_BUF_SIZE_V7,
  1262. .h264_enc_ctx = MFC_H264_ENC_CTX_BUF_SIZE_V7,
  1263. .other_enc_ctx = MFC_OTHER_ENC_CTX_BUF_SIZE_V7,
  1264. };
  1265. struct s5p_mfc_buf_size buf_size_v7 = {
  1266. .fw = MAX_FW_SIZE_V7,
  1267. .cpb = MAX_CPB_SIZE_V7,
  1268. .priv = &mfc_buf_size_v7,
  1269. };
  1270. struct s5p_mfc_buf_align mfc_buf_align_v7 = {
  1271. .base = 0,
  1272. };
  1273. static struct s5p_mfc_variant mfc_drvdata_v7 = {
  1274. .version = MFC_VERSION_V7,
  1275. .port_num = MFC_NUM_PORTS_V7,
  1276. .buf_size = &buf_size_v7,
  1277. .buf_align = &mfc_buf_align_v7,
  1278. .fw_name = "s5p-mfc-v7.fw",
  1279. };
  1280. static struct platform_device_id mfc_driver_ids[] = {
  1281. {
  1282. .name = "s5p-mfc",
  1283. .driver_data = (unsigned long)&mfc_drvdata_v5,
  1284. }, {
  1285. .name = "s5p-mfc-v5",
  1286. .driver_data = (unsigned long)&mfc_drvdata_v5,
  1287. }, {
  1288. .name = "s5p-mfc-v6",
  1289. .driver_data = (unsigned long)&mfc_drvdata_v6,
  1290. }, {
  1291. .name = "s5p-mfc-v7",
  1292. .driver_data = (unsigned long)&mfc_drvdata_v7,
  1293. },
  1294. {},
  1295. };
  1296. MODULE_DEVICE_TABLE(platform, mfc_driver_ids);
  1297. static const struct of_device_id exynos_mfc_match[] = {
  1298. {
  1299. .compatible = "samsung,mfc-v5",
  1300. .data = &mfc_drvdata_v5,
  1301. }, {
  1302. .compatible = "samsung,mfc-v6",
  1303. .data = &mfc_drvdata_v6,
  1304. }, {
  1305. .compatible = "samsung,mfc-v7",
  1306. .data = &mfc_drvdata_v7,
  1307. },
  1308. {},
  1309. };
  1310. MODULE_DEVICE_TABLE(of, exynos_mfc_match);
  1311. static void *mfc_get_drv_data(struct platform_device *pdev)
  1312. {
  1313. struct s5p_mfc_variant *driver_data = NULL;
  1314. if (pdev->dev.of_node) {
  1315. const struct of_device_id *match;
  1316. match = of_match_node(exynos_mfc_match,
  1317. pdev->dev.of_node);
  1318. if (match)
  1319. driver_data = (struct s5p_mfc_variant *)match->data;
  1320. } else {
  1321. driver_data = (struct s5p_mfc_variant *)
  1322. platform_get_device_id(pdev)->driver_data;
  1323. }
  1324. return driver_data;
  1325. }
  1326. static struct platform_driver s5p_mfc_driver = {
  1327. .probe = s5p_mfc_probe,
  1328. .remove = s5p_mfc_remove,
  1329. .id_table = mfc_driver_ids,
  1330. .driver = {
  1331. .name = S5P_MFC_NAME,
  1332. .owner = THIS_MODULE,
  1333. .pm = &s5p_mfc_pm_ops,
  1334. .of_match_table = exynos_mfc_match,
  1335. },
  1336. };
  1337. module_platform_driver(s5p_mfc_driver);
  1338. MODULE_LICENSE("GPL");
  1339. MODULE_AUTHOR("Kamil Debski <k.debski@samsung.com>");
  1340. MODULE_DESCRIPTION("Samsung S5P Multi Format Codec V4L2 driver");