dma.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /*
  2. * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef IOATDMA_H
  22. #define IOATDMA_H
  23. #include <linux/dmaengine.h>
  24. #include "hw.h"
  25. #include "registers.h"
  26. #include <linux/init.h>
  27. #include <linux/dmapool.h>
  28. #include <linux/cache.h>
  29. #include <linux/pci_ids.h>
  30. #include <net/tcp.h>
  31. #define IOAT_DMA_VERSION "3.64"
  32. #define IOAT_LOW_COMPLETION_MASK 0xffffffc0
  33. #define IOAT_DMA_DCA_ANY_CPU ~0
  34. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  35. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  36. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, txd)
  37. #define to_dev(ioat_chan) (&(ioat_chan)->device->pdev->dev)
  38. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  39. /*
  40. * workaround for IOAT ver.3.0 null descriptor issue
  41. * (channel returns error when size is 0)
  42. */
  43. #define NULL_DESC_BUFFER_SIZE 1
  44. /**
  45. * struct ioatdma_device - internal representation of a IOAT device
  46. * @pdev: PCI-Express device
  47. * @reg_base: MMIO register space base address
  48. * @dma_pool: for allocating DMA descriptors
  49. * @common: embedded struct dma_device
  50. * @version: version of ioatdma device
  51. * @msix_entries: irq handlers
  52. * @idx: per channel data
  53. * @dca: direct cache access context
  54. * @intr_quirk: interrupt setup quirk (for ioat_v1 devices)
  55. * @enumerate_channels: hw version specific channel enumeration
  56. */
  57. struct ioatdma_device {
  58. struct pci_dev *pdev;
  59. void __iomem *reg_base;
  60. struct pci_pool *dma_pool;
  61. struct pci_pool *completion_pool;
  62. struct dma_device common;
  63. u8 version;
  64. struct msix_entry msix_entries[4];
  65. struct ioat_chan_common *idx[4];
  66. struct dca_provider *dca;
  67. void (*intr_quirk)(struct ioatdma_device *device);
  68. int (*enumerate_channels)(struct ioatdma_device *device);
  69. };
  70. struct ioat_chan_common {
  71. struct dma_chan common;
  72. void __iomem *reg_base;
  73. unsigned long last_completion;
  74. spinlock_t cleanup_lock;
  75. dma_cookie_t completed_cookie;
  76. unsigned long state;
  77. #define IOAT_COMPLETION_PENDING 0
  78. #define IOAT_COMPLETION_ACK 1
  79. #define IOAT_RESET_PENDING 2
  80. struct timer_list timer;
  81. #define COMPLETION_TIMEOUT msecs_to_jiffies(100)
  82. #define IDLE_TIMEOUT msecs_to_jiffies(2000)
  83. #define RESET_DELAY msecs_to_jiffies(100)
  84. struct ioatdma_device *device;
  85. dma_addr_t completion_dma;
  86. u64 *completion;
  87. struct tasklet_struct cleanup_task;
  88. };
  89. /**
  90. * struct ioat_dma_chan - internal representation of a DMA channel
  91. */
  92. struct ioat_dma_chan {
  93. struct ioat_chan_common base;
  94. size_t xfercap; /* XFERCAP register value expanded out */
  95. spinlock_t desc_lock;
  96. struct list_head free_desc;
  97. struct list_head used_desc;
  98. int pending;
  99. u16 desccount;
  100. };
  101. static inline struct ioat_chan_common *to_chan_common(struct dma_chan *c)
  102. {
  103. return container_of(c, struct ioat_chan_common, common);
  104. }
  105. static inline struct ioat_dma_chan *to_ioat_chan(struct dma_chan *c)
  106. {
  107. struct ioat_chan_common *chan = to_chan_common(c);
  108. return container_of(chan, struct ioat_dma_chan, base);
  109. }
  110. /**
  111. * ioat_is_complete - poll the status of an ioat transaction
  112. * @c: channel handle
  113. * @cookie: transaction identifier
  114. * @done: if set, updated with last completed transaction
  115. * @used: if set, updated with last used transaction
  116. */
  117. static inline enum dma_status
  118. ioat_is_complete(struct dma_chan *c, dma_cookie_t cookie,
  119. dma_cookie_t *done, dma_cookie_t *used)
  120. {
  121. struct ioat_chan_common *chan = to_chan_common(c);
  122. dma_cookie_t last_used;
  123. dma_cookie_t last_complete;
  124. last_used = c->cookie;
  125. last_complete = chan->completed_cookie;
  126. if (done)
  127. *done = last_complete;
  128. if (used)
  129. *used = last_used;
  130. return dma_async_is_complete(cookie, last_complete, last_used);
  131. }
  132. /* wrapper around hardware descriptor format + additional software fields */
  133. /**
  134. * struct ioat_desc_sw - wrapper around hardware descriptor
  135. * @hw: hardware DMA descriptor
  136. * @node: this descriptor will either be on the free list,
  137. * or attached to a transaction list (async_tx.tx_list)
  138. * @txd: the generic software descriptor for all engines
  139. * @id: identifier for debug
  140. */
  141. struct ioat_desc_sw {
  142. struct ioat_dma_descriptor *hw;
  143. struct list_head node;
  144. size_t len;
  145. struct dma_async_tx_descriptor txd;
  146. #ifdef DEBUG
  147. int id;
  148. #endif
  149. };
  150. #ifdef DEBUG
  151. #define set_desc_id(desc, i) ((desc)->id = (i))
  152. #define desc_id(desc) ((desc)->id)
  153. #else
  154. #define set_desc_id(desc, i)
  155. #define desc_id(desc) (0)
  156. #endif
  157. static inline void
  158. __dump_desc_dbg(struct ioat_chan_common *chan, struct ioat_dma_descriptor *hw,
  159. struct dma_async_tx_descriptor *tx, int id)
  160. {
  161. struct device *dev = to_dev(chan);
  162. dev_dbg(dev, "desc[%d]: (%#llx->%#llx) cookie: %d flags: %#x"
  163. " ctl: %#x (op: %d int_en: %d compl: %d)\n", id,
  164. (unsigned long long) tx->phys,
  165. (unsigned long long) hw->next, tx->cookie, tx->flags,
  166. hw->ctl, hw->ctl_f.op, hw->ctl_f.int_en, hw->ctl_f.compl_write);
  167. }
  168. #define dump_desc_dbg(c, d) \
  169. ({ if (d) __dump_desc_dbg(&c->base, d->hw, &d->txd, desc_id(d)); 0; })
  170. static inline void ioat_set_tcp_copy_break(unsigned long copybreak)
  171. {
  172. #ifdef CONFIG_NET_DMA
  173. sysctl_tcp_dma_copybreak = copybreak;
  174. #endif
  175. }
  176. static inline struct ioat_chan_common *
  177. ioat_chan_by_index(struct ioatdma_device *device, int index)
  178. {
  179. return device->idx[index];
  180. }
  181. static inline u64 ioat_chansts(struct ioat_chan_common *chan)
  182. {
  183. u8 ver = chan->device->version;
  184. u64 status;
  185. u32 status_lo;
  186. /* We need to read the low address first as this causes the
  187. * chipset to latch the upper bits for the subsequent read
  188. */
  189. status_lo = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_LOW(ver));
  190. status = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_HIGH(ver));
  191. status <<= 32;
  192. status |= status_lo;
  193. return status;
  194. }
  195. static inline void ioat_start(struct ioat_chan_common *chan)
  196. {
  197. u8 ver = chan->device->version;
  198. writeb(IOAT_CHANCMD_START, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  199. }
  200. static inline u64 ioat_chansts_to_addr(u64 status)
  201. {
  202. return status & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  203. }
  204. static inline u32 ioat_chanerr(struct ioat_chan_common *chan)
  205. {
  206. return readl(chan->reg_base + IOAT_CHANERR_OFFSET);
  207. }
  208. static inline void ioat_suspend(struct ioat_chan_common *chan)
  209. {
  210. u8 ver = chan->device->version;
  211. writeb(IOAT_CHANCMD_SUSPEND, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  212. }
  213. static inline void ioat_set_chainaddr(struct ioat_dma_chan *ioat, u64 addr)
  214. {
  215. struct ioat_chan_common *chan = &ioat->base;
  216. writel(addr & 0x00000000FFFFFFFF,
  217. chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  218. writel(addr >> 32,
  219. chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  220. }
  221. static inline bool is_ioat_active(unsigned long status)
  222. {
  223. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_ACTIVE);
  224. }
  225. static inline bool is_ioat_idle(unsigned long status)
  226. {
  227. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_DONE);
  228. }
  229. static inline bool is_ioat_halted(unsigned long status)
  230. {
  231. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_HALTED);
  232. }
  233. static inline bool is_ioat_suspended(unsigned long status)
  234. {
  235. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_SUSPENDED);
  236. }
  237. /* channel was fatally programmed */
  238. static inline bool is_ioat_bug(unsigned long err)
  239. {
  240. return !!(err & (IOAT_CHANERR_SRC_ADDR_ERR|IOAT_CHANERR_DEST_ADDR_ERR|
  241. IOAT_CHANERR_NEXT_ADDR_ERR|IOAT_CHANERR_CONTROL_ERR|
  242. IOAT_CHANERR_LENGTH_ERR));
  243. }
  244. int __devinit ioat_probe(struct ioatdma_device *device);
  245. int __devinit ioat_register(struct ioatdma_device *device);
  246. int __devinit ioat1_dma_probe(struct ioatdma_device *dev, int dca);
  247. void __devexit ioat_dma_remove(struct ioatdma_device *device);
  248. struct dca_provider * __devinit ioat_dca_init(struct pci_dev *pdev,
  249. void __iomem *iobase);
  250. unsigned long ioat_get_current_completion(struct ioat_chan_common *chan);
  251. void ioat_init_channel(struct ioatdma_device *device,
  252. struct ioat_chan_common *chan, int idx,
  253. void (*timer_fn)(unsigned long),
  254. void (*tasklet)(unsigned long),
  255. unsigned long ioat);
  256. void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
  257. size_t len, struct ioat_dma_descriptor *hw);
  258. bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
  259. unsigned long *phys_complete);
  260. #endif /* IOATDMA_H */